pc_q35.c 10.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Q35 chipset based pc system emulator
 *
 * Copyright (c) 2003-2004 Fabrice Bellard
 * Copyright (c) 2009, 2010
 *               Isaku Yamahata <yamahata at valinux co jp>
 *               VA Linux Systems Japan K.K.
 * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
 *
 * This is based on pc.c, but heavily modified.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
30
#include "hw/hw.h"
31
#include "hw/loader.h"
32
#include "sysemu/arch_init.h"
P
Paolo Bonzini 已提交
33
#include "hw/i2c/smbus.h"
34
#include "hw/boards.h"
P
Paolo Bonzini 已提交
35 36
#include "hw/timer/mc146818rtc.h"
#include "hw/xen/xen.h"
37
#include "sysemu/kvm.h"
38
#include "hw/kvm/clock.h"
P
Paolo Bonzini 已提交
39
#include "hw/pci-host/q35.h"
40
#include "exec/address-spaces.h"
P
Paolo Bonzini 已提交
41
#include "hw/i386/ich9.h"
42 43 44
#include "hw/ide/pci.h"
#include "hw/ide/ahci.h"
#include "hw/usb.h"
45
#include "hw/cpu/icc_bus.h"
46 47 48 49

/* ICH9 AHCI has 6 ports */
#define MAX_SATA_PORTS     6

I
Igor Mammedov 已提交
50
static bool has_pci_info;
51
static bool has_acpi_build = true;
52

53 54 55 56 57
/* PC hardware initialisation */
static void pc_q35_init(QEMUMachineInitArgs *args)
{
    ram_addr_t below_4g_mem_size, above_4g_mem_size;
    Q35PCIHost *q35_host;
58
    PCIHostState *phb;
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
    PCIBus *host_bus;
    PCIDevice *lpc;
    BusState *idebus[MAX_SATA_PORTS];
    ISADevice *rtc_state;
    ISADevice *floppy;
    MemoryRegion *pci_memory;
    MemoryRegion *rom_memory;
    MemoryRegion *ram_memory;
    GSIState *gsi_state;
    ISABus *isa_bus;
    int pci_enabled = 1;
    qemu_irq *cpu_irq;
    qemu_irq *gsi;
    qemu_irq *i8259;
    int i;
    ICH9LPCState *ich9_lpc;
    PCIDevice *ahci;
76
    DeviceState *icc_bridge;
77
    PcGuestInfo *guest_info;
78

A
Anthony PERARD 已提交
79 80 81 82 83
    if (xen_enabled() && xen_hvm_init(&ram_memory) != 0) {
        fprintf(stderr, "xen hardware virtual machine initialisation failed\n");
        exit(1);
    }

84 85 86
    icc_bridge = qdev_create(NULL, TYPE_ICC_BRIDGE);
    object_property_add_child(qdev_get_machine(), "icc-bridge",
                              OBJECT(icc_bridge), NULL);
87

88
    pc_cpus_init(args->cpu_model, icc_bridge);
G
Gerd Hoffmann 已提交
89
    pc_acpi_init("q35-acpi-dsdt.aml");
90

J
Jan Kiszka 已提交
91 92
    kvmclock_create();

93 94
    if (args->ram_size >= 0xb0000000) {
        above_4g_mem_size = args->ram_size - 0xb0000000;
95 96 97
        below_4g_mem_size = 0xb0000000;
    } else {
        above_4g_mem_size = 0;
98
        below_4g_mem_size = args->ram_size;
99 100 101 102 103
    }

    /* pci enabled */
    if (pci_enabled) {
        pci_memory = g_new(MemoryRegion, 1);
104
        memory_region_init(pci_memory, NULL, "pci", INT64_MAX);
105 106 107 108 109 110
        rom_memory = pci_memory;
    } else {
        pci_memory = NULL;
        rom_memory = get_system_memory();
    }

111
    guest_info = pc_guest_info_init(below_4g_mem_size, above_4g_mem_size);
112
    guest_info->has_pci_info = has_pci_info;
113
    guest_info->isapc_ram_fw = false;
114
    guest_info->has_acpi_build = has_acpi_build;
115

116 117
    /* allocate ram and load rom/bios */
    if (!xen_enabled()) {
118 119 120 121
        pc_memory_init(get_system_memory(),
                       args->kernel_filename, args->kernel_cmdline,
                       args->initrd_filename,
                       below_4g_mem_size, above_4g_mem_size,
122
                       rom_memory, &ram_memory, guest_info);
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
    }

    /* irq lines */
    gsi_state = g_malloc0(sizeof(*gsi_state));
    if (kvm_irqchip_in_kernel()) {
        kvm_pc_setup_irq_routing(pci_enabled);
        gsi = qemu_allocate_irqs(kvm_pc_gsi_handler, gsi_state,
                                 GSI_NUM_PINS);
    } else {
        gsi = qemu_allocate_irqs(gsi_handler, gsi_state, GSI_NUM_PINS);
    }

    /* create pci host bus */
    q35_host = Q35_HOST_DEVICE(qdev_create(NULL, TYPE_Q35_HOST_DEVICE));

138
    object_property_add_child(qdev_get_machine(), "q35", OBJECT(q35_host), NULL);
139 140 141
    q35_host->mch.ram_memory = ram_memory;
    q35_host->mch.pci_address_space = pci_memory;
    q35_host->mch.system_memory = get_system_memory();
D
Dong Xu Wang 已提交
142
    q35_host->mch.address_space_io = get_system_io();
143 144
    q35_host->mch.below_4g_mem_size = below_4g_mem_size;
    q35_host->mch.above_4g_mem_size = above_4g_mem_size;
145
    q35_host->mch.guest_info = guest_info;
146 147
    /* pci */
    qdev_init_nofail(DEVICE(q35_host));
148 149
    phb = PCI_HOST_BRIDGE(q35_host);
    host_bus = phb->bus;
150 151 152 153 154 155 156 157 158
    /* create ISA bus */
    lpc = pci_create_simple_multifunction(host_bus, PCI_DEVFN(ICH9_LPC_DEV,
                                          ICH9_LPC_FUNC), true,
                                          TYPE_ICH9_LPC_DEVICE);
    ich9_lpc = ICH9_LPC_DEVICE(lpc);
    ich9_lpc->pic = gsi;
    ich9_lpc->ioapic = gsi_state->ioapic_irq;
    pci_bus_irqs(host_bus, ich9_lpc_set_irq, ich9_lpc_map_irq, ich9_lpc,
                 ICH9_LPC_NB_PIRQS);
159
    pci_bus_set_route_irq_fn(host_bus, ich9_route_intx_pin_to_irq);
160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
    isa_bus = ich9_lpc->isa_bus;

    /*end early*/
    isa_bus_irqs(isa_bus, gsi);

    if (kvm_irqchip_in_kernel()) {
        i8259 = kvm_i8259_init(isa_bus);
    } else if (xen_enabled()) {
        i8259 = xen_interrupt_controller_init();
    } else {
        cpu_irq = pc_allocate_cpu_irq();
        i8259 = i8259_init(isa_bus, cpu_irq[0]);
    }

    for (i = 0; i < ISA_NUM_IRQS; i++) {
        gsi_state->i8259_irq[i] = i8259[i];
    }
    if (pci_enabled) {
        ioapic_init_gsi(gsi_state, NULL);
    }
180
    qdev_init_nofail(icc_bridge);
181 182 183 184 185 186 187

    pc_register_ferr_irq(gsi[13]);

    /* init basic PC hardware */
    pc_basic_device_init(isa_bus, gsi, &rtc_state, &floppy, false);

    /* connect pm stuff to lpc */
H
Hu Tao 已提交
188
    ich9_lpc_pm_init(lpc);
189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208

    /* ahci and SATA device, for q35 1 ahci controller is built-in */
    ahci = pci_create_simple_multifunction(host_bus,
                                           PCI_DEVFN(ICH9_SATA1_DEV,
                                                     ICH9_SATA1_FUNC),
                                           true, "ich9-ahci");
    idebus[0] = qdev_get_child_bus(&ahci->qdev, "ide.0");
    idebus[1] = qdev_get_child_bus(&ahci->qdev, "ide.1");

    if (usb_enabled(false)) {
        /* Should we create 6 UHCI according to ich9 spec? */
        ehci_create_ich9_with_companions(host_bus, 0x1d);
    }

    /* TODO: Populate SPD eeprom data.  */
    smbus_eeprom_init(ich9_smb_init(host_bus,
                                    PCI_DEVFN(ICH9_SMB_DEV, ICH9_SMB_FUNC),
                                    0xb100),
                      8, NULL, 0);

209
    pc_cmos_init(below_4g_mem_size, above_4g_mem_size, args->boot_order,
210 211 212 213 214 215 216 217 218 219
                 floppy, idebus[0], idebus[1], rtc_state);

    /* the rest devices to which pci devfn is automatically assigned */
    pc_vga_init(isa_bus, host_bus);
    pc_nic_init(isa_bus, host_bus);
    if (pci_enabled) {
        pc_pci_device_init(host_bus);
    }
}

220
static void pc_compat_1_6(QEMUMachineInitArgs *args)
221 222
{
    has_pci_info = false;
223
    rom_file_in_ram = false;
224
    has_acpi_build = false;
225 226
}

227
static void pc_compat_1_5(QEMUMachineInitArgs *args)
228
{
229
    pc_compat_1_6(args);
230 231
}

232
static void pc_compat_1_4(QEMUMachineInitArgs *args)
233
{
234
    pc_compat_1_5(args);
B
Borislav Petkov 已提交
235
    x86_cpu_compat_set_features("n270", FEAT_1_ECX, 0, CPUID_EXT_MOVBE);
236
    x86_cpu_compat_set_features("Westmere", FEAT_1_ECX, 0, CPUID_EXT_PCLMULQDQ);
237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
}

static void pc_q35_init_1_6(QEMUMachineInitArgs *args)
{
    pc_compat_1_6(args);
    pc_q35_init(args);
}

static void pc_q35_init_1_5(QEMUMachineInitArgs *args)
{
    pc_compat_1_5(args);
    pc_q35_init(args);
}

static void pc_q35_init_1_4(QEMUMachineInitArgs *args)
{
    pc_compat_1_4(args);
    pc_q35_init(args);
255 256
}

257 258 259 260 261
#define PC_Q35_MACHINE_OPTIONS \
    PC_DEFAULT_MACHINE_OPTIONS, \
    .desc = "Standard PC (Q35 + ICH9, 2009)", \
    .hot_add_cpu = pc_hot_add_cpu

262 263 264
#define PC_Q35_2_0_MACHINE_OPTIONS                      \
    PC_Q35_MACHINE_OPTIONS,                             \
    .default_machine_opts = "firmware=bios-256k.bin"
265 266 267 268 269 270 271 272

static QEMUMachine pc_q35_machine_v2_0 = {
    PC_Q35_2_0_MACHINE_OPTIONS,
    .name = "pc-q35-2.0",
    .alias = "q35",
    .init = pc_q35_init,
};

273 274 275 276 277 278 279 280
#define PC_Q35_1_7_MACHINE_OPTIONS PC_Q35_MACHINE_OPTIONS

static QEMUMachine pc_q35_machine_v1_7 = {
    PC_Q35_1_7_MACHINE_OPTIONS,
    .name = "pc-q35-1.7",
    .init = pc_q35_init,
};

281 282
#define PC_Q35_1_6_MACHINE_OPTIONS PC_Q35_MACHINE_OPTIONS

283
static QEMUMachine pc_q35_machine_v1_6 = {
284
    PC_Q35_1_6_MACHINE_OPTIONS,
285
    .name = "pc-q35-1.6",
286
    .init = pc_q35_init_1_6,
287 288 289 290
    .compat_props = (GlobalProperty[]) {
        PC_COMPAT_1_6,
        { /* end of list */ }
    },
291 292
};

293
static QEMUMachine pc_q35_machine_v1_5 = {
294
    PC_Q35_1_6_MACHINE_OPTIONS,
295
    .name = "pc-q35-1.5",
296
    .init = pc_q35_init_1_5,
297 298 299 300
    .compat_props = (GlobalProperty[]) {
        PC_COMPAT_1_5,
        { /* end of list */ }
    },
301 302
};

303 304 305 306
#define PC_Q35_1_4_MACHINE_OPTIONS \
    PC_Q35_1_6_MACHINE_OPTIONS, \
    .hot_add_cpu = NULL

307
static QEMUMachine pc_q35_machine_v1_4 = {
308
    PC_Q35_1_4_MACHINE_OPTIONS,
309
    .name = "pc-q35-1.4",
310
    .init = pc_q35_init_1_4,
311 312 313 314 315 316
    .compat_props = (GlobalProperty[]) {
        PC_COMPAT_1_4,
        { /* end of list */ }
    },
};

317 318
static void pc_q35_machine_init(void)
{
319
    qemu_register_machine(&pc_q35_machine_v2_0);
320
    qemu_register_machine(&pc_q35_machine_v1_7);
321
    qemu_register_machine(&pc_q35_machine_v1_6);
322 323
    qemu_register_machine(&pc_q35_machine_v1_5);
    qemu_register_machine(&pc_q35_machine_v1_4);
324 325 326
}

machine_init(pc_q35_machine_init);