cpu.c 5.4 KB
Newer Older
A
Andreas Färber 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * QEMU MIPS CPU
 *
 * Copyright (c) 2012 SUSE LINUX Products GmbH
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2.1 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see
 * <http://www.gnu.org/licenses/lgpl-2.1.html>
 */

P
Peter Maydell 已提交
21
#include "qemu/osdep.h"
22
#include "qapi/error.h"
A
Andreas Färber 已提交
23
#include "cpu.h"
24
#include "kvm_mips.h"
A
Andreas Färber 已提交
25
#include "qemu-common.h"
26
#include "sysemu/kvm.h"
27
#include "exec/exec-all.h"
A
Andreas Färber 已提交
28 29


30 31 32 33 34 35 36 37 38 39 40 41 42
static void mips_cpu_set_pc(CPUState *cs, vaddr value)
{
    MIPSCPU *cpu = MIPS_CPU(cs);
    CPUMIPSState *env = &cpu->env;

    env->active_tc.PC = value & ~(target_ulong)1;
    if (value & 1) {
        env->hflags |= MIPS_HFLAG_M16;
    } else {
        env->hflags &= ~(MIPS_HFLAG_M16);
    }
}

43 44 45 46 47 48 49 50 51 52
static void mips_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    MIPSCPU *cpu = MIPS_CPU(cs);
    CPUMIPSState *env = &cpu->env;

    env->active_tc.PC = tb->pc;
    env->hflags &= ~MIPS_HFLAG_BMASK;
    env->hflags |= tb->flags & MIPS_HFLAG_BMASK;
}

53 54 55 56 57 58
static bool mips_cpu_has_work(CPUState *cs)
{
    MIPSCPU *cpu = MIPS_CPU(cs);
    CPUMIPSState *env = &cpu->env;
    bool has_work = false;

59 60
    /* Prior to MIPS Release 6 it is implementation dependent if non-enabled
       interrupts wake-up the CPU, however most of the implementations only
61 62 63
       check for interrupts that can be taken. */
    if ((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
        cpu_mips_hw_interrupts_pending(env)) {
64 65
        if (cpu_mips_hw_interrupts_enabled(env) ||
            (env->insn_flags & ISA_MIPS32R6)) {
66 67
            has_work = true;
        }
68 69 70 71 72 73 74 75 76 77 78 79 80 81
    }

    /* MIPS-MT has the ability to halt the CPU.  */
    if (env->CP0_Config3 & (1 << CP0C3_MT)) {
        /* The QEMU model will issue an _WAKE request whenever the CPUs
           should be woken up.  */
        if (cs->interrupt_request & CPU_INTERRUPT_WAKE) {
            has_work = true;
        }

        if (!mips_vpe_active(env)) {
            has_work = false;
        }
    }
82 83 84 85 86 87 88 89 90
    /* MIPS Release 6 has the ability to halt the CPU.  */
    if (env->CP0_Config5 & (1 << CP0C5_VP)) {
        if (cs->interrupt_request & CPU_INTERRUPT_WAKE) {
            has_work = true;
        }
        if (!mips_vp_active(env)) {
            has_work = false;
        }
    }
91 92 93
    return has_work;
}

A
Andreas Färber 已提交
94 95 96 97 98 99 100 101 102
/* CPUClass::reset() */
static void mips_cpu_reset(CPUState *s)
{
    MIPSCPU *cpu = MIPS_CPU(s);
    MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(cpu);
    CPUMIPSState *env = &cpu->env;

    mcc->parent_reset(s);

103
    memset(env, 0, offsetof(CPUMIPSState, mvp));
104
    tlb_flush(s, 1);
105

A
Andreas Färber 已提交
106
    cpu_state_reset(env);
107 108 109 110 111 112

#ifndef CONFIG_USER_ONLY
    if (kvm_enabled()) {
        kvm_mips_reset_vcpu(cpu);
    }
#endif
A
Andreas Färber 已提交
113 114
}

115 116 117 118 119 120 121 122
static void mips_cpu_disas_set_info(CPUState *s, disassemble_info *info) {
#ifdef TARGET_WORDS_BIGENDIAN
    info->print_insn = print_insn_big_mips;
#else
    info->print_insn = print_insn_little_mips;
#endif
}

123 124
static void mips_cpu_realizefn(DeviceState *dev, Error **errp)
{
125
    CPUState *cs = CPU(dev);
126
    MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(dev);
127 128 129 130 131 132 133
    Error *local_err = NULL;

    cpu_exec_realizefn(cs, &local_err);
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
134

135 136
    cpu_reset(cs);
    qemu_init_vcpu(cs);
137 138 139 140

    mcc->parent_realize(dev, errp);
}

141 142
static void mips_cpu_initfn(Object *obj)
{
143
    CPUState *cs = CPU(obj);
144 145 146
    MIPSCPU *cpu = MIPS_CPU(obj);
    CPUMIPSState *env = &cpu->env;

147
    cs->env_ptr = env;
148 149 150 151

    if (tcg_enabled()) {
        mips_tcg_init();
    }
152 153
}

A
Andreas Färber 已提交
154 155 156 157
static void mips_cpu_class_init(ObjectClass *c, void *data)
{
    MIPSCPUClass *mcc = MIPS_CPU_CLASS(c);
    CPUClass *cc = CPU_CLASS(c);
158 159 160 161
    DeviceClass *dc = DEVICE_CLASS(c);

    mcc->parent_realize = dc->realize;
    dc->realize = mips_cpu_realizefn;
A
Andreas Färber 已提交
162 163 164

    mcc->parent_reset = cc->reset;
    cc->reset = mips_cpu_reset;
165

166
    cc->has_work = mips_cpu_has_work;
167
    cc->do_interrupt = mips_cpu_do_interrupt;
168
    cc->cpu_exec_interrupt = mips_cpu_exec_interrupt;
169
    cc->dump_state = mips_cpu_dump_state;
170
    cc->set_pc = mips_cpu_set_pc;
171
    cc->synchronize_from_tb = mips_cpu_synchronize_from_tb;
172 173
    cc->gdb_read_register = mips_cpu_gdb_read_register;
    cc->gdb_write_register = mips_cpu_gdb_write_register;
174 175 176
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = mips_cpu_handle_mmu_fault;
#else
177
    cc->do_unassigned_access = mips_cpu_unassigned_access;
178
    cc->do_unaligned_access = mips_cpu_do_unaligned_access;
179
    cc->get_phys_page_debug = mips_cpu_get_phys_page_debug;
180
    cc->vmsd = &vmstate_mips_cpu;
181
#endif
182
    cc->disas_set_info = mips_cpu_disas_set_info;
183 184

    cc->gdb_num_core_regs = 73;
185
    cc->gdb_stop_before_watchpoint = true;
A
Andreas Färber 已提交
186 187 188 189 190 191
}

static const TypeInfo mips_cpu_type_info = {
    .name = TYPE_MIPS_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(MIPSCPU),
192
    .instance_init = mips_cpu_initfn,
A
Andreas Färber 已提交
193 194 195 196 197 198 199 200 201 202 203
    .abstract = false,
    .class_size = sizeof(MIPSCPUClass),
    .class_init = mips_cpu_class_init,
};

static void mips_cpu_register_types(void)
{
    type_register_static(&mips_cpu_type_info);
}

type_init(mips_cpu_register_types)