tcg-target.c 57.2 KB
Newer Older
A
Aurelien Jarno 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Tiny Code Generator for QEMU
 *
 * Copyright (c) 2008-2009 Arnaud Patard <arnaud.patard@rtp-net.org>
 * Copyright (c) 2009 Aurelien Jarno <aurelien@aurel32.net>
 * Based on i386/tcg-target.c - Copyright (c) 2008 Fabrice Bellard
 *
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */

27
#include "tcg-be-ldst.h"
R
Richard Henderson 已提交
28

29 30
#ifdef HOST_WORDS_BIGENDIAN
# define MIPS_BE  1
A
Aurelien Jarno 已提交
31
#else
32
# define MIPS_BE  0
A
Aurelien Jarno 已提交
33 34
#endif

35 36 37
#define LO_OFF    (MIPS_BE * 4)
#define HI_OFF    (4 - LO_OFF)

A
Aurelien Jarno 已提交
38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
#ifndef NDEBUG
static const char * const tcg_target_reg_names[TCG_TARGET_NB_REGS] = {
    "zero",
    "at",
    "v0",
    "v1",
    "a0",
    "a1",
    "a2",
    "a3",
    "t0",
    "t1",
    "t2",
    "t3",
    "t4",
    "t5",
    "t6",
    "t7",
    "s0",
    "s1",
    "s2",
    "s3",
    "s4",
    "s5",
    "s6",
    "s7",
    "t8",
    "t9",
    "k0",
    "k1",
    "gp",
    "sp",
70
    "s8",
A
Aurelien Jarno 已提交
71 72 73 74
    "ra",
};
#endif

75
#define TCG_TMP0  TCG_REG_AT
76
#define TCG_TMP1  TCG_REG_T9
77

A
Aurelien Jarno 已提交
78
/* check if we really need so many registers :P */
79
static const TCGReg tcg_target_reg_alloc_order[] = {
80
    /* Call saved registers.  */
A
Aurelien Jarno 已提交
81 82 83 84 85 86 87 88
    TCG_REG_S0,
    TCG_REG_S1,
    TCG_REG_S2,
    TCG_REG_S3,
    TCG_REG_S4,
    TCG_REG_S5,
    TCG_REG_S6,
    TCG_REG_S7,
89 90 91 92
    TCG_REG_S8,

    /* Call clobbered registers.  */
    TCG_REG_T0,
A
Aurelien Jarno 已提交
93 94 95 96 97 98 99 100 101
    TCG_REG_T1,
    TCG_REG_T2,
    TCG_REG_T3,
    TCG_REG_T4,
    TCG_REG_T5,
    TCG_REG_T6,
    TCG_REG_T7,
    TCG_REG_T8,
    TCG_REG_T9,
102
    TCG_REG_V1,
A
Aurelien Jarno 已提交
103
    TCG_REG_V0,
104 105 106 107 108 109

    /* Argument registers, opposite order of allocation.  */
    TCG_REG_A3,
    TCG_REG_A2,
    TCG_REG_A1,
    TCG_REG_A0,
A
Aurelien Jarno 已提交
110 111
};

112
static const TCGReg tcg_target_call_iarg_regs[4] = {
A
Aurelien Jarno 已提交
113 114 115 116 117 118
    TCG_REG_A0,
    TCG_REG_A1,
    TCG_REG_A2,
    TCG_REG_A3
};

119
static const TCGReg tcg_target_call_oarg_regs[2] = {
A
Aurelien Jarno 已提交
120 121 122 123
    TCG_REG_V0,
    TCG_REG_V1
};

124
static tcg_insn_unit *tb_ret_addr;
A
Aurelien Jarno 已提交
125

126
static inline uint32_t reloc_pc16_val(tcg_insn_unit *pc, tcg_insn_unit *target)
A
Aurelien Jarno 已提交
127
{
128 129 130 131
    /* Let the compiler perform the right-shift as part of the arithmetic.  */
    ptrdiff_t disp = target - (pc + 1);
    assert(disp == (int16_t)disp);
    return disp & 0xffff;
A
Aurelien Jarno 已提交
132 133
}

134
static inline void reloc_pc16(tcg_insn_unit *pc, tcg_insn_unit *target)
A
Aurelien Jarno 已提交
135
{
136
    *pc = deposit32(*pc, 0, 16, reloc_pc16_val(pc, target));
A
Aurelien Jarno 已提交
137 138
}

139
static inline uint32_t reloc_26_val(tcg_insn_unit *pc, tcg_insn_unit *target)
A
Aurelien Jarno 已提交
140
{
141 142
    assert((((uintptr_t)pc ^ (uintptr_t)target) & 0xf0000000) == 0);
    return ((uintptr_t)target >> 2) & 0x3ffffff;
A
Aurelien Jarno 已提交
143 144
}

145
static inline void reloc_26(tcg_insn_unit *pc, tcg_insn_unit *target)
A
Aurelien Jarno 已提交
146
{
147
    *pc = deposit32(*pc, 0, 26, reloc_26_val(pc, target));
A
Aurelien Jarno 已提交
148 149
}

150
static void patch_reloc(tcg_insn_unit *code_ptr, int type,
151
                        intptr_t value, intptr_t addend)
A
Aurelien Jarno 已提交
152
{
153 154 155
    assert(type == R_MIPS_PC16);
    assert(addend == 0);
    reloc_pc16(code_ptr, (tcg_insn_unit *)value);
A
Aurelien Jarno 已提交
156 157
}

158 159 160 161 162 163 164 165 166 167
#define TCG_CT_CONST_ZERO 0x100
#define TCG_CT_CONST_U16  0x200
#define TCG_CT_CONST_S16  0x400
#define TCG_CT_CONST_P2M1 0x800

static inline bool is_p2m1(tcg_target_long val)
{
    return val && ((val + 1) & val) == 0;
}

A
Aurelien Jarno 已提交
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
/* parse target specific constraints */
static int target_parse_constraint(TCGArgConstraint *ct, const char **pct_str)
{
    const char *ct_str;

    ct_str = *pct_str;
    switch(ct_str[0]) {
    case 'r':
        ct->ct |= TCG_CT_REG;
        tcg_regset_set(ct->u.regs, 0xffffffff);
        break;
    case 'L': /* qemu_ld output arg constraint */
        ct->ct |= TCG_CT_REG;
        tcg_regset_set(ct->u.regs, 0xffffffff);
        tcg_regset_reset_reg(ct->u.regs, TCG_REG_V0);
        break;
    case 'l': /* qemu_ld input arg constraint */
        ct->ct |= TCG_CT_REG;
        tcg_regset_set(ct->u.regs, 0xffffffff);
        tcg_regset_reset_reg(ct->u.regs, TCG_REG_A0);
188 189 190 191
#if defined(CONFIG_SOFTMMU)
        if (TARGET_LONG_BITS == 64) {
            tcg_regset_reset_reg(ct->u.regs, TCG_REG_A2);
        }
A
Aurelien Jarno 已提交
192 193 194 195 196 197
#endif
        break;
    case 'S': /* qemu_st constraint */
        ct->ct |= TCG_CT_REG;
        tcg_regset_set(ct->u.regs, 0xffffffff);
        tcg_regset_reset_reg(ct->u.regs, TCG_REG_A0);
198
#if defined(CONFIG_SOFTMMU)
199 200 201 202 203 204
        if (TARGET_LONG_BITS == 32) {
            tcg_regset_reset_reg(ct->u.regs, TCG_REG_A1);
        } else {
            tcg_regset_reset_reg(ct->u.regs, TCG_REG_A2);
            tcg_regset_reset_reg(ct->u.regs, TCG_REG_A3);
        }
A
Aurelien Jarno 已提交
205 206 207 208 209 210 211 212
#endif
        break;
    case 'I':
        ct->ct |= TCG_CT_CONST_U16;
        break;
    case 'J':
        ct->ct |= TCG_CT_CONST_S16;
        break;
213 214 215
    case 'K':
        ct->ct |= TCG_CT_CONST_P2M1;
        break;
A
Aurelien Jarno 已提交
216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
    case 'Z':
        /* We are cheating a bit here, using the fact that the register
           ZERO is also the register number 0. Hence there is no need
           to check for const_args in each instruction. */
        ct->ct |= TCG_CT_CONST_ZERO;
        break;
    default:
        return -1;
    }
    ct_str++;
    *pct_str = ct_str;
    return 0;
}

/* test if a constant matches the constraint */
231
static inline int tcg_target_const_match(tcg_target_long val, TCGType type,
A
Aurelien Jarno 已提交
232 233 234 235
                                         const TCGArgConstraint *arg_ct)
{
    int ct;
    ct = arg_ct->ct;
236
    if (ct & TCG_CT_CONST) {
A
Aurelien Jarno 已提交
237
        return 1;
238
    } else if ((ct & TCG_CT_CONST_ZERO) && val == 0) {
A
Aurelien Jarno 已提交
239
        return 1;
240
    } else if ((ct & TCG_CT_CONST_U16) && val == (uint16_t)val) {
A
Aurelien Jarno 已提交
241
        return 1;
242
    } else if ((ct & TCG_CT_CONST_S16) && val == (int16_t)val) {
A
Aurelien Jarno 已提交
243
        return 1;
244 245 246 247 248
    } else if ((ct & TCG_CT_CONST_P2M1)
               && use_mips32r2_instructions && is_p2m1(val)) {
        return 1;
    }
    return 0;
A
Aurelien Jarno 已提交
249 250 251
}

/* instruction opcodes */
252
typedef enum {
253 254
    OPC_J        = 0x02 << 26,
    OPC_JAL      = 0x03 << 26,
A
Aurelien Jarno 已提交
255 256
    OPC_BEQ      = 0x04 << 26,
    OPC_BNE      = 0x05 << 26,
257 258
    OPC_BLEZ     = 0x06 << 26,
    OPC_BGTZ     = 0x07 << 26,
A
Aurelien Jarno 已提交
259
    OPC_ADDIU    = 0x09 << 26,
A
Aurelien Jarno 已提交
260 261
    OPC_SLTI     = 0x0A << 26,
    OPC_SLTIU    = 0x0B << 26,
A
Aurelien Jarno 已提交
262 263 264 265 266 267 268 269 270 271 272 273 274
    OPC_ANDI     = 0x0C << 26,
    OPC_ORI      = 0x0D << 26,
    OPC_XORI     = 0x0E << 26,
    OPC_LUI      = 0x0F << 26,
    OPC_LB       = 0x20 << 26,
    OPC_LH       = 0x21 << 26,
    OPC_LW       = 0x23 << 26,
    OPC_LBU      = 0x24 << 26,
    OPC_LHU      = 0x25 << 26,
    OPC_LWU      = 0x27 << 26,
    OPC_SB       = 0x28 << 26,
    OPC_SH       = 0x29 << 26,
    OPC_SW       = 0x2B << 26,
275 276

    OPC_SPECIAL  = 0x00 << 26,
A
Aurelien Jarno 已提交
277 278
    OPC_SLL      = OPC_SPECIAL | 0x00,
    OPC_SRL      = OPC_SPECIAL | 0x02,
279
    OPC_ROTR     = OPC_SPECIAL | (0x01 << 21) | 0x02,
A
Aurelien Jarno 已提交
280 281 282
    OPC_SRA      = OPC_SPECIAL | 0x03,
    OPC_SLLV     = OPC_SPECIAL | 0x04,
    OPC_SRLV     = OPC_SPECIAL | 0x06,
283
    OPC_ROTRV    = OPC_SPECIAL | (0x01 <<  6) | 0x06,
A
Aurelien Jarno 已提交
284 285 286
    OPC_SRAV     = OPC_SPECIAL | 0x07,
    OPC_JR       = OPC_SPECIAL | 0x08,
    OPC_JALR     = OPC_SPECIAL | 0x09,
287 288
    OPC_MOVZ     = OPC_SPECIAL | 0x0A,
    OPC_MOVN     = OPC_SPECIAL | 0x0B,
A
Aurelien Jarno 已提交
289 290 291 292 293 294 295 296 297 298 299 300 301 302
    OPC_MFHI     = OPC_SPECIAL | 0x10,
    OPC_MFLO     = OPC_SPECIAL | 0x12,
    OPC_MULT     = OPC_SPECIAL | 0x18,
    OPC_MULTU    = OPC_SPECIAL | 0x19,
    OPC_DIV      = OPC_SPECIAL | 0x1A,
    OPC_DIVU     = OPC_SPECIAL | 0x1B,
    OPC_ADDU     = OPC_SPECIAL | 0x21,
    OPC_SUBU     = OPC_SPECIAL | 0x23,
    OPC_AND      = OPC_SPECIAL | 0x24,
    OPC_OR       = OPC_SPECIAL | 0x25,
    OPC_XOR      = OPC_SPECIAL | 0x26,
    OPC_NOR      = OPC_SPECIAL | 0x27,
    OPC_SLT      = OPC_SPECIAL | 0x2A,
    OPC_SLTU     = OPC_SPECIAL | 0x2B,
303

304 305 306 307
    OPC_REGIMM   = 0x01 << 26,
    OPC_BLTZ     = OPC_REGIMM | (0x00 << 16),
    OPC_BGEZ     = OPC_REGIMM | (0x01 << 16),

308 309 310
    OPC_SPECIAL2 = 0x1c << 26,
    OPC_MUL      = OPC_SPECIAL2 | 0x002,

311
    OPC_SPECIAL3 = 0x1f << 26,
312
    OPC_EXT      = OPC_SPECIAL3 | 0x000,
313
    OPC_INS      = OPC_SPECIAL3 | 0x004,
314
    OPC_WSBH     = OPC_SPECIAL3 | 0x0a0,
315 316
    OPC_SEB      = OPC_SPECIAL3 | 0x420,
    OPC_SEH      = OPC_SPECIAL3 | 0x620,
317
} MIPSInsn;
A
Aurelien Jarno 已提交
318 319 320 321

/*
 * Type reg
 */
322
static inline void tcg_out_opc_reg(TCGContext *s, MIPSInsn opc,
323
                                   TCGReg rd, TCGReg rs, TCGReg rt)
A
Aurelien Jarno 已提交
324 325 326 327 328 329 330 331 332 333 334 335 336
{
    int32_t inst;

    inst = opc;
    inst |= (rs & 0x1F) << 21;
    inst |= (rt & 0x1F) << 16;
    inst |= (rd & 0x1F) << 11;
    tcg_out32(s, inst);
}

/*
 * Type immediate
 */
337
static inline void tcg_out_opc_imm(TCGContext *s, MIPSInsn opc,
338
                                   TCGReg rt, TCGReg rs, TCGArg imm)
A
Aurelien Jarno 已提交
339 340 341 342 343 344 345 346 347 348
{
    int32_t inst;

    inst = opc;
    inst |= (rs & 0x1F) << 21;
    inst |= (rt & 0x1F) << 16;
    inst |= (imm & 0xffff);
    tcg_out32(s, inst);
}

349 350 351
/*
 * Type bitfield
 */
352
static inline void tcg_out_opc_bf(TCGContext *s, MIPSInsn opc, TCGReg rt,
353 354 355 356 357 358 359 360 361 362 363 364
                                  TCGReg rs, int msb, int lsb)
{
    int32_t inst;

    inst = opc;
    inst |= (rs & 0x1F) << 21;
    inst |= (rt & 0x1F) << 16;
    inst |= (msb & 0x1F) << 11;
    inst |= (lsb & 0x1F) << 6;
    tcg_out32(s, inst);
}

365 366 367
/*
 * Type branch
 */
368
static inline void tcg_out_opc_br(TCGContext *s, MIPSInsn opc,
369
                                  TCGReg rt, TCGReg rs)
370
{
371 372 373
    /* We pay attention here to not modify the branch target by reading
       the existing value and using it again. This ensure that caches and
       memory are kept coherent during retranslation. */
374
    uint16_t offset = (uint16_t)*s->code_ptr;
375 376 377 378

    tcg_out_opc_imm(s, opc, rt, rs, offset);
}

A
Aurelien Jarno 已提交
379 380 381
/*
 * Type sa
 */
382
static inline void tcg_out_opc_sa(TCGContext *s, MIPSInsn opc,
383
                                  TCGReg rd, TCGReg rt, TCGArg sa)
A
Aurelien Jarno 已提交
384 385 386 387 388 389 390 391 392 393 394
{
    int32_t inst;

    inst = opc;
    inst |= (rt & 0x1F) << 16;
    inst |= (rd & 0x1F) << 11;
    inst |= (sa & 0x1F) <<  6;
    tcg_out32(s, inst);

}

395 396 397 398
/*
 * Type jump.
 * Returns true if the branch was in range and the insn was emitted.
 */
399
static bool tcg_out_opc_jmp(TCGContext *s, MIPSInsn opc, void *target)
400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417
{
    uintptr_t dest = (uintptr_t)target;
    uintptr_t from = (uintptr_t)s->code_ptr + 4;
    int32_t inst;

    /* The pc-region branch happens within the 256MB region of
       the delay slot (thus the +4).  */
    if ((from ^ dest) & -(1 << 28)) {
        return false;
    }
    assert((dest & 3) == 0);

    inst = opc;
    inst |= (dest >> 2) & 0x3ffffff;
    tcg_out32(s, inst);
    return true;
}

A
Aurelien Jarno 已提交
418 419 420 421 422
static inline void tcg_out_nop(TCGContext *s)
{
    tcg_out32(s, 0);
}

423 424
static inline void tcg_out_mov(TCGContext *s, TCGType type,
                               TCGReg ret, TCGReg arg)
A
Aurelien Jarno 已提交
425
{
426 427 428 429
    /* Simple reg-reg move, optimising out the 'do nothing' case */
    if (ret != arg) {
        tcg_out_opc_reg(s, OPC_ADDU, ret, arg, TCG_REG_ZERO);
    }
A
Aurelien Jarno 已提交
430 431 432
}

static inline void tcg_out_movi(TCGContext *s, TCGType type,
433
                                TCGReg reg, tcg_target_long arg)
A
Aurelien Jarno 已提交
434 435 436 437 438 439
{
    if (arg == (int16_t)arg) {
        tcg_out_opc_imm(s, OPC_ADDIU, reg, TCG_REG_ZERO, arg);
    } else if (arg == (uint16_t)arg) {
        tcg_out_opc_imm(s, OPC_ORI, reg, TCG_REG_ZERO, arg);
    } else {
440 441 442 443
        tcg_out_opc_imm(s, OPC_LUI, reg, TCG_REG_ZERO, arg >> 16);
        if (arg & 0xffff) {
            tcg_out_opc_imm(s, OPC_ORI, reg, reg, arg & 0xffff);
        }
A
Aurelien Jarno 已提交
444 445 446
    }
}

447
static inline void tcg_out_bswap16(TCGContext *s, TCGReg ret, TCGReg arg)
A
Aurelien Jarno 已提交
448
{
449 450 451 452
    if (use_mips32r2_instructions) {
        tcg_out_opc_reg(s, OPC_WSBH, ret, 0, arg);
    } else {
        /* ret and arg can't be register at */
453
        if (ret == TCG_TMP0 || arg == TCG_TMP0) {
454 455
            tcg_abort();
        }
A
Aurelien Jarno 已提交
456

457
        tcg_out_opc_sa(s, OPC_SRL, TCG_TMP0, arg, 8);
458 459
        tcg_out_opc_sa(s, OPC_SLL, ret, arg, 8);
        tcg_out_opc_imm(s, OPC_ANDI, ret, ret, 0xff00);
460
        tcg_out_opc_reg(s, OPC_OR, ret, ret, TCG_TMP0);
461
    }
A
Aurelien Jarno 已提交
462 463
}

464
static inline void tcg_out_bswap16s(TCGContext *s, TCGReg ret, TCGReg arg)
A
Aurelien Jarno 已提交
465
{
466 467 468 469 470
    if (use_mips32r2_instructions) {
        tcg_out_opc_reg(s, OPC_WSBH, ret, 0, arg);
        tcg_out_opc_reg(s, OPC_SEH, ret, 0, ret);
    } else {
        /* ret and arg can't be register at */
471
        if (ret == TCG_TMP0 || arg == TCG_TMP0) {
472 473
            tcg_abort();
        }
A
Aurelien Jarno 已提交
474

475
        tcg_out_opc_sa(s, OPC_SRL, TCG_TMP0, arg, 8);
476 477
        tcg_out_opc_sa(s, OPC_SLL, ret, arg, 24);
        tcg_out_opc_sa(s, OPC_SRA, ret, ret, 16);
478
        tcg_out_opc_reg(s, OPC_OR, ret, ret, TCG_TMP0);
479
    }
A
Aurelien Jarno 已提交
480 481
}

482
static inline void tcg_out_bswap32(TCGContext *s, TCGReg ret, TCGReg arg)
A
Aurelien Jarno 已提交
483
{
484 485 486 487 488
    if (use_mips32r2_instructions) {
        tcg_out_opc_reg(s, OPC_WSBH, ret, 0, arg);
        tcg_out_opc_sa(s, OPC_ROTR, ret, ret, 16);
    } else {
        /* ret and arg must be different and can't be register at */
489
        if (ret == arg || ret == TCG_TMP0 || arg == TCG_TMP0) {
490 491
            tcg_abort();
        }
A
Aurelien Jarno 已提交
492

493
        tcg_out_opc_sa(s, OPC_SLL, ret, arg, 24);
A
Aurelien Jarno 已提交
494

495 496
        tcg_out_opc_sa(s, OPC_SRL, TCG_TMP0, arg, 24);
        tcg_out_opc_reg(s, OPC_OR, ret, ret, TCG_TMP0);
A
Aurelien Jarno 已提交
497

498 499 500
        tcg_out_opc_imm(s, OPC_ANDI, TCG_TMP0, arg, 0xff00);
        tcg_out_opc_sa(s, OPC_SLL, TCG_TMP0, TCG_TMP0, 8);
        tcg_out_opc_reg(s, OPC_OR, ret, ret, TCG_TMP0);
A
Aurelien Jarno 已提交
501

502 503 504
        tcg_out_opc_sa(s, OPC_SRL, TCG_TMP0, arg, 8);
        tcg_out_opc_imm(s, OPC_ANDI, TCG_TMP0, TCG_TMP0, 0xff00);
        tcg_out_opc_reg(s, OPC_OR, ret, ret, TCG_TMP0);
505
    }
A
Aurelien Jarno 已提交
506 507
}

508
static inline void tcg_out_ext8s(TCGContext *s, TCGReg ret, TCGReg arg)
509
{
510 511 512 513 514 515
    if (use_mips32r2_instructions) {
        tcg_out_opc_reg(s, OPC_SEB, ret, 0, arg);
    } else {
        tcg_out_opc_sa(s, OPC_SLL, ret, arg, 24);
        tcg_out_opc_sa(s, OPC_SRA, ret, ret, 24);
    }
516 517
}

518
static inline void tcg_out_ext16s(TCGContext *s, TCGReg ret, TCGReg arg)
519
{
520 521 522 523 524 525
    if (use_mips32r2_instructions) {
        tcg_out_opc_reg(s, OPC_SEH, ret, 0, arg);
    } else {
        tcg_out_opc_sa(s, OPC_SLL, ret, arg, 16);
        tcg_out_opc_sa(s, OPC_SRA, ret, ret, 16);
    }
526 527
}

528
static void tcg_out_ldst(TCGContext *s, MIPSInsn opc, TCGReg data,
529
                         TCGReg addr, intptr_t ofs)
A
Aurelien Jarno 已提交
530
{
531 532
    int16_t lo = ofs;
    if (ofs != lo) {
533
        tcg_out_movi(s, TCG_TYPE_PTR, TCG_TMP0, ofs - lo);
534
        if (addr != TCG_REG_ZERO) {
535
            tcg_out_opc_reg(s, OPC_ADDU, TCG_TMP0, TCG_TMP0, addr);
536
        }
537
        addr = TCG_TMP0;
A
Aurelien Jarno 已提交
538
    }
539
    tcg_out_opc_imm(s, opc, data, addr, lo);
A
Aurelien Jarno 已提交
540 541
}

542
static inline void tcg_out_ld(TCGContext *s, TCGType type, TCGReg arg,
543
                              TCGReg arg1, intptr_t arg2)
A
Aurelien Jarno 已提交
544 545 546 547
{
    tcg_out_ldst(s, OPC_LW, arg, arg1, arg2);
}

548
static inline void tcg_out_st(TCGContext *s, TCGType type, TCGReg arg,
549
                              TCGReg arg1, intptr_t arg2)
A
Aurelien Jarno 已提交
550 551 552 553
{
    tcg_out_ldst(s, OPC_SW, arg, arg1, arg2);
}

554
static inline void tcg_out_addi(TCGContext *s, TCGReg reg, TCGArg val)
A
Aurelien Jarno 已提交
555 556 557 558
{
    if (val == (int16_t)val) {
        tcg_out_opc_imm(s, OPC_ADDIU, reg, reg, val);
    } else {
559 560
        tcg_out_movi(s, TCG_TYPE_PTR, TCG_TMP0, val);
        tcg_out_opc_reg(s, OPC_ADDU, reg, reg, TCG_TMP0);
A
Aurelien Jarno 已提交
561 562 563
    }
}

564 565
static void tcg_out_brcond(TCGContext *s, TCGCond cond, TCGArg arg1,
                           TCGArg arg2, int label_index)
A
Aurelien Jarno 已提交
566 567 568 569 570
{
    TCGLabel *l = &s->labels[label_index];

    switch (cond) {
    case TCG_COND_EQ:
571
        tcg_out_opc_br(s, OPC_BEQ, arg1, arg2);
A
Aurelien Jarno 已提交
572 573
        break;
    case TCG_COND_NE:
574
        tcg_out_opc_br(s, OPC_BNE, arg1, arg2);
A
Aurelien Jarno 已提交
575 576
        break;
    case TCG_COND_LT:
577 578 579
        if (arg2 == 0) {
            tcg_out_opc_br(s, OPC_BLTZ, 0, arg1);
        } else {
580 581
            tcg_out_opc_reg(s, OPC_SLT, TCG_TMP0, arg1, arg2);
            tcg_out_opc_br(s, OPC_BNE, TCG_TMP0, TCG_REG_ZERO);
582
        }
A
Aurelien Jarno 已提交
583 584
        break;
    case TCG_COND_LTU:
585 586
        tcg_out_opc_reg(s, OPC_SLTU, TCG_TMP0, arg1, arg2);
        tcg_out_opc_br(s, OPC_BNE, TCG_TMP0, TCG_REG_ZERO);
A
Aurelien Jarno 已提交
587 588
        break;
    case TCG_COND_GE:
589 590 591
        if (arg2 == 0) {
            tcg_out_opc_br(s, OPC_BGEZ, 0, arg1);
        } else {
592 593
            tcg_out_opc_reg(s, OPC_SLT, TCG_TMP0, arg1, arg2);
            tcg_out_opc_br(s, OPC_BEQ, TCG_TMP0, TCG_REG_ZERO);
594
        }
A
Aurelien Jarno 已提交
595 596
        break;
    case TCG_COND_GEU:
597 598
        tcg_out_opc_reg(s, OPC_SLTU, TCG_TMP0, arg1, arg2);
        tcg_out_opc_br(s, OPC_BEQ, TCG_TMP0, TCG_REG_ZERO);
A
Aurelien Jarno 已提交
599 600
        break;
    case TCG_COND_LE:
601 602 603
        if (arg2 == 0) {
            tcg_out_opc_br(s, OPC_BLEZ, 0, arg1);
        } else {
604 605
            tcg_out_opc_reg(s, OPC_SLT, TCG_TMP0, arg2, arg1);
            tcg_out_opc_br(s, OPC_BEQ, TCG_TMP0, TCG_REG_ZERO);
606
        }
A
Aurelien Jarno 已提交
607 608
        break;
    case TCG_COND_LEU:
609 610
        tcg_out_opc_reg(s, OPC_SLTU, TCG_TMP0, arg2, arg1);
        tcg_out_opc_br(s, OPC_BEQ, TCG_TMP0, TCG_REG_ZERO);
A
Aurelien Jarno 已提交
611 612
        break;
    case TCG_COND_GT:
613 614 615
        if (arg2 == 0) {
            tcg_out_opc_br(s, OPC_BGTZ, 0, arg1);
        } else {
616 617
            tcg_out_opc_reg(s, OPC_SLT, TCG_TMP0, arg2, arg1);
            tcg_out_opc_br(s, OPC_BNE, TCG_TMP0, TCG_REG_ZERO);
618
        }
A
Aurelien Jarno 已提交
619 620
        break;
    case TCG_COND_GTU:
621 622
        tcg_out_opc_reg(s, OPC_SLTU, TCG_TMP0, arg2, arg1);
        tcg_out_opc_br(s, OPC_BNE, TCG_TMP0, TCG_REG_ZERO);
A
Aurelien Jarno 已提交
623 624 625 626 627 628
        break;
    default:
        tcg_abort();
        break;
    }
    if (l->has_value) {
629
        reloc_pc16(s->code_ptr - 1, l->u.value_ptr);
A
Aurelien Jarno 已提交
630
    } else {
631
        tcg_out_reloc(s, s->code_ptr - 1, R_MIPS_PC16, label_index, 0);
A
Aurelien Jarno 已提交
632 633 634 635 636 637
    }
    tcg_out_nop(s);
}

/* XXX: we implement it at the target level to avoid having to
   handle cross basic blocks temporaries */
638 639 640
static void tcg_out_brcond2(TCGContext *s, TCGCond cond, TCGArg arg1,
                            TCGArg arg2, TCGArg arg3, TCGArg arg4,
                            int label_index)
A
Aurelien Jarno 已提交
641
{
642
    tcg_insn_unit *label_ptr;
A
Aurelien Jarno 已提交
643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671

    switch(cond) {
    case TCG_COND_NE:
        tcg_out_brcond(s, TCG_COND_NE, arg2, arg4, label_index);
        tcg_out_brcond(s, TCG_COND_NE, arg1, arg3, label_index);
        return;
    case TCG_COND_EQ:
        break;
    case TCG_COND_LT:
    case TCG_COND_LE:
        tcg_out_brcond(s, TCG_COND_LT, arg2, arg4, label_index);
        break;
    case TCG_COND_GT:
    case TCG_COND_GE:
        tcg_out_brcond(s, TCG_COND_GT, arg2, arg4, label_index);
        break;
    case TCG_COND_LTU:
    case TCG_COND_LEU:
        tcg_out_brcond(s, TCG_COND_LTU, arg2, arg4, label_index);
        break;
    case TCG_COND_GTU:
    case TCG_COND_GEU:
        tcg_out_brcond(s, TCG_COND_GTU, arg2, arg4, label_index);
        break;
    default:
        tcg_abort();
    }

    label_ptr = s->code_ptr;
672
    tcg_out_opc_br(s, OPC_BNE, arg2, arg4);
A
Aurelien Jarno 已提交
673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
    tcg_out_nop(s);

    switch(cond) {
    case TCG_COND_EQ:
        tcg_out_brcond(s, TCG_COND_EQ, arg1, arg3, label_index);
        break;
    case TCG_COND_LT:
    case TCG_COND_LTU:
        tcg_out_brcond(s, TCG_COND_LTU, arg1, arg3, label_index);
        break;
    case TCG_COND_LE:
    case TCG_COND_LEU:
        tcg_out_brcond(s, TCG_COND_LEU, arg1, arg3, label_index);
        break;
    case TCG_COND_GT:
    case TCG_COND_GTU:
        tcg_out_brcond(s, TCG_COND_GTU, arg1, arg3, label_index);
        break;
    case TCG_COND_GE:
    case TCG_COND_GEU:
        tcg_out_brcond(s, TCG_COND_GEU, arg1, arg3, label_index);
        break;
    default:
        tcg_abort();
    }

699
    reloc_pc16(label_ptr, s->code_ptr);
A
Aurelien Jarno 已提交
700 701
}

702 703 704 705 706 707 708 709 710 711
static void tcg_out_movcond(TCGContext *s, TCGCond cond, TCGReg ret,
                            TCGArg c1, TCGArg c2, TCGArg v)
{
    switch (cond) {
    case TCG_COND_EQ:
        if (c1 == 0) {
            tcg_out_opc_reg(s, OPC_MOVZ, ret, v, c2);
        } else if (c2 == 0) {
            tcg_out_opc_reg(s, OPC_MOVZ, ret, v, c1);
        } else {
712 713
            tcg_out_opc_reg(s, OPC_XOR, TCG_TMP0, c1, c2);
            tcg_out_opc_reg(s, OPC_MOVZ, ret, v, TCG_TMP0);
714 715 716 717 718 719 720 721
        }
        break;
    case TCG_COND_NE:
        if (c1 == 0) {
            tcg_out_opc_reg(s, OPC_MOVN, ret, v, c2);
        } else if (c2 == 0) {
            tcg_out_opc_reg(s, OPC_MOVN, ret, v, c1);
        } else {
722 723
            tcg_out_opc_reg(s, OPC_XOR, TCG_TMP0, c1, c2);
            tcg_out_opc_reg(s, OPC_MOVN, ret, v, TCG_TMP0);
724 725 726
        }
        break;
    case TCG_COND_LT:
727 728
        tcg_out_opc_reg(s, OPC_SLT, TCG_TMP0, c1, c2);
        tcg_out_opc_reg(s, OPC_MOVN, ret, v, TCG_TMP0);
729 730
        break;
    case TCG_COND_LTU:
731 732
        tcg_out_opc_reg(s, OPC_SLTU, TCG_TMP0, c1, c2);
        tcg_out_opc_reg(s, OPC_MOVN, ret, v, TCG_TMP0);
733 734
        break;
    case TCG_COND_GE:
735 736
        tcg_out_opc_reg(s, OPC_SLT, TCG_TMP0, c1, c2);
        tcg_out_opc_reg(s, OPC_MOVZ, ret, v, TCG_TMP0);
737 738
        break;
    case TCG_COND_GEU:
739 740
        tcg_out_opc_reg(s, OPC_SLTU, TCG_TMP0, c1, c2);
        tcg_out_opc_reg(s, OPC_MOVZ, ret, v, TCG_TMP0);
741 742
        break;
    case TCG_COND_LE:
743 744
        tcg_out_opc_reg(s, OPC_SLT, TCG_TMP0, c2, c1);
        tcg_out_opc_reg(s, OPC_MOVZ, ret, v, TCG_TMP0);
745 746
        break;
    case TCG_COND_LEU:
747 748
        tcg_out_opc_reg(s, OPC_SLTU, TCG_TMP0, c2, c1);
        tcg_out_opc_reg(s, OPC_MOVZ, ret, v, TCG_TMP0);
749 750
        break;
    case TCG_COND_GT:
751 752
        tcg_out_opc_reg(s, OPC_SLT, TCG_TMP0, c2, c1);
        tcg_out_opc_reg(s, OPC_MOVN, ret, v, TCG_TMP0);
753 754
        break;
    case TCG_COND_GTU:
755 756
        tcg_out_opc_reg(s, OPC_SLTU, TCG_TMP0, c2, c1);
        tcg_out_opc_reg(s, OPC_MOVN, ret, v, TCG_TMP0);
757 758 759 760 761 762 763
        break;
    default:
        tcg_abort();
        break;
    }
}

764 765
static void tcg_out_setcond(TCGContext *s, TCGCond cond, TCGReg ret,
                            TCGArg arg1, TCGArg arg2)
A
Aurelien Jarno 已提交
766 767 768 769 770 771 772 773
{
    switch (cond) {
    case TCG_COND_EQ:
        if (arg1 == 0) {
            tcg_out_opc_imm(s, OPC_SLTIU, ret, arg2, 1);
        } else if (arg2 == 0) {
            tcg_out_opc_imm(s, OPC_SLTIU, ret, arg1, 1);
        } else {
A
Aurelien Jarno 已提交
774 775
            tcg_out_opc_reg(s, OPC_XOR, ret, arg1, arg2);
            tcg_out_opc_imm(s, OPC_SLTIU, ret, ret, 1);
A
Aurelien Jarno 已提交
776 777 778 779 780 781 782 783
        }
        break;
    case TCG_COND_NE:
        if (arg1 == 0) {
            tcg_out_opc_reg(s, OPC_SLTU, ret, TCG_REG_ZERO, arg2);
        } else if (arg2 == 0) {
            tcg_out_opc_reg(s, OPC_SLTU, ret, TCG_REG_ZERO, arg1);
        } else {
A
Aurelien Jarno 已提交
784 785
            tcg_out_opc_reg(s, OPC_XOR, ret, arg1, arg2);
            tcg_out_opc_reg(s, OPC_SLTU, ret, TCG_REG_ZERO, ret);
A
Aurelien Jarno 已提交
786 787 788 789 790 791 792 793 794
        }
        break;
    case TCG_COND_LT:
        tcg_out_opc_reg(s, OPC_SLT, ret, arg1, arg2);
        break;
    case TCG_COND_LTU:
        tcg_out_opc_reg(s, OPC_SLTU, ret, arg1, arg2);
        break;
    case TCG_COND_GE:
A
Aurelien Jarno 已提交
795 796
        tcg_out_opc_reg(s, OPC_SLT, ret, arg1, arg2);
        tcg_out_opc_imm(s, OPC_XORI, ret, ret, 1);
A
Aurelien Jarno 已提交
797 798
        break;
    case TCG_COND_GEU:
A
Aurelien Jarno 已提交
799 800
        tcg_out_opc_reg(s, OPC_SLTU, ret, arg1, arg2);
        tcg_out_opc_imm(s, OPC_XORI, ret, ret, 1);
A
Aurelien Jarno 已提交
801 802
        break;
    case TCG_COND_LE:
A
Aurelien Jarno 已提交
803 804
        tcg_out_opc_reg(s, OPC_SLT, ret, arg2, arg1);
        tcg_out_opc_imm(s, OPC_XORI, ret, ret, 1);
A
Aurelien Jarno 已提交
805 806
        break;
    case TCG_COND_LEU:
A
Aurelien Jarno 已提交
807 808
        tcg_out_opc_reg(s, OPC_SLTU, ret, arg2, arg1);
        tcg_out_opc_imm(s, OPC_XORI, ret, ret, 1);
A
Aurelien Jarno 已提交
809 810 811 812 813 814 815 816 817 818 819 820 821
        break;
    case TCG_COND_GT:
        tcg_out_opc_reg(s, OPC_SLT, ret, arg2, arg1);
        break;
    case TCG_COND_GTU:
        tcg_out_opc_reg(s, OPC_SLTU, ret, arg2, arg1);
        break;
    default:
        tcg_abort();
        break;
    }
}

A
Aurelien Jarno 已提交
822 823
/* XXX: we implement it at the target level to avoid having to
   handle cross basic blocks temporaries */
824 825
static void tcg_out_setcond2(TCGContext *s, TCGCond cond, TCGReg ret,
                             TCGArg arg1, TCGArg arg2, TCGArg arg3, TCGArg arg4)
A
Aurelien Jarno 已提交
826 827 828
{
    switch (cond) {
    case TCG_COND_EQ:
829 830 831
        tcg_out_setcond(s, TCG_COND_EQ, TCG_TMP0, arg2, arg4);
        tcg_out_setcond(s, TCG_COND_EQ, TCG_TMP1, arg1, arg3);
        tcg_out_opc_reg(s, OPC_AND, ret, TCG_TMP0, TCG_TMP1);
A
Aurelien Jarno 已提交
832 833
        return;
    case TCG_COND_NE:
834 835 836
        tcg_out_setcond(s, TCG_COND_NE, TCG_TMP0, arg2, arg4);
        tcg_out_setcond(s, TCG_COND_NE, TCG_TMP1, arg1, arg3);
        tcg_out_opc_reg(s, OPC_OR, ret, TCG_TMP0, TCG_TMP1);
A
Aurelien Jarno 已提交
837 838 839
        return;
    case TCG_COND_LT:
    case TCG_COND_LE:
840
        tcg_out_setcond(s, TCG_COND_LT, TCG_TMP0, arg2, arg4);
A
Aurelien Jarno 已提交
841 842 843
        break;
    case TCG_COND_GT:
    case TCG_COND_GE:
844
        tcg_out_setcond(s, TCG_COND_GT, TCG_TMP0, arg2, arg4);
A
Aurelien Jarno 已提交
845 846 847
        break;
    case TCG_COND_LTU:
    case TCG_COND_LEU:
848
        tcg_out_setcond(s, TCG_COND_LTU, TCG_TMP0, arg2, arg4);
A
Aurelien Jarno 已提交
849 850 851
        break;
    case TCG_COND_GTU:
    case TCG_COND_GEU:
852
        tcg_out_setcond(s, TCG_COND_GTU, TCG_TMP0, arg2, arg4);
A
Aurelien Jarno 已提交
853 854 855 856 857 858
        break;
    default:
        tcg_abort();
        break;
    }

859
    tcg_out_setcond(s, TCG_COND_EQ, TCG_TMP1, arg2, arg4);
A
Aurelien Jarno 已提交
860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881

    switch(cond) {
    case TCG_COND_LT:
    case TCG_COND_LTU:
        tcg_out_setcond(s, TCG_COND_LTU, ret, arg1, arg3);
        break;
    case TCG_COND_LE:
    case TCG_COND_LEU:
        tcg_out_setcond(s, TCG_COND_LEU, ret, arg1, arg3);
        break;
    case TCG_COND_GT:
    case TCG_COND_GTU:
        tcg_out_setcond(s, TCG_COND_GTU, ret, arg1, arg3);
        break;
    case TCG_COND_GE:
    case TCG_COND_GEU:
        tcg_out_setcond(s, TCG_COND_GEU, ret, arg1, arg3);
        break;
    default:
        tcg_abort();
    }

882 883
    tcg_out_opc_reg(s, OPC_AND, ret, ret, TCG_TMP1);
    tcg_out_opc_reg(s, OPC_OR, ret, ret, TCG_TMP0);
A
Aurelien Jarno 已提交
884 885
}

886
static void tcg_out_call_int(TCGContext *s, tcg_insn_unit *arg, bool tail)
887 888 889 890 891 892
{
    /* Note that the ABI requires the called function's address to be
       loaded into T9, even if a direct branch is in range.  */
    tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_T9, (uintptr_t)arg);

    /* But do try a direct branch, allowing the cpu better insn prefetch.  */
893 894 895 896 897 898 899 900
    if (tail) {
        if (!tcg_out_opc_jmp(s, OPC_J, arg)) {
            tcg_out_opc_reg(s, OPC_JR, 0, TCG_REG_T9, 0);
        }
    } else {
        if (!tcg_out_opc_jmp(s, OPC_JAL, arg)) {
            tcg_out_opc_reg(s, OPC_JALR, TCG_REG_RA, TCG_REG_T9, 0);
        }
901
    }
902
}
903

904 905 906
static void tcg_out_call(TCGContext *s, tcg_insn_unit *arg)
{
    tcg_out_call_int(s, arg, false);
907 908 909
    tcg_out_nop(s);
}

A
Aurelien Jarno 已提交
910
#if defined(CONFIG_SOFTMMU)
911 912 913 914 915 916 917 918 919 920 921
static void * const qemu_ld_helpers[16] = {
    [MO_UB]   = helper_ret_ldub_mmu,
    [MO_SB]   = helper_ret_ldsb_mmu,
    [MO_LEUW] = helper_le_lduw_mmu,
    [MO_LESW] = helper_le_ldsw_mmu,
    [MO_LEUL] = helper_le_ldul_mmu,
    [MO_LEQ]  = helper_le_ldq_mmu,
    [MO_BEUW] = helper_be_lduw_mmu,
    [MO_BESW] = helper_be_ldsw_mmu,
    [MO_BEUL] = helper_be_ldul_mmu,
    [MO_BEQ]  = helper_be_ldq_mmu,
922 923
};

924 925 926 927 928 929 930 931
static void * const qemu_st_helpers[16] = {
    [MO_UB]   = helper_ret_stb_mmu,
    [MO_LEUW] = helper_le_stw_mmu,
    [MO_LEUL] = helper_le_stl_mmu,
    [MO_LEQ]  = helper_le_stq_mmu,
    [MO_BEUW] = helper_be_stw_mmu,
    [MO_BEUL] = helper_be_stl_mmu,
    [MO_BEQ]  = helper_be_stq_mmu,
932
};
A
Aurelien Jarno 已提交
933

934 935 936 937 938 939 940 941 942 943 944
/* Helper routines for marshalling helper function arguments into
 * the correct registers and stack.
 * I is where we want to put this argument, and is updated and returned
 * for the next call. ARG is the argument itself.
 *
 * We provide routines for arguments which are: immediate, 32 bit
 * value in register, 16 and 8 bit values in register (which must be zero
 * extended before use) and 64 bit value in a lo:hi register pair.
 */

static int tcg_out_call_iarg_reg(TCGContext *s, int i, TCGReg arg)
A
Aurelien Jarno 已提交
945
{
946 947 948 949 950 951 952
    if (i < ARRAY_SIZE(tcg_target_call_iarg_regs)) {
        tcg_out_mov(s, TCG_TYPE_REG, tcg_target_call_iarg_regs[i], arg);
    } else {
        tcg_out_st(s, TCG_TYPE_REG, arg, TCG_REG_SP, 4 * i);
    }
    return i + 1;
}
A
Aurelien Jarno 已提交
953

954 955
static int tcg_out_call_iarg_reg8(TCGContext *s, int i, TCGReg arg)
{
956
    TCGReg tmp = TCG_TMP0;
957 958 959 960 961 962 963 964 965
    if (i < ARRAY_SIZE(tcg_target_call_iarg_regs)) {
        tmp = tcg_target_call_iarg_regs[i];
    }
    tcg_out_opc_imm(s, OPC_ANDI, tmp, arg, 0xff);
    return tcg_out_call_iarg_reg(s, i, tmp);
}

static int tcg_out_call_iarg_reg16(TCGContext *s, int i, TCGReg arg)
{
966
    TCGReg tmp = TCG_TMP0;
967 968 969 970 971 972 973 974 975
    if (i < ARRAY_SIZE(tcg_target_call_iarg_regs)) {
        tmp = tcg_target_call_iarg_regs[i];
    }
    tcg_out_opc_imm(s, OPC_ANDI, tmp, arg, 0xffff);
    return tcg_out_call_iarg_reg(s, i, tmp);
}

static int tcg_out_call_iarg_imm(TCGContext *s, int i, TCGArg arg)
{
976
    TCGReg tmp = TCG_TMP0;
977 978
    if (arg == 0) {
        tmp = TCG_REG_ZERO;
A
Aurelien Jarno 已提交
979
    } else {
980 981 982 983
        if (i < ARRAY_SIZE(tcg_target_call_iarg_regs)) {
            tmp = tcg_target_call_iarg_regs[i];
        }
        tcg_out_movi(s, TCG_TYPE_REG, tmp, arg);
A
Aurelien Jarno 已提交
984
    }
985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
    return tcg_out_call_iarg_reg(s, i, tmp);
}

static int tcg_out_call_iarg_reg2(TCGContext *s, int i, TCGReg al, TCGReg ah)
{
    i = (i + 1) & ~1;
    i = tcg_out_call_iarg_reg(s, i, (MIPS_BE ? ah : al));
    i = tcg_out_call_iarg_reg(s, i, (MIPS_BE ? al : ah));
    return i;
}

/* Perform the tlb comparison operation.  The complete host address is
   placed in BASE.  Clobbers AT, T0, A0.  */
static void tcg_out_tlb_load(TCGContext *s, TCGReg base, TCGReg addrl,
                             TCGReg addrh, int mem_index, TCGMemOp s_bits,
                             tcg_insn_unit *label_ptr[2], bool is_load)
{
    int cmp_off
        = (is_load
           ? offsetof(CPUArchState, tlb_table[mem_index][0].addr_read)
           : offsetof(CPUArchState, tlb_table[mem_index][0].addr_write));
    int add_off = offsetof(CPUArchState, tlb_table[mem_index][0].addend);

    tcg_out_opc_sa(s, OPC_SRL, TCG_REG_A0, addrl,
                   TARGET_PAGE_BITS - CPU_TLB_ENTRY_BITS);
    tcg_out_opc_imm(s, OPC_ANDI, TCG_REG_A0, TCG_REG_A0,
                    (CPU_TLB_SIZE - 1) << CPU_TLB_ENTRY_BITS);
A
Aurelien Jarno 已提交
1012 1013
    tcg_out_opc_reg(s, OPC_ADDU, TCG_REG_A0, TCG_REG_A0, TCG_AREG0);

1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
    /* Compensate for very large offsets.  */
    if (add_off >= 0x8000) {
        /* Most target env are smaller than 32k; none are larger than 64k.
           Simplify the logic here merely to offset by 0x7ff0, giving us a
           range just shy of 64k.  Check this assumption.  */
        QEMU_BUILD_BUG_ON(offsetof(CPUArchState,
                                   tlb_table[NB_MMU_MODES - 1][1])
                          > 0x7ff0 + 0x7fff);
        tcg_out_opc_imm(s, OPC_ADDIU, TCG_REG_A0, TCG_REG_A0, 0x7ff0);
        cmp_off -= 0x7ff0;
        add_off -= 0x7ff0;
    }

    /* Load the tlb comparator.  */
1028
    tcg_out_opc_imm(s, OPC_LW, TCG_TMP0, TCG_REG_A0, cmp_off + LO_OFF);
1029 1030 1031 1032 1033 1034
    if (TARGET_LONG_BITS == 64) {
        tcg_out_opc_imm(s, OPC_LW, base, TCG_REG_A0, cmp_off + HI_OFF);
    }

    /* Mask the page bits, keeping the alignment bits to compare against.
       In between, load the tlb addend for the fast path.  */
1035
    tcg_out_movi(s, TCG_TYPE_I32, TCG_TMP1,
1036 1037
                 TARGET_PAGE_MASK | ((1 << s_bits) - 1));
    tcg_out_opc_imm(s, OPC_LW, TCG_REG_A0, TCG_REG_A0, add_off);
1038
    tcg_out_opc_reg(s, OPC_AND, TCG_TMP1, TCG_TMP1, addrl);
1039 1040

    label_ptr[0] = s->code_ptr;
1041
    tcg_out_opc_br(s, OPC_BNE, TCG_TMP1, TCG_TMP0);
A
Aurelien Jarno 已提交
1042

1043 1044 1045
    if (TARGET_LONG_BITS == 64) {
        /* delay slot */
        tcg_out_nop(s);
A
Aurelien Jarno 已提交
1046

1047 1048 1049
        label_ptr[1] = s->code_ptr;
        tcg_out_opc_br(s, OPC_BNE, addrh, base);
    }
A
Aurelien Jarno 已提交
1050

1051 1052 1053
    /* delay slot */
    tcg_out_opc_reg(s, OPC_ADDU, base, TCG_REG_A0, addrl);
}
A
Aurelien Jarno 已提交
1054

1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079
static void add_qemu_ldst_label(TCGContext *s, int is_ld, TCGMemOp opc,
                                TCGReg datalo, TCGReg datahi,
                                TCGReg addrlo, TCGReg addrhi,
                                int mem_index, void *raddr,
                                tcg_insn_unit *label_ptr[2])
{
    TCGLabelQemuLdst *label = new_ldst_label(s);

    label->is_ld = is_ld;
    label->opc = opc;
    label->datalo_reg = datalo;
    label->datahi_reg = datahi;
    label->addrlo_reg = addrlo;
    label->addrhi_reg = addrhi;
    label->mem_index = mem_index;
    label->raddr = raddr;
    label->label_ptr[0] = label_ptr[0];
    if (TARGET_LONG_BITS == 64) {
        label->label_ptr[1] = label_ptr[1];
    }
}

static void tcg_out_qemu_ld_slow_path(TCGContext *s, TCGLabelQemuLdst *l)
{
    TCGMemOp opc = l->opc;
1080
    TCGReg v0;
1081 1082 1083 1084 1085 1086 1087 1088
    int i;

    /* resolve label address */
    reloc_pc16(l->label_ptr[0], s->code_ptr);
    if (TARGET_LONG_BITS == 64) {
        reloc_pc16(l->label_ptr[1], s->code_ptr);
    }

1089
    i = 1;
1090 1091 1092 1093 1094 1095
    if (TARGET_LONG_BITS == 64) {
        i = tcg_out_call_iarg_reg2(s, i, l->addrlo_reg, l->addrhi_reg);
    } else {
        i = tcg_out_call_iarg_reg(s, i, l->addrlo_reg);
    }
    i = tcg_out_call_iarg_imm(s, i, l->mem_index);
1096 1097 1098 1099
    i = tcg_out_call_iarg_imm(s, i, (intptr_t)l->raddr);
    tcg_out_call_int(s, qemu_ld_helpers[opc], false);
    /* delay slot */
    tcg_out_mov(s, TCG_TYPE_PTR, tcg_target_call_iarg_regs[0], TCG_AREG0);
1100

1101 1102
    v0 = l->datalo_reg;
    if ((opc & MO_SIZE) == MO_64) {
1103 1104
        /* We eliminated V0 from the possible output registers, so it
           cannot be clobbered here.  So we must move V1 first.  */
1105 1106 1107 1108 1109 1110
        if (MIPS_BE) {
            tcg_out_mov(s, TCG_TYPE_I32, v0, TCG_REG_V1);
            v0 = l->datahi_reg;
        } else {
            tcg_out_mov(s, TCG_TYPE_I32, l->datahi_reg, TCG_REG_V1);
        }
A
Aurelien Jarno 已提交
1111 1112
    }

1113
    reloc_pc16(s->code_ptr, l->raddr);
1114
    tcg_out_opc_br(s, OPC_BEQ, TCG_REG_ZERO, TCG_REG_ZERO);
1115 1116
    /* delay slot */
    tcg_out_mov(s, TCG_TYPE_REG, v0, TCG_REG_V0);
1117
}
A
Aurelien Jarno 已提交
1118

1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
static void tcg_out_qemu_st_slow_path(TCGContext *s, TCGLabelQemuLdst *l)
{
    TCGMemOp opc = l->opc;
    TCGMemOp s_bits = opc & MO_SIZE;
    int i;

    /* resolve label address */
    reloc_pc16(l->label_ptr[0], s->code_ptr);
    if (TARGET_LONG_BITS == 64) {
        reloc_pc16(l->label_ptr[1], s->code_ptr);
    }
A
Aurelien Jarno 已提交
1130

1131
    i = 1;
1132 1133
    if (TARGET_LONG_BITS == 64) {
        i = tcg_out_call_iarg_reg2(s, i, l->addrlo_reg, l->addrhi_reg);
1134
    } else {
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
        i = tcg_out_call_iarg_reg(s, i, l->addrlo_reg);
    }
    switch (s_bits) {
    case MO_8:
        i = tcg_out_call_iarg_reg8(s, i, l->datalo_reg);
        break;
    case MO_16:
        i = tcg_out_call_iarg_reg16(s, i, l->datalo_reg);
        break;
    case MO_32:
        i = tcg_out_call_iarg_reg(s, i, l->datalo_reg);
        break;
    case MO_64:
        i = tcg_out_call_iarg_reg2(s, i, l->datalo_reg, l->datahi_reg);
        break;
    default:
        tcg_abort();
1152
    }
1153 1154
    i = tcg_out_call_iarg_imm(s, i, l->mem_index);

1155 1156 1157 1158 1159 1160 1161
    /* Tail call to the store helper.  Thus force the return address
       computation to take place in the return address register.  */
    tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_RA, (intptr_t)l->raddr);
    i = tcg_out_call_iarg_reg(s, i, TCG_REG_RA);
    tcg_out_call_int(s, qemu_st_helpers[opc], true);
    /* delay slot */
    tcg_out_mov(s, TCG_TYPE_PTR, tcg_target_call_iarg_regs[0], TCG_AREG0);
1162
}
A
Aurelien Jarno 已提交
1163 1164
#endif

1165 1166 1167 1168 1169 1170
static void tcg_out_qemu_ld_direct(TCGContext *s, TCGReg datalo, TCGReg datahi,
                                   TCGReg base, TCGMemOp opc)
{
    switch (opc) {
    case MO_UB:
        tcg_out_opc_imm(s, OPC_LBU, datalo, base, 0);
A
Aurelien Jarno 已提交
1171
        break;
1172 1173
    case MO_SB:
        tcg_out_opc_imm(s, OPC_LB, datalo, base, 0);
A
Aurelien Jarno 已提交
1174
        break;
1175
    case MO_UW | MO_BSWAP:
1176 1177
        tcg_out_opc_imm(s, OPC_LHU, TCG_TMP1, base, 0);
        tcg_out_bswap16(s, datalo, TCG_TMP1);
A
Aurelien Jarno 已提交
1178
        break;
1179 1180
    case MO_UW:
        tcg_out_opc_imm(s, OPC_LHU, datalo, base, 0);
A
Aurelien Jarno 已提交
1181
        break;
1182
    case MO_SW | MO_BSWAP:
1183 1184
        tcg_out_opc_imm(s, OPC_LHU, TCG_TMP1, base, 0);
        tcg_out_bswap16s(s, datalo, TCG_TMP1);
A
Aurelien Jarno 已提交
1185
        break;
1186 1187 1188 1189
    case MO_SW:
        tcg_out_opc_imm(s, OPC_LH, datalo, base, 0);
        break;
    case MO_UL | MO_BSWAP:
1190 1191
        tcg_out_opc_imm(s, OPC_LW, TCG_TMP1, base, 0);
        tcg_out_bswap32(s, datalo, TCG_TMP1);
1192 1193 1194 1195 1196
        break;
    case MO_UL:
        tcg_out_opc_imm(s, OPC_LW, datalo, base, 0);
        break;
    case MO_Q | MO_BSWAP:
1197 1198 1199 1200
        tcg_out_opc_imm(s, OPC_LW, TCG_TMP1, base, HI_OFF);
        tcg_out_bswap32(s, datalo, TCG_TMP1);
        tcg_out_opc_imm(s, OPC_LW, TCG_TMP1, base, LO_OFF);
        tcg_out_bswap32(s, datahi, TCG_TMP1);
1201 1202 1203 1204
        break;
    case MO_Q:
        tcg_out_opc_imm(s, OPC_LW, datalo, base, LO_OFF);
        tcg_out_opc_imm(s, OPC_LW, datahi, base, HI_OFF);
A
Aurelien Jarno 已提交
1205 1206 1207 1208 1209 1210
        break;
    default:
        tcg_abort();
    }
}

1211
static void tcg_out_qemu_ld(TCGContext *s, const TCGArg *args, bool is_64)
A
Aurelien Jarno 已提交
1212
{
1213 1214
    TCGReg addr_regl, addr_regh __attribute__((unused));
    TCGReg data_regl, data_regh;
1215
    TCGMemOp opc;
A
Aurelien Jarno 已提交
1216
#if defined(CONFIG_SOFTMMU)
1217 1218 1219
    tcg_insn_unit *label_ptr[2];
    int mem_index;
    TCGMemOp s_bits;
A
Aurelien Jarno 已提交
1220
#endif
1221 1222 1223 1224
    /* Note that we've eliminated V0 from the output registers,
       so we won't overwrite the base register during loading.  */
    TCGReg base = TCG_REG_V0;

A
Aurelien Jarno 已提交
1225
    data_regl = *args++;
1226
    data_regh = (is_64 ? *args++ : 0);
A
Aurelien Jarno 已提交
1227
    addr_regl = *args++;
1228
    addr_regh = (TARGET_LONG_BITS == 64 ? *args++ : 0);
1229
    opc = *args++;
1230

1231
#if defined(CONFIG_SOFTMMU)
A
Aurelien Jarno 已提交
1232
    mem_index = *args;
1233
    s_bits = opc & MO_SIZE;
1234

1235 1236 1237 1238 1239
    tcg_out_tlb_load(s, base, addr_regl, addr_regh, mem_index,
                     s_bits, label_ptr, 1);
    tcg_out_qemu_ld_direct(s, data_regl, data_regh, base, opc);
    add_qemu_ldst_label(s, 1, opc, data_regl, data_regh, addr_regl, addr_regh,
                        mem_index, s->code_ptr, label_ptr);
1240
#else
1241 1242 1243 1244
    if (GUEST_BASE == 0 && data_regl != addr_regl) {
        base = addr_regl;
    } else if (GUEST_BASE == (int16_t)GUEST_BASE) {
        tcg_out_opc_imm(s, OPC_ADDIU, base, addr_regl, GUEST_BASE);
1245
    } else {
1246 1247
        tcg_out_movi(s, TCG_TYPE_PTR, base, GUEST_BASE);
        tcg_out_opc_reg(s, OPC_ADDU, base, base, addr_regl);
1248
    }
1249 1250 1251
    tcg_out_qemu_ld_direct(s, data_regl, data_regh, base, opc);
#endif
}
A
Aurelien Jarno 已提交
1252

1253 1254 1255 1256 1257 1258 1259
static void tcg_out_qemu_st_direct(TCGContext *s, TCGReg datalo, TCGReg datahi,
                                   TCGReg base, TCGMemOp opc)
{
    switch (opc) {
    case MO_8:
        tcg_out_opc_imm(s, OPC_SB, datalo, base, 0);
        break;
A
Aurelien Jarno 已提交
1260

1261
    case MO_16 | MO_BSWAP:
1262 1263 1264
        tcg_out_opc_imm(s, OPC_ANDI, TCG_TMP1, datalo, 0xffff);
        tcg_out_bswap16(s, TCG_TMP1, TCG_TMP1);
        datalo = TCG_TMP1;
1265 1266 1267
        /* FALLTHRU */
    case MO_16:
        tcg_out_opc_imm(s, OPC_SH, datalo, base, 0);
A
Aurelien Jarno 已提交
1268
        break;
1269 1270

    case MO_32 | MO_BSWAP:
1271 1272
        tcg_out_bswap32(s, TCG_TMP1, datalo);
        datalo = TCG_TMP1;
1273 1274 1275
        /* FALLTHRU */
    case MO_32:
        tcg_out_opc_imm(s, OPC_SW, datalo, base, 0);
A
Aurelien Jarno 已提交
1276
        break;
1277 1278

    case MO_64 | MO_BSWAP:
1279 1280 1281 1282
        tcg_out_bswap32(s, TCG_TMP1, datalo);
        tcg_out_opc_imm(s, OPC_SW, TCG_TMP1, base, HI_OFF);
        tcg_out_bswap32(s, TCG_TMP1, datahi);
        tcg_out_opc_imm(s, OPC_SW, TCG_TMP1, base, LO_OFF);
A
Aurelien Jarno 已提交
1283
        break;
1284 1285 1286
    case MO_64:
        tcg_out_opc_imm(s, OPC_SW, datalo, base, LO_OFF);
        tcg_out_opc_imm(s, OPC_SW, datahi, base, HI_OFF);
A
Aurelien Jarno 已提交
1287
        break;
1288

A
Aurelien Jarno 已提交
1289 1290 1291
    default:
        tcg_abort();
    }
1292
}
A
Aurelien Jarno 已提交
1293

1294
static void tcg_out_qemu_st(TCGContext *s, const TCGArg *args, bool is_64)
1295 1296 1297
{
    TCGReg addr_regl, addr_regh __attribute__((unused));
    TCGReg data_regl, data_regh, base;
1298
    TCGMemOp opc;
1299 1300 1301 1302 1303 1304 1305
#if defined(CONFIG_SOFTMMU)
    tcg_insn_unit *label_ptr[2];
    int mem_index;
    TCGMemOp s_bits;
#endif

    data_regl = *args++;
1306
    data_regh = (is_64 ? *args++ : 0);
1307 1308
    addr_regl = *args++;
    addr_regh = (TARGET_LONG_BITS == 64 ? *args++ : 0);
1309
    opc = *args++;
A
Aurelien Jarno 已提交
1310

1311 1312 1313
#if defined(CONFIG_SOFTMMU)
    mem_index = *args;
    s_bits = opc & 3;
A
Aurelien Jarno 已提交
1314

1315 1316 1317 1318 1319 1320 1321 1322
    /* Note that we eliminated the helper's address argument,
       so we can reuse that for the base.  */
    base = (TARGET_LONG_BITS == 32 ? TCG_REG_A1 : TCG_REG_A2);
    tcg_out_tlb_load(s, base, addr_regl, addr_regh, mem_index,
                     s_bits, label_ptr, 1);
    tcg_out_qemu_st_direct(s, data_regl, data_regh, base, opc);
    add_qemu_ldst_label(s, 0, opc, data_regl, data_regh, addr_regl, addr_regh,
                        mem_index, s->code_ptr, label_ptr);
1323
#else
1324 1325
    if (GUEST_BASE == 0) {
        base = addr_regl;
1326
    } else {
1327 1328 1329
        base = TCG_REG_A0;
        if (GUEST_BASE == (int16_t)GUEST_BASE) {
            tcg_out_opc_imm(s, OPC_ADDIU, base, addr_regl, GUEST_BASE);
A
Aurelien Jarno 已提交
1330
        } else {
1331 1332
            tcg_out_movi(s, TCG_TYPE_PTR, base, GUEST_BASE);
            tcg_out_opc_reg(s, OPC_ADDU, base, base, addr_regl);
A
Aurelien Jarno 已提交
1333 1334
        }
    }
1335
    tcg_out_qemu_st_direct(s, data_regl, data_regh, base, opc);
A
Aurelien Jarno 已提交
1336 1337 1338
#endif
}

1339
static inline void tcg_out_op(TCGContext *s, TCGOpcode opc,
A
Aurelien Jarno 已提交
1340 1341 1342 1343
                              const TCGArg *args, const int *const_args)
{
    switch(opc) {
    case INDEX_op_exit_tb:
1344 1345 1346 1347 1348 1349 1350 1351 1352
        {
            uintptr_t a0 = args[0];
            TCGReg b0 = TCG_REG_ZERO;

            if (a0 & ~0xffff) {
                tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_V0, a0 & ~0xffff);
                b0 = TCG_REG_V0;
            }
            if (!tcg_out_opc_jmp(s, OPC_J, tb_ret_addr)) {
1353
                tcg_out_movi(s, TCG_TYPE_PTR, TCG_TMP0,
1354
                             (uintptr_t)tb_ret_addr);
1355
                tcg_out_opc_reg(s, OPC_JR, 0, TCG_TMP0, 0);
1356 1357
            }
            tcg_out_opc_imm(s, OPC_ORI, TCG_REG_V0, b0, a0 & 0xffff);
1358
        }
A
Aurelien Jarno 已提交
1359 1360 1361 1362 1363 1364 1365
        break;
    case INDEX_op_goto_tb:
        if (s->tb_jmp_offset) {
            /* direct jump method */
            tcg_abort();
        } else {
            /* indirect jump method */
1366
            tcg_out_ld(s, TCG_TYPE_PTR, TCG_TMP0, TCG_REG_ZERO,
1367
                       (uintptr_t)(s->tb_next + args[0]));
1368
            tcg_out_opc_reg(s, OPC_JR, 0, TCG_TMP0, 0);
A
Aurelien Jarno 已提交
1369 1370
        }
        tcg_out_nop(s);
1371
        s->tb_next_offset[args[0]] = tcg_current_code_size(s);
A
Aurelien Jarno 已提交
1372 1373 1374 1375 1376 1377
        break;
    case INDEX_op_br:
        tcg_out_brcond(s, TCG_COND_EQ, TCG_REG_ZERO, TCG_REG_ZERO, args[0]);
        break;

    case INDEX_op_ld8u_i32:
1378
        tcg_out_ldst(s, OPC_LBU, args[0], args[1], args[2]);
A
Aurelien Jarno 已提交
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
        break;
    case INDEX_op_ld8s_i32:
        tcg_out_ldst(s, OPC_LB, args[0], args[1], args[2]);
        break;
    case INDEX_op_ld16u_i32:
        tcg_out_ldst(s, OPC_LHU, args[0], args[1], args[2]);
        break;
    case INDEX_op_ld16s_i32:
        tcg_out_ldst(s, OPC_LH, args[0], args[1], args[2]);
        break;
    case INDEX_op_ld_i32:
        tcg_out_ldst(s, OPC_LW, args[0], args[1], args[2]);
        break;
    case INDEX_op_st8_i32:
        tcg_out_ldst(s, OPC_SB, args[0], args[1], args[2]);
        break;
    case INDEX_op_st16_i32:
        tcg_out_ldst(s, OPC_SH, args[0], args[1], args[2]);
        break;
    case INDEX_op_st_i32:
        tcg_out_ldst(s, OPC_SW, args[0], args[1], args[2]);
        break;

    case INDEX_op_add_i32:
        if (const_args[2]) {
            tcg_out_opc_imm(s, OPC_ADDIU, args[0], args[1], args[2]);
        } else {
            tcg_out_opc_reg(s, OPC_ADDU, args[0], args[1], args[2]);
        }
        break;
    case INDEX_op_add2_i32:
        if (const_args[4]) {
1411
            tcg_out_opc_imm(s, OPC_ADDIU, TCG_TMP0, args[2], args[4]);
A
Aurelien Jarno 已提交
1412
        } else {
1413
            tcg_out_opc_reg(s, OPC_ADDU, TCG_TMP0, args[2], args[4]);
A
Aurelien Jarno 已提交
1414
        }
1415
        tcg_out_opc_reg(s, OPC_SLTU, TCG_TMP1, TCG_TMP0, args[2]);
A
Aurelien Jarno 已提交
1416 1417 1418 1419 1420
        if (const_args[5]) {
            tcg_out_opc_imm(s, OPC_ADDIU, args[1], args[3], args[5]);
        } else {
             tcg_out_opc_reg(s, OPC_ADDU, args[1], args[3], args[5]);
        }
1421 1422
        tcg_out_opc_reg(s, OPC_ADDU, args[1], args[1], TCG_TMP1);
        tcg_out_mov(s, TCG_TYPE_I32, args[0], TCG_TMP0);
A
Aurelien Jarno 已提交
1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
        break;
    case INDEX_op_sub_i32:
        if (const_args[2]) {
            tcg_out_opc_imm(s, OPC_ADDIU, args[0], args[1], -args[2]);
        } else {
            tcg_out_opc_reg(s, OPC_SUBU, args[0], args[1], args[2]);
        }
        break;
    case INDEX_op_sub2_i32:
        if (const_args[4]) {
1433
            tcg_out_opc_imm(s, OPC_ADDIU, TCG_TMP0, args[2], -args[4]);
A
Aurelien Jarno 已提交
1434
        } else {
1435
            tcg_out_opc_reg(s, OPC_SUBU, TCG_TMP0, args[2], args[4]);
A
Aurelien Jarno 已提交
1436
        }
1437
        tcg_out_opc_reg(s, OPC_SLTU, TCG_TMP1, args[2], TCG_TMP0);
A
Aurelien Jarno 已提交
1438 1439 1440 1441 1442
        if (const_args[5]) {
            tcg_out_opc_imm(s, OPC_ADDIU, args[1], args[3], -args[5]);
        } else {
             tcg_out_opc_reg(s, OPC_SUBU, args[1], args[3], args[5]);
        }
1443 1444
        tcg_out_opc_reg(s, OPC_SUBU, args[1], args[1], TCG_TMP1);
        tcg_out_mov(s, TCG_TYPE_I32, args[0], TCG_TMP0);
A
Aurelien Jarno 已提交
1445 1446
        break;
    case INDEX_op_mul_i32:
1447 1448 1449 1450 1451 1452
        if (use_mips32_instructions) {
            tcg_out_opc_reg(s, OPC_MUL, args[0], args[1], args[2]);
        } else {
            tcg_out_opc_reg(s, OPC_MULT, 0, args[1], args[2]);
            tcg_out_opc_reg(s, OPC_MFLO, args[0], 0, 0);
        }
A
Aurelien Jarno 已提交
1453
        break;
A
Aurelien Jarno 已提交
1454 1455 1456 1457 1458
    case INDEX_op_muls2_i32:
        tcg_out_opc_reg(s, OPC_MULT, 0, args[2], args[3]);
        tcg_out_opc_reg(s, OPC_MFLO, args[0], 0, 0);
        tcg_out_opc_reg(s, OPC_MFHI, args[1], 0, 0);
        break;
A
Aurelien Jarno 已提交
1459 1460 1461 1462 1463
    case INDEX_op_mulu2_i32:
        tcg_out_opc_reg(s, OPC_MULTU, 0, args[2], args[3]);
        tcg_out_opc_reg(s, OPC_MFLO, args[0], 0, 0);
        tcg_out_opc_reg(s, OPC_MFHI, args[1], 0, 0);
        break;
1464 1465 1466 1467 1468 1469 1470 1471
    case INDEX_op_mulsh_i32:
        tcg_out_opc_reg(s, OPC_MULT, 0, args[1], args[2]);
        tcg_out_opc_reg(s, OPC_MFHI, args[0], 0, 0);
        break;
    case INDEX_op_muluh_i32:
        tcg_out_opc_reg(s, OPC_MULTU, 0, args[1], args[2]);
        tcg_out_opc_reg(s, OPC_MFHI, args[0], 0, 0);
        break;
A
Aurelien Jarno 已提交
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
    case INDEX_op_div_i32:
        tcg_out_opc_reg(s, OPC_DIV, 0, args[1], args[2]);
        tcg_out_opc_reg(s, OPC_MFLO, args[0], 0, 0);
        break;
    case INDEX_op_divu_i32:
        tcg_out_opc_reg(s, OPC_DIVU, 0, args[1], args[2]);
        tcg_out_opc_reg(s, OPC_MFLO, args[0], 0, 0);
        break;
    case INDEX_op_rem_i32:
        tcg_out_opc_reg(s, OPC_DIV, 0, args[1], args[2]);
        tcg_out_opc_reg(s, OPC_MFHI, args[0], 0, 0);
        break;
    case INDEX_op_remu_i32:
        tcg_out_opc_reg(s, OPC_DIVU, 0, args[1], args[2]);
        tcg_out_opc_reg(s, OPC_MFHI, args[0], 0, 0);
        break;

    case INDEX_op_and_i32:
        if (const_args[2]) {
1491 1492 1493 1494 1495 1496 1497 1498
            if (args[2] == (uint16_t)args[2]) {
                tcg_out_opc_imm(s, OPC_ANDI, args[0], args[1], args[2]);
            } else {
                int msb = ctz32(~args[2]) - 1;
                assert(use_mips32r2_instructions);
                assert(is_p2m1(args[2]));
                tcg_out_opc_bf(s, OPC_EXT, args[0], args[1], msb, 0);
            }
A
Aurelien Jarno 已提交
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
        } else {
            tcg_out_opc_reg(s, OPC_AND, args[0], args[1], args[2]);
        }
        break;
    case INDEX_op_or_i32:
        if (const_args[2]) {
            tcg_out_opc_imm(s, OPC_ORI, args[0], args[1], args[2]);
        } else {
            tcg_out_opc_reg(s, OPC_OR, args[0], args[1], args[2]);
        }
        break;
A
Aurelien Jarno 已提交
1510 1511 1512
    case INDEX_op_nor_i32:
        tcg_out_opc_reg(s, OPC_NOR, args[0], args[1], args[2]);
        break;
A
Aurelien Jarno 已提交
1513
    case INDEX_op_not_i32:
1514
        tcg_out_opc_reg(s, OPC_NOR, args[0], TCG_REG_ZERO, args[1]);
A
Aurelien Jarno 已提交
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
        break;
    case INDEX_op_xor_i32:
        if (const_args[2]) {
            tcg_out_opc_imm(s, OPC_XORI, args[0], args[1], args[2]);
        } else {
            tcg_out_opc_reg(s, OPC_XOR, args[0], args[1], args[2]);
        }
        break;

    case INDEX_op_sar_i32:
        if (const_args[2]) {
            tcg_out_opc_sa(s, OPC_SRA, args[0], args[1], args[2]);
        } else {
            tcg_out_opc_reg(s, OPC_SRAV, args[0], args[2], args[1]);
        }
        break;
    case INDEX_op_shl_i32:
        if (const_args[2]) {
            tcg_out_opc_sa(s, OPC_SLL, args[0], args[1], args[2]);
        } else {
            tcg_out_opc_reg(s, OPC_SLLV, args[0], args[2], args[1]);
        }
        break;
    case INDEX_op_shr_i32:
        if (const_args[2]) {
            tcg_out_opc_sa(s, OPC_SRL, args[0], args[1], args[2]);
        } else {
            tcg_out_opc_reg(s, OPC_SRLV, args[0], args[2], args[1]);
        }
        break;
1545 1546 1547 1548
    case INDEX_op_rotl_i32:
        if (const_args[2]) {
            tcg_out_opc_sa(s, OPC_ROTR, args[0], args[1], 0x20 - args[2]);
        } else {
1549 1550 1551
            tcg_out_movi(s, TCG_TYPE_I32, TCG_TMP0, 32);
            tcg_out_opc_reg(s, OPC_SUBU, TCG_TMP0, TCG_TMP0, args[2]);
            tcg_out_opc_reg(s, OPC_ROTRV, args[0], TCG_TMP0, args[1]);
1552 1553 1554 1555 1556 1557 1558 1559 1560
        }
        break;
    case INDEX_op_rotr_i32:
        if (const_args[2]) {
            tcg_out_opc_sa(s, OPC_ROTR, args[0], args[1], args[2]);
        } else {
            tcg_out_opc_reg(s, OPC_ROTRV, args[0], args[2], args[1]);
        }
        break;
A
Aurelien Jarno 已提交
1561

1562
    case INDEX_op_bswap16_i32:
1563
        tcg_out_opc_reg(s, OPC_WSBH, args[0], 0, args[1]);
1564 1565
        break;
    case INDEX_op_bswap32_i32:
1566 1567
        tcg_out_opc_reg(s, OPC_WSBH, args[0], 0, args[1]);
        tcg_out_opc_sa(s, OPC_ROTR, args[0], args[0], 16);
1568 1569
        break;

1570
    case INDEX_op_ext8s_i32:
1571
        tcg_out_opc_reg(s, OPC_SEB, args[0], 0, args[1]);
1572 1573
        break;
    case INDEX_op_ext16s_i32:
1574
        tcg_out_opc_reg(s, OPC_SEH, args[0], 0, args[1]);
1575 1576
        break;

1577
    case INDEX_op_deposit_i32:
1578 1579
        tcg_out_opc_bf(s, OPC_INS, args[0], args[2],
                       args[3] + args[4] - 1, args[3]);
1580 1581
        break;

A
Aurelien Jarno 已提交
1582 1583 1584 1585 1586 1587 1588
    case INDEX_op_brcond_i32:
        tcg_out_brcond(s, args[2], args[0], args[1], args[3]);
        break;
    case INDEX_op_brcond2_i32:
        tcg_out_brcond2(s, args[4], args[0], args[1], args[2], args[3], args[5]);
        break;

1589 1590 1591 1592
    case INDEX_op_movcond_i32:
        tcg_out_movcond(s, args[5], args[0], args[1], args[2], args[3]);
        break;

A
Aurelien Jarno 已提交
1593 1594 1595
    case INDEX_op_setcond_i32:
        tcg_out_setcond(s, args[3], args[0], args[1], args[2]);
        break;
A
Aurelien Jarno 已提交
1596 1597 1598
    case INDEX_op_setcond2_i32:
        tcg_out_setcond2(s, args[5], args[0], args[1], args[2], args[3], args[4]);
        break;
A
Aurelien Jarno 已提交
1599

1600 1601
    case INDEX_op_qemu_ld_i32:
        tcg_out_qemu_ld(s, args, false);
A
Aurelien Jarno 已提交
1602
        break;
1603 1604
    case INDEX_op_qemu_ld_i64:
        tcg_out_qemu_ld(s, args, true);
A
Aurelien Jarno 已提交
1605
        break;
1606 1607
    case INDEX_op_qemu_st_i32:
        tcg_out_qemu_st(s, args, false);
A
Aurelien Jarno 已提交
1608
        break;
1609 1610
    case INDEX_op_qemu_st_i64:
        tcg_out_qemu_st(s, args, true);
A
Aurelien Jarno 已提交
1611 1612
        break;

1613 1614 1615
    case INDEX_op_mov_i32:  /* Always emitted via tcg_out_mov.  */
    case INDEX_op_movi_i32: /* Always emitted via tcg_out_movi.  */
    case INDEX_op_call:     /* Always emitted via tcg_out_call.  */
A
Aurelien Jarno 已提交
1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
    default:
        tcg_abort();
    }
}

static const TCGTargetOpDef mips_op_defs[] = {
    { INDEX_op_exit_tb, { } },
    { INDEX_op_goto_tb, { } },
    { INDEX_op_br, { } },

    { INDEX_op_ld8u_i32, { "r", "r" } },
    { INDEX_op_ld8s_i32, { "r", "r" } },
    { INDEX_op_ld16u_i32, { "r", "r" } },
    { INDEX_op_ld16s_i32, { "r", "r" } },
    { INDEX_op_ld_i32, { "r", "r" } },
    { INDEX_op_st8_i32, { "rZ", "r" } },
    { INDEX_op_st16_i32, { "rZ", "r" } },
    { INDEX_op_st_i32, { "rZ", "r" } },

1635
    { INDEX_op_add_i32, { "r", "rZ", "rJ" } },
A
Aurelien Jarno 已提交
1636
    { INDEX_op_mul_i32, { "r", "rZ", "rZ" } },
A
Aurelien Jarno 已提交
1637
    { INDEX_op_muls2_i32, { "r", "r", "rZ", "rZ" } },
A
Aurelien Jarno 已提交
1638
    { INDEX_op_mulu2_i32, { "r", "r", "rZ", "rZ" } },
1639 1640
    { INDEX_op_mulsh_i32, { "r", "rZ", "rZ" } },
    { INDEX_op_muluh_i32, { "r", "rZ", "rZ" } },
A
Aurelien Jarno 已提交
1641 1642 1643 1644
    { INDEX_op_div_i32, { "r", "rZ", "rZ" } },
    { INDEX_op_divu_i32, { "r", "rZ", "rZ" } },
    { INDEX_op_rem_i32, { "r", "rZ", "rZ" } },
    { INDEX_op_remu_i32, { "r", "rZ", "rZ" } },
1645
    { INDEX_op_sub_i32, { "r", "rZ", "rJ" } },
A
Aurelien Jarno 已提交
1646

1647
    { INDEX_op_and_i32, { "r", "rZ", "rIK" } },
A
Aurelien Jarno 已提交
1648
    { INDEX_op_nor_i32, { "r", "rZ", "rZ" } },
A
Aurelien Jarno 已提交
1649 1650 1651 1652
    { INDEX_op_not_i32, { "r", "rZ" } },
    { INDEX_op_or_i32, { "r", "rZ", "rIZ" } },
    { INDEX_op_xor_i32, { "r", "rZ", "rIZ" } },

1653 1654 1655
    { INDEX_op_shl_i32, { "r", "rZ", "ri" } },
    { INDEX_op_shr_i32, { "r", "rZ", "ri" } },
    { INDEX_op_sar_i32, { "r", "rZ", "ri" } },
1656 1657
    { INDEX_op_rotr_i32, { "r", "rZ", "ri" } },
    { INDEX_op_rotl_i32, { "r", "rZ", "ri" } },
A
Aurelien Jarno 已提交
1658

1659 1660 1661
    { INDEX_op_bswap16_i32, { "r", "r" } },
    { INDEX_op_bswap32_i32, { "r", "r" } },

1662 1663 1664
    { INDEX_op_ext8s_i32, { "r", "rZ" } },
    { INDEX_op_ext16s_i32, { "r", "rZ" } },

1665 1666
    { INDEX_op_deposit_i32, { "r", "0", "rZ" } },

A
Aurelien Jarno 已提交
1667
    { INDEX_op_brcond_i32, { "rZ", "rZ" } },
1668
    { INDEX_op_movcond_i32, { "r", "rZ", "rZ", "rZ", "0" } },
A
Aurelien Jarno 已提交
1669
    { INDEX_op_setcond_i32, { "r", "rZ", "rZ" } },
A
Aurelien Jarno 已提交
1670
    { INDEX_op_setcond2_i32, { "r", "rZ", "rZ", "rZ", "rZ" } },
A
Aurelien Jarno 已提交
1671

1672 1673
    { INDEX_op_add2_i32, { "r", "r", "rZ", "rZ", "rJ", "rJ" } },
    { INDEX_op_sub2_i32, { "r", "r", "rZ", "rZ", "rJ", "rJ" } },
A
Aurelien Jarno 已提交
1674 1675 1676
    { INDEX_op_brcond2_i32, { "rZ", "rZ", "rZ", "rZ" } },

#if TARGET_LONG_BITS == 32
1677 1678 1679 1680
    { INDEX_op_qemu_ld_i32, { "L", "lZ" } },
    { INDEX_op_qemu_st_i32, { "SZ", "SZ" } },
    { INDEX_op_qemu_ld_i64, { "L", "L", "lZ" } },
    { INDEX_op_qemu_st_i64, { "SZ", "SZ", "SZ" } },
A
Aurelien Jarno 已提交
1681
#else
1682 1683 1684 1685
    { INDEX_op_qemu_ld_i32, { "L", "lZ", "lZ" } },
    { INDEX_op_qemu_st_i32, { "SZ", "SZ", "SZ" } },
    { INDEX_op_qemu_ld_i64, { "L", "L", "lZ", "lZ" } },
    { INDEX_op_qemu_st_i64, { "SZ", "SZ", "SZ", "SZ" } },
A
Aurelien Jarno 已提交
1686 1687 1688 1689 1690
#endif
    { -1 },
};

static int tcg_target_callee_save_regs[] = {
B
Blue Swirl 已提交
1691
    TCG_REG_S0,       /* used for the global env (TCG_AREG0) */
A
Aurelien Jarno 已提交
1692 1693 1694 1695 1696 1697 1698
    TCG_REG_S1,
    TCG_REG_S2,
    TCG_REG_S3,
    TCG_REG_S4,
    TCG_REG_S5,
    TCG_REG_S6,
    TCG_REG_S7,
1699
    TCG_REG_S8,
A
Aurelien Jarno 已提交
1700 1701 1702
    TCG_REG_RA,       /* should be last for ABI compliance */
};

1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
/* The Linux kernel doesn't provide any information about the available
   instruction set. Probe it using a signal handler. */

#include <signal.h>

#ifndef use_movnz_instructions
bool use_movnz_instructions = false;
#endif

#ifndef use_mips32_instructions
bool use_mips32_instructions = false;
#endif

#ifndef use_mips32r2_instructions
bool use_mips32r2_instructions = false;
#endif

static volatile sig_atomic_t got_sigill;

static void sigill_handler(int signo, siginfo_t *si, void *data)
{
    /* Skip the faulty instruction */
    ucontext_t *uc = (ucontext_t *)data;
    uc->uc_mcontext.pc += 4;

    got_sigill = 1;
}

static void tcg_target_detect_isa(void)
{
    struct sigaction sa_old, sa_new;

    memset(&sa_new, 0, sizeof(sa_new));
    sa_new.sa_flags = SA_SIGINFO;
    sa_new.sa_sigaction = sigill_handler;
    sigaction(SIGILL, &sa_new, &sa_old);

    /* Probe for movn/movz, necessary to implement movcond. */
#ifndef use_movnz_instructions
    got_sigill = 0;
    asm volatile(".set push\n"
                 ".set mips32\n"
                 "movn $zero, $zero, $zero\n"
                 "movz $zero, $zero, $zero\n"
                 ".set pop\n"
                 : : : );
    use_movnz_instructions = !got_sigill;
#endif

    /* Probe for MIPS32 instructions. As no subsetting is allowed
       by the specification, it is only necessary to probe for one
       of the instructions. */
#ifndef use_mips32_instructions
    got_sigill = 0;
    asm volatile(".set push\n"
                 ".set mips32\n"
                 "mul $zero, $zero\n"
                 ".set pop\n"
                 : : : );
    use_mips32_instructions = !got_sigill;
#endif

    /* Probe for MIPS32r2 instructions if MIPS32 instructions are
       available. As no subsetting is allowed by the specification,
       it is only necessary to probe for one of the instructions. */
#ifndef use_mips32r2_instructions
    if (use_mips32_instructions) {
        got_sigill = 0;
        asm volatile(".set push\n"
                     ".set mips32r2\n"
                     "seb $zero, $zero\n"
                     ".set pop\n"
                     : : : );
        use_mips32r2_instructions = !got_sigill;
    }
#endif

    sigaction(SIGILL, &sa_old, NULL);
}

A
Aurelien Jarno 已提交
1783
/* Generate global QEMU prologue and epilogue code */
1784
static void tcg_target_qemu_prologue(TCGContext *s)
A
Aurelien Jarno 已提交
1785 1786 1787
{
    int i, frame_size;

1788
    /* reserve some stack space, also for TCG temps. */
A
Aurelien Jarno 已提交
1789
    frame_size = ARRAY_SIZE(tcg_target_callee_save_regs) * 4
1790 1791
                 + TCG_STATIC_CALL_ARGS_SIZE
                 + CPU_TEMP_BUF_NLONGS * sizeof(long);
A
Aurelien Jarno 已提交
1792 1793
    frame_size = (frame_size + TCG_TARGET_STACK_ALIGN - 1) &
                 ~(TCG_TARGET_STACK_ALIGN - 1);
A
Aurelien Jarno 已提交
1794 1795
    tcg_set_frame(s, TCG_REG_SP, ARRAY_SIZE(tcg_target_callee_save_regs) * 4
                  + TCG_STATIC_CALL_ARGS_SIZE,
1796
                  CPU_TEMP_BUF_NLONGS * sizeof(long));
A
Aurelien Jarno 已提交
1797 1798 1799 1800 1801 1802 1803 1804 1805

    /* TB prologue */
    tcg_out_addi(s, TCG_REG_SP, -frame_size);
    for(i = 0 ; i < ARRAY_SIZE(tcg_target_callee_save_regs) ; i++) {
        tcg_out_st(s, TCG_TYPE_I32, tcg_target_callee_save_regs[i],
                   TCG_REG_SP, TCG_STATIC_CALL_ARGS_SIZE + i * 4);
    }

    /* Call generated code */
1806
    tcg_out_opc_reg(s, OPC_JR, 0, tcg_target_call_iarg_regs[1], 0);
B
Blue Swirl 已提交
1807
    tcg_out_mov(s, TCG_TYPE_PTR, TCG_AREG0, tcg_target_call_iarg_regs[0]);
A
Aurelien Jarno 已提交
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
    tb_ret_addr = s->code_ptr;

    /* TB epilogue */
    for(i = 0 ; i < ARRAY_SIZE(tcg_target_callee_save_regs) ; i++) {
        tcg_out_ld(s, TCG_TYPE_I32, tcg_target_callee_save_regs[i],
                   TCG_REG_SP, TCG_STATIC_CALL_ARGS_SIZE + i * 4);
    }

    tcg_out_opc_reg(s, OPC_JR, 0, TCG_REG_RA, 0);
    tcg_out_addi(s, TCG_REG_SP, frame_size);
}

1820
static void tcg_target_init(TCGContext *s)
A
Aurelien Jarno 已提交
1821
{
1822
    tcg_target_detect_isa();
A
Aurelien Jarno 已提交
1823 1824 1825 1826 1827 1828 1829 1830
    tcg_regset_set(tcg_target_available_regs[TCG_TYPE_I32], 0xffffffff);
    tcg_regset_set(tcg_target_call_clobber_regs,
                   (1 << TCG_REG_V0) |
                   (1 << TCG_REG_V1) |
                   (1 << TCG_REG_A0) |
                   (1 << TCG_REG_A1) |
                   (1 << TCG_REG_A2) |
                   (1 << TCG_REG_A3) |
1831
                   (1 << TCG_REG_T0) |
A
Aurelien Jarno 已提交
1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
                   (1 << TCG_REG_T1) |
                   (1 << TCG_REG_T2) |
                   (1 << TCG_REG_T3) |
                   (1 << TCG_REG_T4) |
                   (1 << TCG_REG_T5) |
                   (1 << TCG_REG_T6) |
                   (1 << TCG_REG_T7) |
                   (1 << TCG_REG_T8) |
                   (1 << TCG_REG_T9));

    tcg_regset_clear(s->reserved_regs);
    tcg_regset_set_reg(s->reserved_regs, TCG_REG_ZERO); /* zero register */
    tcg_regset_set_reg(s->reserved_regs, TCG_REG_K0);   /* kernel use only */
    tcg_regset_set_reg(s->reserved_regs, TCG_REG_K1);   /* kernel use only */
1846 1847
    tcg_regset_set_reg(s->reserved_regs, TCG_TMP0);     /* internal use */
    tcg_regset_set_reg(s->reserved_regs, TCG_TMP1);     /* internal use */
A
Aurelien Jarno 已提交
1848 1849
    tcg_regset_set_reg(s->reserved_regs, TCG_REG_RA);   /* return address */
    tcg_regset_set_reg(s->reserved_regs, TCG_REG_SP);   /* stack pointer */
1850
    tcg_regset_set_reg(s->reserved_regs, TCG_REG_GP);   /* global pointer */
A
Aurelien Jarno 已提交
1851 1852 1853

    tcg_add_target_add_op_defs(mips_op_defs);
}