pl181.c 15.7 KB
Newer Older
1
/*
2 3 4 5 6
 * Arm PrimeCell PL181 MultiMedia Card Interface
 *
 * Copyright (c) 2007 CodeSourcery.
 * Written by Paul Brook
 *
M
Matthew Fernandez 已提交
7
 * This code is licensed under the GPL.
8 9
 */

10
#include "sysemu/block-backend.h"
11
#include "sysemu/blockdev.h"
12 13
#include "hw/sysbus.h"
#include "hw/sd.h"
14 15 16 17

//#define DEBUG_PL181 1

#ifdef DEBUG_PL181
18 19
#define DPRINTF(fmt, ...) \
do { printf("pl181: " fmt , ## __VA_ARGS__); } while (0)
20
#else
21
#define DPRINTF(fmt, ...) do {} while(0)
22 23 24 25
#endif

#define PL181_FIFO_LEN 16

A
Andreas Färber 已提交
26 27 28
#define TYPE_PL181 "pl181"
#define PL181(obj) OBJECT_CHECK(PL181State, (obj), TYPE_PL181)

29
typedef struct PL181State {
A
Andreas Färber 已提交
30 31
    SysBusDevice parent_obj;

A
Avi Kivity 已提交
32
    MemoryRegion iomem;
P
pbrook 已提交
33
    SDState *card;
34 35 36 37 38 39 40 41 42 43 44 45
    uint32_t clock;
    uint32_t power;
    uint32_t cmdarg;
    uint32_t cmd;
    uint32_t datatimer;
    uint32_t datalength;
    uint32_t respcmd;
    uint32_t response[4];
    uint32_t datactrl;
    uint32_t datacnt;
    uint32_t status;
    uint32_t mask[2];
46 47
    int32_t fifo_pos;
    int32_t fifo_len;
P
pbrook 已提交
48 49 50 51 52
    /* The linux 2.6.21 driver is buggy, and misbehaves if new data arrives
       while it is reading the FIFO.  We hack around this be defering
       subsequent transfers until after the driver polls the status word.
       http://www.arm.linux.org.uk/developer/patches/viewpatch.php?id=4446/1
     */
53
    int32_t linux_hack;
54
    uint32_t fifo[PL181_FIFO_LEN];
P
pbrook 已提交
55
    qemu_irq irq[2];
56 57
    /* GPIO outputs for 'card is readonly' and 'card inserted' */
    qemu_irq cardstatus[2];
58
} PL181State;
59

60 61 62 63 64
static const VMStateDescription vmstate_pl181 = {
    .name = "pl181",
    .version_id = 1,
    .minimum_version_id = 1,
    .fields = (VMStateField[]) {
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
        VMSTATE_UINT32(clock, PL181State),
        VMSTATE_UINT32(power, PL181State),
        VMSTATE_UINT32(cmdarg, PL181State),
        VMSTATE_UINT32(cmd, PL181State),
        VMSTATE_UINT32(datatimer, PL181State),
        VMSTATE_UINT32(datalength, PL181State),
        VMSTATE_UINT32(respcmd, PL181State),
        VMSTATE_UINT32_ARRAY(response, PL181State, 4),
        VMSTATE_UINT32(datactrl, PL181State),
        VMSTATE_UINT32(datacnt, PL181State),
        VMSTATE_UINT32(status, PL181State),
        VMSTATE_UINT32_ARRAY(mask, PL181State, 2),
        VMSTATE_INT32(fifo_pos, PL181State),
        VMSTATE_INT32(fifo_len, PL181State),
        VMSTATE_INT32(linux_hack, PL181State),
        VMSTATE_UINT32_ARRAY(fifo, PL181State, PL181_FIFO_LEN),
81 82 83 84
        VMSTATE_END_OF_LIST()
    }
};

85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
#define PL181_CMD_INDEX     0x3f
#define PL181_CMD_RESPONSE  (1 << 6)
#define PL181_CMD_LONGRESP  (1 << 7)
#define PL181_CMD_INTERRUPT (1 << 8)
#define PL181_CMD_PENDING   (1 << 9)
#define PL181_CMD_ENABLE    (1 << 10)

#define PL181_DATA_ENABLE             (1 << 0)
#define PL181_DATA_DIRECTION          (1 << 1)
#define PL181_DATA_MODE               (1 << 2)
#define PL181_DATA_DMAENABLE          (1 << 3)

#define PL181_STATUS_CMDCRCFAIL       (1 << 0)
#define PL181_STATUS_DATACRCFAIL      (1 << 1)
#define PL181_STATUS_CMDTIMEOUT       (1 << 2)
#define PL181_STATUS_DATATIMEOUT      (1 << 3)
#define PL181_STATUS_TXUNDERRUN       (1 << 4)
#define PL181_STATUS_RXOVERRUN        (1 << 5)
#define PL181_STATUS_CMDRESPEND       (1 << 6)
#define PL181_STATUS_CMDSENT          (1 << 7)
#define PL181_STATUS_DATAEND          (1 << 8)
#define PL181_STATUS_DATABLOCKEND     (1 << 10)
#define PL181_STATUS_CMDACTIVE        (1 << 11)
#define PL181_STATUS_TXACTIVE         (1 << 12)
#define PL181_STATUS_RXACTIVE         (1 << 13)
#define PL181_STATUS_TXFIFOHALFEMPTY  (1 << 14)
#define PL181_STATUS_RXFIFOHALFFULL   (1 << 15)
#define PL181_STATUS_TXFIFOFULL       (1 << 16)
#define PL181_STATUS_RXFIFOFULL       (1 << 17)
#define PL181_STATUS_TXFIFOEMPTY      (1 << 18)
#define PL181_STATUS_RXFIFOEMPTY      (1 << 19)
#define PL181_STATUS_TXDATAAVLBL      (1 << 20)
#define PL181_STATUS_RXDATAAVLBL      (1 << 21)

#define PL181_STATUS_TX_FIFO (PL181_STATUS_TXACTIVE \
                             |PL181_STATUS_TXFIFOHALFEMPTY \
                             |PL181_STATUS_TXFIFOFULL \
                             |PL181_STATUS_TXFIFOEMPTY \
                             |PL181_STATUS_TXDATAAVLBL)
#define PL181_STATUS_RX_FIFO (PL181_STATUS_RXACTIVE \
                             |PL181_STATUS_RXFIFOHALFFULL \
                             |PL181_STATUS_RXFIFOFULL \
                             |PL181_STATUS_RXFIFOEMPTY \
                             |PL181_STATUS_RXDATAAVLBL)

static const unsigned char pl181_id[] =
{ 0x81, 0x11, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 };

133
static void pl181_update(PL181State *s)
134 135 136
{
    int i;
    for (i = 0; i < 2; i++) {
P
pbrook 已提交
137
        qemu_set_irq(s->irq[i], (s->status & s->mask[i]) != 0);
138 139 140
    }
}

141
static void pl181_fifo_push(PL181State *s, uint32_t value)
142 143 144 145 146 147 148 149 150 151 152 153 154
{
    int n;

    if (s->fifo_len == PL181_FIFO_LEN) {
        fprintf(stderr, "pl181: FIFO overflow\n");
        return;
    }
    n = (s->fifo_pos + s->fifo_len) & (PL181_FIFO_LEN - 1);
    s->fifo_len++;
    s->fifo[n] = value;
    DPRINTF("FIFO push %08x\n", (int)value);
}

155
static uint32_t pl181_fifo_pop(PL181State *s)
156 157 158 159 160 161 162 163 164 165 166 167 168 169
{
    uint32_t value;

    if (s->fifo_len == 0) {
        fprintf(stderr, "pl181: FIFO underflow\n");
        return 0;
    }
    value = s->fifo[s->fifo_pos];
    s->fifo_len--;
    s->fifo_pos = (s->fifo_pos + 1) & (PL181_FIFO_LEN - 1);
    DPRINTF("FIFO pop %08x\n", (int)value);
    return value;
}

170
static void pl181_send_command(PL181State *s)
171
{
P
Paul Brook 已提交
172
    SDRequest request;
173 174 175 176 177 178 179 180 181 182
    uint8_t response[16];
    int rlen;

    request.cmd = s->cmd & PL181_CMD_INDEX;
    request.arg = s->cmdarg;
    DPRINTF("Command %d %08x\n", request.cmd, request.arg);
    rlen = sd_do_command(s->card, &request, response);
    if (rlen < 0)
        goto error;
    if (s->cmd & PL181_CMD_RESPONSE) {
183
#define RWORD(n) (((uint32_t)response[n] << 24) | (response[n + 1] << 16) \
184 185 186 187 188 189 190 191 192 193 194 195 196
                  | (response[n + 2] << 8) | response[n + 3])
        if (rlen == 0 || (rlen == 4 && (s->cmd & PL181_CMD_LONGRESP)))
            goto error;
        if (rlen != 4 && rlen != 16)
            goto error;
        s->response[0] = RWORD(0);
        if (rlen == 4) {
            s->response[1] = s->response[2] = s->response[3] = 0;
        } else {
            s->response[1] = RWORD(4);
            s->response[2] = RWORD(8);
            s->response[3] = RWORD(12) & ~1;
        }
T
ths 已提交
197
        DPRINTF("Response received\n");
198 199 200 201 202 203 204 205 206 207 208 209 210
        s->status |= PL181_STATUS_CMDRESPEND;
#undef RWORD
    } else {
        DPRINTF("Command sent\n");
        s->status |= PL181_STATUS_CMDSENT;
    }
    return;

error:
    DPRINTF("Timeout\n");
    s->status |= PL181_STATUS_CMDTIMEOUT;
}

T
ths 已提交
211
/* Transfer data between the card and the FIFO.  This is complicated by
212 213
   the FIFO holding 32-bit words and the card taking data in single byte
   chunks.  FIFO bytes are transferred in little-endian order.  */
214

215
static void pl181_fifo_run(PL181State *s)
216 217
{
    uint32_t bits;
B
Blue Swirl 已提交
218
    uint32_t value = 0;
219 220 221 222
    int n;
    int is_read;

    is_read = (s->datactrl & PL181_DATA_DIRECTION) != 0;
P
pbrook 已提交
223 224
    if (s->datacnt != 0 && (!is_read || sd_data_ready(s->card))
            && !s->linux_hack) {
P
Paul Brook 已提交
225 226 227
        if (is_read) {
            n = 0;
            while (s->datacnt && s->fifo_len < PL181_FIFO_LEN) {
228
                value |= (uint32_t)sd_read_data(s->card) << (n * 8);
P
Paul Brook 已提交
229
                s->datacnt--;
230 231 232 233
                n++;
                if (n == 4) {
                    pl181_fifo_push(s, value);
                    n = 0;
P
Paul Brook 已提交
234
                    value = 0;
235
                }
P
Paul Brook 已提交
236 237 238 239 240 241 242
            }
            if (n != 0) {
                pl181_fifo_push(s, value);
            }
        } else { /* write */
            n = 0;
            while (s->datacnt > 0 && (s->fifo_len > 0 || n > 0)) {
243 244 245 246
                if (n == 0) {
                    value = pl181_fifo_pop(s);
                    n = 4;
                }
P
Paul Brook 已提交
247 248
                n--;
                s->datacnt--;
249 250 251 252 253 254 255 256 257 258 259 260
                sd_write_data(s->card, value & 0xff);
                value >>= 8;
            }
        }
    }
    s->status &= ~(PL181_STATUS_RX_FIFO | PL181_STATUS_TX_FIFO);
    if (s->datacnt == 0) {
        s->status |= PL181_STATUS_DATAEND;
        /* HACK: */
        s->status |= PL181_STATUS_DATABLOCKEND;
        DPRINTF("Transfer Complete\n");
    }
P
pbrook 已提交
261
    if (s->datacnt == 0 && s->fifo_len == 0) {
262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
        s->datactrl &= ~PL181_DATA_ENABLE;
        DPRINTF("Data engine idle\n");
    } else {
        /* Update FIFO bits.  */
        bits = PL181_STATUS_TXACTIVE | PL181_STATUS_RXACTIVE;
        if (s->fifo_len == 0) {
            bits |= PL181_STATUS_TXFIFOEMPTY;
            bits |= PL181_STATUS_RXFIFOEMPTY;
        } else {
            bits |= PL181_STATUS_TXDATAAVLBL;
            bits |= PL181_STATUS_RXDATAAVLBL;
        }
        if (s->fifo_len == 16) {
            bits |= PL181_STATUS_TXFIFOFULL;
            bits |= PL181_STATUS_RXFIFOFULL;
        }
        if (s->fifo_len <= 8) {
            bits |= PL181_STATUS_TXFIFOHALFEMPTY;
        }
        if (s->fifo_len >= 8) {
            bits |= PL181_STATUS_RXFIFOHALFFULL;
        }
        if (s->datactrl & PL181_DATA_DIRECTION) {
            bits &= PL181_STATUS_RX_FIFO;
        } else {
            bits &= PL181_STATUS_TX_FIFO;
        }
        s->status |= bits;
    }
}

A
Avi Kivity 已提交
293
static uint64_t pl181_read(void *opaque, hwaddr offset,
A
Avi Kivity 已提交
294
                           unsigned size)
295
{
296
    PL181State *s = (PL181State *)opaque;
P
pbrook 已提交
297
    uint32_t tmp;
298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329

    if (offset >= 0xfe0 && offset < 0x1000) {
        return pl181_id[(offset - 0xfe0) >> 2];
    }
    switch (offset) {
    case 0x00: /* Power */
        return s->power;
    case 0x04: /* Clock */
        return s->clock;
    case 0x08: /* Argument */
        return s->cmdarg;
    case 0x0c: /* Command */
        return s->cmd;
    case 0x10: /* RespCmd */
        return s->respcmd;
    case 0x14: /* Response0 */
        return s->response[0];
    case 0x18: /* Response1 */
        return s->response[1];
    case 0x1c: /* Response2 */
        return s->response[2];
    case 0x20: /* Response3 */
        return s->response[3];
    case 0x24: /* DataTimer */
        return s->datatimer;
    case 0x28: /* DataLength */
        return s->datalength;
    case 0x2c: /* DataCtrl */
        return s->datactrl;
    case 0x30: /* DataCnt */
        return s->datacnt;
    case 0x34: /* Status */
P
pbrook 已提交
330 331 332 333 334 335 336
        tmp = s->status;
        if (s->linux_hack) {
            s->linux_hack = 0;
            pl181_fifo_run(s);
            pl181_update(s);
        }
        return tmp;
337 338 339 340 341
    case 0x3c: /* Mask0 */
        return s->mask[0];
    case 0x40: /* Mask1 */
        return s->mask[1];
    case 0x48: /* FifoCnt */
P
pbrook 已提交
342 343
        /* The documentation is somewhat vague about exactly what FifoCnt
           does.  On real hardware it appears to be when decrememnted
D
Dong Xu Wang 已提交
344
           when a word is transferred between the FIFO and the serial
P
pbrook 已提交
345
           data engine.  DataCnt is decremented after each byte is
D
Dong Xu Wang 已提交
346
           transferred between the serial engine and the card.
P
pbrook 已提交
347 348 349 350 351 352 353 354
           We don't emulate this level of detail, so both can be the same.  */
        tmp = (s->datacnt + 3) >> 2;
        if (s->linux_hack) {
            s->linux_hack = 0;
            pl181_fifo_run(s);
            pl181_update(s);
        }
        return tmp;
355 356 357 358
    case 0x80: case 0x84: case 0x88: case 0x8c: /* FifoData */
    case 0x90: case 0x94: case 0x98: case 0x9c:
    case 0xa0: case 0xa4: case 0xa8: case 0xac:
    case 0xb0: case 0xb4: case 0xb8: case 0xbc:
P
pbrook 已提交
359
        if (s->fifo_len == 0) {
360
            qemu_log_mask(LOG_GUEST_ERROR, "pl181: Unexpected FIFO read\n");
361 362 363 364
            return 0;
        } else {
            uint32_t value;
            value = pl181_fifo_pop(s);
P
pbrook 已提交
365
            s->linux_hack = 1;
366 367 368 369 370
            pl181_fifo_run(s);
            pl181_update(s);
            return value;
        }
    default:
371 372
        qemu_log_mask(LOG_GUEST_ERROR,
                      "pl181_read: Bad offset %x\n", (int)offset);
373 374 375 376
        return 0;
    }
}

A
Avi Kivity 已提交
377
static void pl181_write(void *opaque, hwaddr offset,
A
Avi Kivity 已提交
378
                        uint64_t value, unsigned size)
379
{
380
    PL181State *s = (PL181State *)opaque;
381 382 383 384 385 386 387 388 389 390 391 392 393 394 395

    switch (offset) {
    case 0x00: /* Power */
        s->power = value & 0xff;
        break;
    case 0x04: /* Clock */
        s->clock = value & 0xff;
        break;
    case 0x08: /* Argument */
        s->cmdarg = value;
        break;
    case 0x0c: /* Command */
        s->cmd = value;
        if (s->cmd & PL181_CMD_ENABLE) {
            if (s->cmd & PL181_CMD_INTERRUPT) {
396 397
                qemu_log_mask(LOG_UNIMP,
                              "pl181: Interrupt mode not implemented\n");
398
            } if (s->cmd & PL181_CMD_PENDING) {
399 400
                qemu_log_mask(LOG_UNIMP,
                              "pl181: Pending commands not implemented\n");
401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434
            } else {
                pl181_send_command(s);
                pl181_fifo_run(s);
            }
            /* The command has completed one way or the other.  */
            s->cmd &= ~PL181_CMD_ENABLE;
        }
        break;
    case 0x24: /* DataTimer */
        s->datatimer = value;
        break;
    case 0x28: /* DataLength */
        s->datalength = value & 0xffff;
        break;
    case 0x2c: /* DataCtrl */
        s->datactrl = value & 0xff;
        if (value & PL181_DATA_ENABLE) {
            s->datacnt = s->datalength;
            pl181_fifo_run(s);
        }
        break;
    case 0x38: /* Clear */
        s->status &= ~(value & 0x7ff);
        break;
    case 0x3c: /* Mask0 */
        s->mask[0] = value;
        break;
    case 0x40: /* Mask1 */
        s->mask[1] = value;
        break;
    case 0x80: case 0x84: case 0x88: case 0x8c: /* FifoData */
    case 0x90: case 0x94: case 0x98: case 0x9c:
    case 0xa0: case 0xa4: case 0xa8: case 0xac:
    case 0xb0: case 0xb4: case 0xb8: case 0xbc:
P
pbrook 已提交
435
        if (s->datacnt == 0) {
436
            qemu_log_mask(LOG_GUEST_ERROR, "pl181: Unexpected FIFO write\n");
437 438 439 440 441 442
        } else {
            pl181_fifo_push(s, value);
            pl181_fifo_run(s);
        }
        break;
    default:
443 444
        qemu_log_mask(LOG_GUEST_ERROR,
                      "pl181_write: Bad offset %x\n", (int)offset);
445 446 447 448
    }
    pl181_update(s);
}

A
Avi Kivity 已提交
449 450 451 452
static const MemoryRegionOps pl181_ops = {
    .read = pl181_read,
    .write = pl181_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
453 454
};

455
static void pl181_reset(DeviceState *d)
456
{
A
Andreas Färber 已提交
457
    PL181State *s = PL181(d);
458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473

    s->power = 0;
    s->cmdarg = 0;
    s->cmd = 0;
    s->datatimer = 0;
    s->datalength = 0;
    s->respcmd = 0;
    s->response[0] = 0;
    s->response[1] = 0;
    s->response[2] = 0;
    s->response[3] = 0;
    s->datatimer = 0;
    s->datalength = 0;
    s->datactrl = 0;
    s->datacnt = 0;
    s->status = 0;
P
pbrook 已提交
474
    s->linux_hack = 0;
475 476
    s->mask[0] = 0;
    s->mask[1] = 0;
477 478 479

    /* We can assume our GPIO outputs have been wired up now */
    sd_set_cb(s->card, s->cardstatus[0], s->cardstatus[1]);
480 481
}

A
Andreas Färber 已提交
482
static int pl181_init(SysBusDevice *sbd)
483
{
A
Andreas Färber 已提交
484 485
    DeviceState *dev = DEVICE(sbd);
    PL181State *s = PL181(dev);
486
    DriveInfo *dinfo;
487

488
    memory_region_init_io(&s->iomem, OBJECT(s), &pl181_ops, s, "pl181", 0x1000);
A
Andreas Färber 已提交
489 490 491 492
    sysbus_init_mmio(sbd, &s->iomem);
    sysbus_init_irq(sbd, &s->irq[0]);
    sysbus_init_irq(sbd, &s->irq[1]);
    qdev_init_gpio_out(dev, s->cardstatus, 2);
493
    /* FIXME use a qdev drive property instead of drive_get_next() */
494
    dinfo = drive_get_next(IF_SD);
495
    s->card = sd_init(dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, false);
496 497 498 499
    if (s->card == NULL) {
        return -1;
    }

500
    return 0;
501
}
P
Paul Brook 已提交
502

503 504 505
static void pl181_class_init(ObjectClass *klass, void *data)
{
    SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
506
    DeviceClass *k = DEVICE_CLASS(klass);
507 508

    sdc->init = pl181_init;
509 510
    k->vmsd = &vmstate_pl181;
    k->reset = pl181_reset;
511 512
    /* Reason: init() method uses drive_get_next() */
    k->cannot_instantiate_with_device_add_yet = true;
513 514
}

515
static const TypeInfo pl181_info = {
A
Andreas Färber 已提交
516
    .name          = TYPE_PL181,
517
    .parent        = TYPE_SYS_BUS_DEVICE,
518
    .instance_size = sizeof(PL181State),
519
    .class_init    = pl181_class_init,
520 521
};

A
Andreas Färber 已提交
522
static void pl181_register_types(void)
P
Paul Brook 已提交
523
{
524
    type_register_static(&pl181_info);
P
Paul Brook 已提交
525 526
}

A
Andreas Färber 已提交
527
type_init(pl181_register_types)