piix_pci.c 11.2 KB
Newer Older
P
pbrook 已提交
1 2 3 4
/*
 * QEMU i440FX/PIIX3 PCI Bridge Emulation
 *
 * Copyright (c) 2006 Fabrice Bellard
5
 *
P
pbrook 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */

P
pbrook 已提交
25 26 27
#include "hw.h"
#include "pc.h"
#include "pci.h"
28
#include "isa.h"
G
Gerd Hoffmann 已提交
29
#include "sysbus.h"
P
pbrook 已提交
30

M
malc 已提交
31
typedef uint32_t a_pci_addr;
P
pbrook 已提交
32 33 34 35
#include "pci_host.h"

typedef PCIHostState I440FXState;

36 37
typedef struct PIIX3State {
    PCIDevice dev;
38
    int pci_irq_levels[4];
39 40
} PIIX3State;

41
typedef struct PIIX3IrqState {
42
    PIIX3State *piix3;
43 44 45
    qemu_irq *pic;
} PIIX3IrqState;

46 47
struct PCII440FXState {
    PCIDevice dev;
M
malc 已提交
48
    a_target_phys_addr isa_page_descs[384 / 4];
49
    uint8_t smm_enabled;
50
    PIIX3IrqState *irq_state;
51 52
};

P
pbrook 已提交
53 54 55 56 57 58 59 60 61 62 63 64
static void i440fx_addr_writel(void* opaque, uint32_t addr, uint32_t val)
{
    I440FXState *s = opaque;
    s->config_reg = val;
}

static uint32_t i440fx_addr_readl(void* opaque, uint32_t addr)
{
    I440FXState *s = opaque;
    return s->config_reg;
}

65
static void piix3_set_irq(void *opaque, int irq_num, int level);
66 67 68 69 70 71 72 73 74 75

/* return the global irq number corresponding to a given device irq
   pin. We could also use the bus number to have a more precise
   mapping. */
static int pci_slot_get_pirq(PCIDevice *pci_dev, int irq_num)
{
    int slot_addend;
    slot_addend = (pci_dev->devfn >> 3) - 1;
    return (irq_num + slot_addend) & 3;
}
P
pbrook 已提交
76

77
static void update_pam(PCII440FXState *d, uint32_t start, uint32_t end, int r)
78 79 80 81 82 83 84
{
    uint32_t addr;

    //    printf("ISA mapping %08x-0x%08x: %d\n", start, end, r);
    switch(r) {
    case 3:
        /* RAM */
85
        cpu_register_physical_memory(start, end - start,
86 87 88 89
                                     start);
        break;
    case 1:
        /* ROM (XXX: not quite correct) */
90
        cpu_register_physical_memory(start, end - start,
91 92 93 94 95 96
                                     start | IO_MEM_ROM);
        break;
    case 2:
    case 0:
        /* XXX: should distinguish read/write cases */
        for(addr = start; addr < end; addr += 4096) {
97
            cpu_register_physical_memory(addr, 4096,
98
                                         d->isa_page_descs[(addr - 0xa0000) >> 12]);
99 100 101 102
        }
        break;
    }
}
103

104
static void i440fx_update_memory_mappings(PCII440FXState *d)
105 106
{
    int i, r;
107 108
    uint32_t smram, addr;

109
    update_pam(d, 0xf0000, 0x100000, (d->dev.config[0x59] >> 4) & 3);
110
    for(i = 0; i < 12; i++) {
111
        r = (d->dev.config[(i >> 1) + 0x5a] >> ((i & 1) * 4)) & 3;
112
        update_pam(d, 0xc0000 + 0x4000 * i, 0xc0000 + 0x4000 * (i + 1), r);
113
    }
114
    smram = d->dev.config[0x72];
115
    if ((d->smm_enabled && (smram & 0x08)) || (smram & 0x40)) {
116 117 118
        cpu_register_physical_memory(0xa0000, 0x20000, 0xa0000);
    } else {
        for(addr = 0xa0000; addr < 0xc0000; addr += 4096) {
119
            cpu_register_physical_memory(addr, 4096,
120
                                         d->isa_page_descs[(addr - 0xa0000) >> 12]);
121 122 123 124
        }
    }
}

125
void i440fx_set_smm(PCII440FXState *d, int val)
126 127
{
    val = (val != 0);
128 129
    if (d->smm_enabled != val) {
        d->smm_enabled = val;
130 131 132 133 134 135 136 137
        i440fx_update_memory_mappings(d);
    }
}


/* XXX: suppress when better memory API. We make the assumption that
   no device (in particular the VGA) changes the memory mappings in
   the 0xa0000-0x100000 range */
138
void i440fx_init_memory_mappings(PCII440FXState *d)
139 140 141
{
    int i;
    for(i = 0; i < 96; i++) {
142
        d->isa_page_descs[i] = cpu_get_physical_page_desc(0xa0000 + i * 0x1000);
143 144 145
    }
}

146
static void i440fx_write_config(PCIDevice *dev,
147 148
                                uint32_t address, uint32_t val, int len)
{
149 150
    PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);

151
    /* XXX: implement SMRAM.D_LOCK */
152
    pci_default_write_config(dev, address, val, len);
153
    if ((address >= 0x59 && address <= 0x5f) || address == 0x72)
154 155 156
        i440fx_update_memory_mappings(d);
}

157
static int i440fx_load_old(QEMUFile* f, void *opaque, int version_id)
158
{
159
    PCII440FXState *d = opaque;
160
    int ret, i;
161

162
    ret = pci_device_load(&d->dev, f);
163 164 165
    if (ret < 0)
        return ret;
    i440fx_update_memory_mappings(d);
166
    qemu_get_8s(f, &d->smm_enabled);
167

J
Juan Quintela 已提交
168
    if (version_id == 2)
169
        for (i = 0; i < 4; i++)
170
            d->irq_state->piix3->pci_irq_levels[i] = qemu_get_be32(f);
171

172 173 174
    return 0;
}

175
static int i440fx_post_load(void *opaque)
176 177 178 179 180 181 182 183 184 185 186 187 188
{
    PCII440FXState *d = opaque;

    i440fx_update_memory_mappings(d);
    return 0;
}

static const VMStateDescription vmstate_i440fx = {
    .name = "I440FX",
    .version_id = 3,
    .minimum_version_id = 3,
    .minimum_version_id_old = 1,
    .load_state_old = i440fx_load_old,
189
    .post_load = i440fx_post_load,
190 191 192 193 194 195 196
    .fields      = (VMStateField []) {
        VMSTATE_PCI_DEVICE(dev, PCII440FXState),
        VMSTATE_UINT8(smm_enabled, PCII440FXState),
        VMSTATE_END_OF_LIST()
    }
};

197
static int i440fx_pcihost_initfn(SysBusDevice *dev)
P
pbrook 已提交
198
{
G
Gerd Hoffmann 已提交
199
    I440FXState *s = FROM_SYSBUS(I440FXState, dev);
P
pbrook 已提交
200 201 202 203 204 205 206 207 208 209

    register_ioport_write(0xcf8, 4, 4, i440fx_addr_writel, s);
    register_ioport_read(0xcf8, 4, 4, i440fx_addr_readl, s);

    register_ioport_write(0xcfc, 4, 1, pci_host_data_writeb, s);
    register_ioport_write(0xcfc, 4, 2, pci_host_data_writew, s);
    register_ioport_write(0xcfc, 4, 4, pci_host_data_writel, s);
    register_ioport_read(0xcfc, 4, 1, pci_host_data_readb, s);
    register_ioport_read(0xcfc, 4, 2, pci_host_data_readw, s);
    register_ioport_read(0xcfc, 4, 4, pci_host_data_readl, s);
210
    return 0;
G
Gerd Hoffmann 已提交
211
}
P
pbrook 已提交
212

213
static int i440fx_initfn(PCIDevice *dev)
G
Gerd Hoffmann 已提交
214
{
215
    PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);
216

217 218 219 220 221 222 223
    pci_config_set_vendor_id(d->dev.config, PCI_VENDOR_ID_INTEL);
    pci_config_set_device_id(d->dev.config, PCI_DEVICE_ID_INTEL_82441);
    d->dev.config[0x08] = 0x02; // revision
    pci_config_set_class(d->dev.config, PCI_CLASS_BRIDGE_HOST);
    d->dev.config[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type

    d->dev.config[0x72] = 0x02; /* SMRAM */
224

225
    vmstate_register(0, &vmstate_i440fx, d);
226
    return 0;
G
Gerd Hoffmann 已提交
227 228
}

229
PCIBus *i440fx_init(PCII440FXState **pi440fx_state, int *piix3_devfn, qemu_irq *pic)
G
Gerd Hoffmann 已提交
230 231 232 233 234
{
    DeviceState *dev;
    PCIBus *b;
    PCIDevice *d;
    I440FXState *s;
235
    PIIX3IrqState *irq_state = qemu_malloc(sizeof(*irq_state));
G
Gerd Hoffmann 已提交
236

237
    irq_state->pic = pic;
G
Gerd Hoffmann 已提交
238 239 240
    dev = qdev_create(NULL, "i440FX-pcihost");
    s = FROM_SYSBUS(I440FXState, sysbus_from_qdev(dev));
    b = pci_register_bus(&s->busdev.qdev, "pci.0",
241
                         piix3_set_irq, pci_slot_get_pirq, irq_state, 0, 4);
G
Gerd Hoffmann 已提交
242 243 244 245
    s->bus = b;
    qdev_init(dev);

    d = pci_create_simple(b, 0, "i440FX");
246
    *pi440fx_state = DO_UPCAST(PCII440FXState, dev, d);
247
    (*pi440fx_state)->irq_state = irq_state;
G
Gerd Hoffmann 已提交
248

249 250 251
    irq_state->piix3 = DO_UPCAST(PIIX3State, dev,
                                 pci_create_simple(b, -1, "PIIX3"));
    *piix3_devfn = irq_state->piix3->dev.devfn;
252

P
pbrook 已提交
253 254 255 256 257
    return b;
}

/* PIIX3 PCI to ISA bridge */

258
static void piix3_set_irq(void *opaque, int irq_num, int level)
P
pbrook 已提交
259
{
260
    int i, pic_irq, pic_level;
261
    PIIX3IrqState *irq_state = opaque;
P
pbrook 已提交
262

263
    irq_state->piix3->pci_irq_levels[irq_num] = level;
P
pbrook 已提交
264 265 266

    /* now we change the pic irq level according to the piix irq mappings */
    /* XXX: optimize */
267
    pic_irq = irq_state->piix3->dev.config[0x60 + irq_num];
P
pbrook 已提交
268
    if (pic_irq < 16) {
269
        /* The pic level is the logical OR of all the PCI irqs mapped
P
pbrook 已提交
270 271
           to it */
        pic_level = 0;
272
        for (i = 0; i < 4; i++) {
273
            if (pic_irq == irq_state->piix3->dev.config[0x60 + i])
274
                pic_level |= irq_state->piix3->pci_irq_levels[i];
275
        }
276
        qemu_set_irq(irq_state->pic[pic_irq], pic_level);
P
pbrook 已提交
277 278 279
    }
}

280
static void piix3_reset(void *opaque)
P
pbrook 已提交
281
{
282 283
    PIIX3State *d = opaque;
    uint8_t *pci_conf = d->dev.config;
P
pbrook 已提交
284 285 286 287 288 289 290 291 292

    pci_conf[0x04] = 0x07; // master, memory and I/O
    pci_conf[0x05] = 0x00;
    pci_conf[0x06] = 0x00;
    pci_conf[0x07] = 0x02; // PCI_status_devsel_medium
    pci_conf[0x4c] = 0x4d;
    pci_conf[0x4e] = 0x03;
    pci_conf[0x4f] = 0x00;
    pci_conf[0x60] = 0x80;
293 294 295
    pci_conf[0x61] = 0x80;
    pci_conf[0x62] = 0x80;
    pci_conf[0x63] = 0x80;
P
pbrook 已提交
296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
    pci_conf[0x69] = 0x02;
    pci_conf[0x70] = 0x80;
    pci_conf[0x76] = 0x0c;
    pci_conf[0x77] = 0x0c;
    pci_conf[0x78] = 0x02;
    pci_conf[0x79] = 0x00;
    pci_conf[0x80] = 0x00;
    pci_conf[0x82] = 0x00;
    pci_conf[0xa0] = 0x08;
    pci_conf[0xa2] = 0x00;
    pci_conf[0xa3] = 0x00;
    pci_conf[0xa4] = 0x00;
    pci_conf[0xa5] = 0x00;
    pci_conf[0xa6] = 0x00;
    pci_conf[0xa7] = 0x00;
    pci_conf[0xa8] = 0x0f;
    pci_conf[0xaa] = 0x00;
    pci_conf[0xab] = 0x00;
    pci_conf[0xac] = 0x00;
    pci_conf[0xae] = 0x00;
316

317
    memset(d->pci_irq_levels, 0, sizeof(d->pci_irq_levels));
P
pbrook 已提交
318 319
}

320 321 322 323 324 325 326 327 328
static const VMStateDescription vmstate_piix3 = {
    .name = "PIIX3",
    .version_id = 3,
    .minimum_version_id = 2,
    .minimum_version_id_old = 2,
    .fields      = (VMStateField []) {
        VMSTATE_PCI_DEVICE(dev, PIIX3State),
        VMSTATE_INT32_ARRAY_V(pci_irq_levels, PIIX3State, 4, 3),
        VMSTATE_END_OF_LIST()
J
Juan Quintela 已提交
329
    }
330
};
B
bellard 已提交
331

332
static int piix3_initfn(PCIDevice *dev)
P
pbrook 已提交
333
{
334
    PIIX3State *d = DO_UPCAST(PIIX3State, dev, dev);
P
pbrook 已提交
335 336
    uint8_t *pci_conf;

337
    isa_bus_new(&d->dev.qdev);
338
    vmstate_register(0, &vmstate_piix3, d);
P
pbrook 已提交
339

340
    pci_conf = d->dev.config;
341 342
    pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_INTEL);
    pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_INTEL_82371SB_0); // 82371SB PIIX3 PCI-to-ISA bridge (Step A1)
343
    pci_config_set_class(pci_conf, PCI_CLASS_BRIDGE_ISA);
I
Isaku Yamahata 已提交
344 345
    pci_conf[PCI_HEADER_TYPE] =
        PCI_HEADER_TYPE_NORMAL | PCI_HEADER_TYPE_MULTI_FUNCTION; // header_type = PCI_multifunction, generic
P
pbrook 已提交
346 347

    piix3_reset(d);
348
    qemu_register_reset(piix3_reset, d);
349
    return 0;
P
pbrook 已提交
350
}
T
ths 已提交
351

G
Gerd Hoffmann 已提交
352 353 354 355
static PCIDeviceInfo i440fx_info[] = {
    {
        .qdev.name    = "i440FX",
        .qdev.desc    = "Host bridge",
356
        .qdev.size    = sizeof(PCII440FXState),
G
Gerd Hoffmann 已提交
357 358 359 360 361 362
        .qdev.no_user = 1,
        .init         = i440fx_initfn,
        .config_write = i440fx_write_config,
    },{
        .qdev.name    = "PIIX3",
        .qdev.desc    = "ISA bridge",
363
        .qdev.size    = sizeof(PIIX3State),
G
Gerd Hoffmann 已提交
364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
        .qdev.no_user = 1,
        .init         = piix3_initfn,
    },{
        /* end of list */
    }
};

static SysBusDeviceInfo i440fx_pcihost_info = {
    .init         = i440fx_pcihost_initfn,
    .qdev.name    = "i440FX-pcihost",
    .qdev.size    = sizeof(I440FXState),
    .qdev.no_user = 1,
};

static void i440fx_register(void)
{
    sysbus_register_withprop(&i440fx_pcihost_info);
    pci_qdev_register_many(i440fx_info);
}
device_init(i440fx_register);