spapr.c 140.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
 *
 * Copyright (c) 2004-2007 Fabrice Bellard
 * Copyright (c) 2007 Jocelyn Mayer
 * Copyright (c) 2010 David Gibson, IBM Corporation.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 *
 */
P
Peter Maydell 已提交
27
#include "qemu/osdep.h"
28
#include "qapi/error.h"
29
#include "qapi/visitor.h"
30
#include "sysemu/sysemu.h"
31
#include "sysemu/numa.h"
32
#include "hw/hw.h"
33
#include "qemu/log.h"
34
#include "hw/fw-path-provider.h"
35
#include "elf.h"
P
Paolo Bonzini 已提交
36
#include "net/net.h"
A
Andrew Jones 已提交
37
#include "sysemu/device_tree.h"
38
#include "sysemu/cpus.h"
39
#include "sysemu/hw_accel.h"
40
#include "kvm_ppc.h"
41
#include "migration/misc.h"
J
Juan Quintela 已提交
42
#include "migration/global_state.h"
43
#include "migration/register.h"
44
#include "mmu-hash64.h"
45
#include "mmu-book3s-v3.h"
46
#include "cpu-models.h"
47
#include "qom/cpu.h"
48 49

#include "hw/boards.h"
P
Paolo Bonzini 已提交
50
#include "hw/ppc/ppc.h"
51 52
#include "hw/loader.h"

53
#include "hw/ppc/fdt.h"
P
Paolo Bonzini 已提交
54 55 56
#include "hw/ppc/spapr.h"
#include "hw/ppc/spapr_vio.h"
#include "hw/pci-host/spapr.h"
57
#include "hw/pci/msi.h"
58

59
#include "hw/pci/pci.h"
60 61
#include "hw/scsi/scsi.h"
#include "hw/virtio/virtio-scsi.h"
62
#include "hw/virtio/vhost-scsi-common.h"
63

64
#include "exec/address-spaces.h"
65
#include "exec/ram_addr.h"
66
#include "hw/usb.h"
67
#include "qemu/config-file.h"
68
#include "qemu/error-report.h"
69
#include "trace.h"
70
#include "hw/nmi.h"
71
#include "hw/intc/intc.h"
A
Avi Kivity 已提交
72

73
#include "hw/compat.h"
74
#include "qemu/cutils.h"
75
#include "hw/ppc/spapr_cpu_core.h"
76
#include "hw/mem/memory-device.h"
77

78 79
#include <libfdt.h>

80 81 82 83 84 85 86 87 88 89
/* SLOF memory layout:
 *
 * SLOF raw image loaded at 0, copies its romfs right below the flat
 * device-tree, then position SLOF itself 31M below that
 *
 * So we set FW_OVERHEAD to 40MB which should account for all of that
 * and more
 *
 * We load our kernel at 4M, leaving space for SLOF initial image
 */
90
#define FDT_MAX_SIZE            0x100000
91
#define RTAS_MAX_SIZE           0x10000
92
#define RTAS_MAX_ADDR           0x80000000 /* RTAS must stay below that */
93 94
#define FW_MAX_SIZE             0x400000
#define FW_FILE_NAME            "slof.bin"
95 96
#define FW_OVERHEAD             0x2800000
#define KERNEL_LOAD_ADDR        FW_MAX_SIZE
97

98
#define MIN_RMA_SLOF            128UL
99

100 101
#define PHANDLE_XICP            0x00001111

102 103 104 105 106 107
/* These two functions implement the VCPU id numbering: one to compute them
 * all and one to identify thread 0 of a VCORE. Any change to the first one
 * is likely to have an impact on the second one, so let's keep them close.
 */
static int spapr_vcpu_id(sPAPRMachineState *spapr, int cpu_index)
{
108
    assert(spapr->vsmt);
109 110 111 112 113 114
    return
        (cpu_index / smp_threads) * spapr->vsmt + cpu_index % smp_threads;
}
static bool spapr_is_thread0_in_vcore(sPAPRMachineState *spapr,
                                      PowerPCCPU *cpu)
{
115
    assert(spapr->vsmt);
116 117 118
    return spapr_get_vcpu_id(cpu) % spapr->vsmt == 0;
}

119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
static bool pre_2_10_vmstate_dummy_icp_needed(void *opaque)
{
    /* Dummy entries correspond to unused ICPState objects in older QEMUs,
     * and newer QEMUs don't even have them. In both cases, we don't want
     * to send anything on the wire.
     */
    return false;
}

static const VMStateDescription pre_2_10_vmstate_dummy_icp = {
    .name = "icp/server",
    .version_id = 1,
    .minimum_version_id = 1,
    .needed = pre_2_10_vmstate_dummy_icp_needed,
    .fields = (VMStateField[]) {
        VMSTATE_UNUSED(4), /* uint32_t xirr */
        VMSTATE_UNUSED(1), /* uint8_t pending_priority */
        VMSTATE_UNUSED(1), /* uint8_t mfrr */
        VMSTATE_END_OF_LIST()
    },
};

static void pre_2_10_vmstate_register_dummy_icp(int i)
{
    vmstate_register(NULL, i, &pre_2_10_vmstate_dummy_icp,
                     (void *)(uintptr_t) i);
}

static void pre_2_10_vmstate_unregister_dummy_icp(int i)
{
    vmstate_unregister(NULL, &pre_2_10_vmstate_dummy_icp,
                       (void *)(uintptr_t) i);
}

153
static int xics_max_server_number(sPAPRMachineState *spapr)
154
{
155
    assert(spapr->vsmt);
156
    return DIV_ROUND_UP(max_cpus * spapr->vsmt, smp_threads);
157 158
}

159 160 161 162 163 164
static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu,
                                  int smt_threads)
{
    int i, ret = 0;
    uint32_t servers_prop[smt_threads];
    uint32_t gservers_prop[smt_threads * 2];
165
    int index = spapr_get_vcpu_id(cpu);
166

167 168
    if (cpu->compat_pvr) {
        ret = fdt_setprop_cell(fdt, offset, "cpu-version", cpu->compat_pvr);
169 170 171 172 173
        if (ret < 0) {
            return ret;
        }
    }

174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
    /* Build interrupt servers and gservers properties */
    for (i = 0; i < smt_threads; i++) {
        servers_prop[i] = cpu_to_be32(index + i);
        /* Hack, direct the group queues back to cpu 0 */
        gservers_prop[i*2] = cpu_to_be32(index + i);
        gservers_prop[i*2 + 1] = 0;
    }
    ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s",
                      servers_prop, sizeof(servers_prop));
    if (ret < 0) {
        return ret;
    }
    ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-gserver#s",
                      gservers_prop, sizeof(gservers_prop));

    return ret;
}

192
static int spapr_fixup_cpu_numa_dt(void *fdt, int offset, PowerPCCPU *cpu)
193
{
194
    int index = spapr_get_vcpu_id(cpu);
195 196 197 198
    uint32_t associativity[] = {cpu_to_be32(0x5),
                                cpu_to_be32(0x0),
                                cpu_to_be32(0x0),
                                cpu_to_be32(0x0),
199
                                cpu_to_be32(cpu->node_id),
200 201 202
                                cpu_to_be32(index)};

    /* Advertise NUMA via ibm,associativity */
203
    return fdt_setprop(fdt, offset, "ibm,associativity", associativity,
204 205 206
                          sizeof(associativity));
}

207
/* Populate the "ibm,pa-features" property */
208 209 210
static void spapr_populate_pa_features(sPAPRMachineState *spapr,
                                       PowerPCCPU *cpu,
                                       void *fdt, int offset,
211
                                       bool legacy_guest)
212 213 214 215 216 217 218 219
{
    uint8_t pa_features_206[] = { 6, 0,
        0xf6, 0x1f, 0xc7, 0x00, 0x80, 0xc0 };
    uint8_t pa_features_207[] = { 24, 0,
        0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0,
        0x80, 0x00, 0x00, 0x00, 0x00, 0x00,
        0x00, 0x00, 0x00, 0x00, 0x80, 0x00,
        0x80, 0x00, 0x80, 0x00, 0x00, 0x00 };
220 221 222 223 224 225 226
    uint8_t pa_features_300[] = { 66, 0,
        /* 0: MMU|FPU|SLB|RUN|DABR|NX, 1: fri[nzpm]|DABRX|SPRG3|SLB0|PP110 */
        /* 2: VPM|DS205|PPR|DS202|DS206, 3: LSD|URG, SSO, 5: LE|CFAR|EB|LSQ */
        0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0, /* 0 - 5 */
        /* 6: DS207 */
        0x80, 0x00, 0x00, 0x00, 0x00, 0x00, /* 6 - 11 */
        /* 16: Vector */
227
        0x00, 0x00, 0x00, 0x00, 0x80, 0x00, /* 12 - 17 */
228
        /* 18: Vec. Scalar, 20: Vec. XOR, 22: HTM */
229
        0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 18 - 23 */
230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
        /* 24: Ext. Dec, 26: 64 bit ftrs, 28: PM ftrs */
        0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 24 - 29 */
        /* 30: MMR, 32: LE atomic, 34: EBB + ext EBB */
        0x80, 0x00, 0x80, 0x00, 0xC0, 0x00, /* 30 - 35 */
        /* 36: SPR SO, 38: Copy/Paste, 40: Radix MMU */
        0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 36 - 41 */
        /* 42: PM, 44: PC RA, 46: SC vec'd */
        0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 42 - 47 */
        /* 48: SIMD, 50: QP BFP, 52: String */
        0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 48 - 53 */
        /* 54: DecFP, 56: DecI, 58: SHA */
        0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 54 - 59 */
        /* 60: NM atomic, 62: RNG */
        0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 60 - 65 */
    };
245
    uint8_t *pa_features = NULL;
246 247
    size_t pa_size;

248
    if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_06, 0, cpu->compat_pvr)) {
249 250
        pa_features = pa_features_206;
        pa_size = sizeof(pa_features_206);
251 252
    }
    if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_07, 0, cpu->compat_pvr)) {
253 254
        pa_features = pa_features_207;
        pa_size = sizeof(pa_features_207);
255 256
    }
    if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_3_00, 0, cpu->compat_pvr)) {
257 258
        pa_features = pa_features_300;
        pa_size = sizeof(pa_features_300);
259 260
    }
    if (!pa_features) {
261 262 263
        return;
    }

264
    if (ppc_hash64_has(cpu, PPC_HASH64_CI_LARGEPAGE)) {
265 266 267 268 269 270 271 272 273
        /*
         * Note: we keep CI large pages off by default because a 64K capable
         * guest provisioned with large pages might otherwise try to map a qemu
         * framebuffer (or other kind of memory mapped PCI BAR) using 64K pages
         * even if that qemu runs on a 4k host.
         * We dd this bit back here if we are confident this is not an issue
         */
        pa_features[3] |= 0x20;
    }
274
    if ((spapr_get_cap(spapr, SPAPR_CAP_HTM) != 0) && pa_size > 24) {
275 276
        pa_features[24] |= 0x80;    /* Transactional memory support */
    }
277 278 279 280 281 282
    if (legacy_guest && pa_size > 40) {
        /* Workaround for broken kernels that attempt (guest) radix
         * mode when they can't handle it, if they see the radix bit set
         * in pa-features. So hide it from them. */
        pa_features[40 + 2] &= ~0x80; /* Radix MMU */
    }
283 284 285 286

    _FDT((fdt_setprop(fdt, offset, "ibm,pa-features", pa_features, pa_size)));
}

287
static int spapr_fixup_cpu_dt(void *fdt, sPAPRMachineState *spapr)
288
{
289 290
    int ret = 0, offset, cpus_offset;
    CPUState *cs;
291
    char cpu_model[32];
292
    uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
293

294 295 296
    CPU_FOREACH(cs) {
        PowerPCCPU *cpu = POWERPC_CPU(cs);
        DeviceClass *dc = DEVICE_GET_CLASS(cs);
297
        int index = spapr_get_vcpu_id(cpu);
298
        int compat_smt = MIN(smp_threads, ppc_compat_max_vthreads(cpu));
299

300
        if (!spapr_is_thread0_in_vcore(spapr, cpu)) {
301 302 303
            continue;
        }

304
        snprintf(cpu_model, 32, "%s@%x", dc->fw_name, index);
305

306 307
        cpus_offset = fdt_path_offset(fdt, "/cpus");
        if (cpus_offset < 0) {
308
            cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
309 310 311 312 313
            if (cpus_offset < 0) {
                return cpus_offset;
            }
        }
        offset = fdt_subnode_offset(fdt, cpus_offset, cpu_model);
314
        if (offset < 0) {
315 316 317 318
            offset = fdt_add_subnode(fdt, cpus_offset, cpu_model);
            if (offset < 0) {
                return offset;
            }
319 320
        }

321 322
        ret = fdt_setprop(fdt, offset, "ibm,pft-size",
                          pft_size_prop, sizeof(pft_size_prop));
323 324 325
        if (ret < 0) {
            return ret;
        }
326

327 328 329 330 331
        if (nb_numa_nodes > 1) {
            ret = spapr_fixup_cpu_numa_dt(fdt, offset, cpu);
            if (ret < 0) {
                return ret;
            }
332 333
        }

334
        ret = spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt);
335 336 337
        if (ret < 0) {
            return ret;
        }
338

339 340
        spapr_populate_pa_features(spapr, cpu, fdt, offset,
                                   spapr->cas_legacy_guest_workaround);
341 342 343 344
    }
    return ret;
}

345
static hwaddr spapr_node0_size(MachineState *machine)
346 347 348 349 350
{
    if (nb_numa_nodes) {
        int i;
        for (i = 0; i < nb_numa_nodes; ++i) {
            if (numa_info[i].node_mem) {
351 352
                return MIN(pow2floor(numa_info[i].node_mem),
                           machine->ram_size);
353 354 355
            }
        }
    }
356
    return machine->ram_size;
357 358
}

359 360 361 362
static void add_str(GString *s, const gchar *s1)
{
    g_string_append_len(s, s1, strlen(s1) + 1);
}
363

364
static int spapr_populate_memory_node(void *fdt, int nodeid, hwaddr start,
365 366 367 368 369
                                       hwaddr size)
{
    uint32_t associativity[] = {
        cpu_to_be32(0x4), /* length */
        cpu_to_be32(0x0), cpu_to_be32(0x0),
370
        cpu_to_be32(0x0), cpu_to_be32(nodeid)
371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
    };
    char mem_name[32];
    uint64_t mem_reg_property[2];
    int off;

    mem_reg_property[0] = cpu_to_be64(start);
    mem_reg_property[1] = cpu_to_be64(size);

    sprintf(mem_name, "memory@" TARGET_FMT_lx, start);
    off = fdt_add_subnode(fdt, 0, mem_name);
    _FDT(off);
    _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
    _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
                      sizeof(mem_reg_property))));
    _FDT((fdt_setprop(fdt, off, "ibm,associativity", associativity,
                      sizeof(associativity))));
387
    return off;
388 389
}

390
static int spapr_populate_memory(sPAPRMachineState *spapr, void *fdt)
391
{
392
    MachineState *machine = MACHINE(spapr);
393 394 395 396 397 398 399 400
    hwaddr mem_start, node_size;
    int i, nb_nodes = nb_numa_nodes;
    NodeInfo *nodes = numa_info;
    NodeInfo ramnode;

    /* No NUMA nodes, assume there is just one node with whole RAM */
    if (!nb_numa_nodes) {
        nb_nodes = 1;
401
        ramnode.node_mem = machine->ram_size;
402
        nodes = &ramnode;
403
    }
404

405 406 407 408
    for (i = 0, mem_start = 0; i < nb_nodes; ++i) {
        if (!nodes[i].node_mem) {
            continue;
        }
409
        if (mem_start >= machine->ram_size) {
410 411
            node_size = 0;
        } else {
412
            node_size = nodes[i].node_mem;
413 414
            if (node_size > machine->ram_size - mem_start) {
                node_size = machine->ram_size - mem_start;
415 416
            }
        }
417
        if (!mem_start) {
418 419
            /* spapr_machine_init() checks for rma_size <= node0_size
             * already */
420
            spapr_populate_memory_node(fdt, i, 0, spapr->rma_size);
421 422 423
            mem_start += spapr->rma_size;
            node_size -= spapr->rma_size;
        }
424 425 426 427 428 429 430 431 432 433 434 435
        for ( ; node_size; ) {
            hwaddr sizetmp = pow2floor(node_size);

            /* mem_start != 0 here */
            if (ctzl(mem_start) < ctzl(sizetmp)) {
                sizetmp = 1ULL << ctzl(mem_start);
            }

            spapr_populate_memory_node(fdt, i, mem_start, sizetmp);
            node_size -= sizetmp;
            mem_start += sizetmp;
        }
436 437 438 439 440
    }

    return 0;
}

441 442 443 444 445 446
static void spapr_populate_cpu_dt(CPUState *cs, void *fdt, int offset,
                                  sPAPRMachineState *spapr)
{
    PowerPCCPU *cpu = POWERPC_CPU(cs);
    CPUPPCState *env = &cpu->env;
    PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cs);
447
    int index = spapr_get_vcpu_id(cpu);
448 449
    uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40),
                       0xffffffff, 0xffffffff};
450 451
    uint32_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq()
        : SPAPR_TIMEBASE_FREQ;
452 453 454
    uint32_t cpufreq = kvm_enabled() ? kvmppc_get_clockfreq() : 1000000000;
    uint32_t page_sizes_prop[64];
    size_t page_sizes_prop_size;
455
    uint32_t vcpus_per_socket = smp_threads * smp_cores;
456
    uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
457
    int compat_smt = MIN(smp_threads, ppc_compat_max_vthreads(cpu));
B
Bharata B Rao 已提交
458 459
    sPAPRDRConnector *drc;
    int drc_index;
460 461
    uint32_t radix_AP_encodings[PPC_PAGE_SIZES_MAX_SZ];
    int i;
B
Bharata B Rao 已提交
462

463
    drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU, index);
B
Bharata B Rao 已提交
464
    if (drc) {
465
        drc_index = spapr_drc_index(drc);
B
Bharata B Rao 已提交
466 467
        _FDT((fdt_setprop_cell(fdt, offset, "ibm,my-drc-index", drc_index)));
    }
468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485

    _FDT((fdt_setprop_cell(fdt, offset, "reg", index)));
    _FDT((fdt_setprop_string(fdt, offset, "device_type", "cpu")));

    _FDT((fdt_setprop_cell(fdt, offset, "cpu-version", env->spr[SPR_PVR])));
    _FDT((fdt_setprop_cell(fdt, offset, "d-cache-block-size",
                           env->dcache_line_size)));
    _FDT((fdt_setprop_cell(fdt, offset, "d-cache-line-size",
                           env->dcache_line_size)));
    _FDT((fdt_setprop_cell(fdt, offset, "i-cache-block-size",
                           env->icache_line_size)));
    _FDT((fdt_setprop_cell(fdt, offset, "i-cache-line-size",
                           env->icache_line_size)));

    if (pcc->l1_dcache_size) {
        _FDT((fdt_setprop_cell(fdt, offset, "d-cache-size",
                               pcc->l1_dcache_size)));
    } else {
486
        warn_report("Unknown L1 dcache size for cpu");
487 488 489 490 491
    }
    if (pcc->l1_icache_size) {
        _FDT((fdt_setprop_cell(fdt, offset, "i-cache-size",
                               pcc->l1_icache_size)));
    } else {
492
        warn_report("Unknown L1 icache size for cpu");
493 494 495 496
    }

    _FDT((fdt_setprop_cell(fdt, offset, "timebase-frequency", tbfreq)));
    _FDT((fdt_setprop_cell(fdt, offset, "clock-frequency", cpufreq)));
497 498
    _FDT((fdt_setprop_cell(fdt, offset, "slb-size", cpu->hash64_opts->slb_size)));
    _FDT((fdt_setprop_cell(fdt, offset, "ibm,slb-size", cpu->hash64_opts->slb_size)));
499 500 501 502 503 504 505
    _FDT((fdt_setprop_string(fdt, offset, "status", "okay")));
    _FDT((fdt_setprop(fdt, offset, "64-bit", NULL, 0)));

    if (env->spr_cb[SPR_PURR].oea_read) {
        _FDT((fdt_setprop(fdt, offset, "ibm,purr", NULL, 0)));
    }

506
    if (ppc_hash64_has(cpu, PPC_HASH64_1TSEG)) {
507 508 509 510
        _FDT((fdt_setprop(fdt, offset, "ibm,processor-segment-sizes",
                          segs, sizeof(segs))));
    }

511
    /* Advertise VSX (vector extensions) if available
512
     *   1               == VMX / Altivec available
513 514 515 516
     *   2               == VSX available
     *
     * Only CPUs for which we create core types in spapr_cpu_core.c
     * are possible, and all of those have VMX */
517
    if (spapr_get_cap(spapr, SPAPR_CAP_VSX) != 0) {
518 519 520
        _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 2)));
    } else {
        _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 1)));
521 522 523 524 525
    }

    /* Advertise DFP (Decimal Floating Point) if available
     *   0 / no property == no DFP
     *   1               == DFP available */
526
    if (spapr_get_cap(spapr, SPAPR_CAP_DFP) != 0) {
527 528 529
        _FDT((fdt_setprop_cell(fdt, offset, "ibm,dfp", 1)));
    }

530 531
    page_sizes_prop_size = ppc_create_page_sizes_prop(cpu, page_sizes_prop,
                                                      sizeof(page_sizes_prop));
532 533 534 535 536
    if (page_sizes_prop_size) {
        _FDT((fdt_setprop(fdt, offset, "ibm,segment-page-sizes",
                          page_sizes_prop, page_sizes_prop_size)));
    }

537
    spapr_populate_pa_features(spapr, cpu, fdt, offset, false);
538

539
    _FDT((fdt_setprop_cell(fdt, offset, "ibm,chip-id",
540
                           cs->cpu_index / vcpus_per_socket)));
541 542 543 544

    _FDT((fdt_setprop(fdt, offset, "ibm,pft-size",
                      pft_size_prop, sizeof(pft_size_prop))));

545 546 547
    if (nb_numa_nodes > 1) {
        _FDT(spapr_fixup_cpu_numa_dt(fdt, offset, cpu));
    }
548

549
    _FDT(spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt));
550 551 552 553 554 555 556 557 558 559 560

    if (pcc->radix_page_info) {
        for (i = 0; i < pcc->radix_page_info->count; i++) {
            radix_AP_encodings[i] =
                cpu_to_be32(pcc->radix_page_info->entries[i]);
        }
        _FDT((fdt_setprop(fdt, offset, "ibm,processor-radix-AP-encodings",
                          radix_AP_encodings,
                          pcc->radix_page_info->count *
                          sizeof(radix_AP_encodings[0]))));
    }
561 562 563 564
}

static void spapr_populate_cpus_dt_node(void *fdt, sPAPRMachineState *spapr)
{
565
    CPUState **rev;
566
    CPUState *cs;
567
    int n_cpus;
568 569
    int cpus_offset;
    char *nodename;
570
    int i;
571 572 573 574 575 576 577 578 579 580

    cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
    _FDT(cpus_offset);
    _FDT((fdt_setprop_cell(fdt, cpus_offset, "#address-cells", 0x1)));
    _FDT((fdt_setprop_cell(fdt, cpus_offset, "#size-cells", 0x0)));

    /*
     * We walk the CPUs in reverse order to ensure that CPU DT nodes
     * created by fdt_add_subnode() end up in the right order in FDT
     * for the guest kernel the enumerate the CPUs correctly.
581 582 583
     *
     * The CPU list cannot be traversed in reverse order, so we need
     * to do extra work.
584
     */
585 586 587 588 589 590 591 592 593
    n_cpus = 0;
    rev = NULL;
    CPU_FOREACH(cs) {
        rev = g_renew(CPUState *, rev, n_cpus + 1);
        rev[n_cpus++] = cs;
    }

    for (i = n_cpus - 1; i >= 0; i--) {
        CPUState *cs = rev[i];
594
        PowerPCCPU *cpu = POWERPC_CPU(cs);
595
        int index = spapr_get_vcpu_id(cpu);
596 597 598
        DeviceClass *dc = DEVICE_GET_CLASS(cs);
        int offset;

599
        if (!spapr_is_thread0_in_vcore(spapr, cpu)) {
600 601 602 603 604 605 606 607 608 609
            continue;
        }

        nodename = g_strdup_printf("%s@%x", dc->fw_name, index);
        offset = fdt_add_subnode(fdt, cpus_offset, nodename);
        g_free(nodename);
        _FDT(offset);
        spapr_populate_cpu_dt(cs, fdt, offset, spapr);
    }

E
Emilio G. Cota 已提交
610
    g_free(rev);
611 612
}

613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635
static int spapr_rng_populate_dt(void *fdt)
{
    int node;
    int ret;

    node = qemu_fdt_add_subnode(fdt, "/ibm,platform-facilities");
    if (node <= 0) {
        return -1;
    }
    ret = fdt_setprop_string(fdt, node, "device_type",
                             "ibm,platform-facilities");
    ret |= fdt_setprop_cell(fdt, node, "#address-cells", 0x1);
    ret |= fdt_setprop_cell(fdt, node, "#size-cells", 0x0);

    node = fdt_add_subnode(fdt, node, "ibm,random-v1");
    if (node <= 0) {
        return -1;
    }
    ret |= fdt_setprop_string(fdt, node, "compatible", "ibm,random");

    return ret ? -1 : 0;
}

636 637 638 639 640 641 642 643 644 645
static uint32_t spapr_pc_dimm_node(MemoryDeviceInfoList *list, ram_addr_t addr)
{
    MemoryDeviceInfoList *info;

    for (info = list; info; info = info->next) {
        MemoryDeviceInfo *value = info->value;

        if (value && value->type == MEMORY_DEVICE_INFO_KIND_DIMM) {
            PCDIMMDeviceInfo *pcdimm_info = value->u.dimm.data;

646
            if (addr >= pcdimm_info->addr &&
647 648 649 650 651 652 653 654 655
                addr < (pcdimm_info->addr + pcdimm_info->size)) {
                return pcdimm_info->node;
            }
        }
    }

    return -1;
}

656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
struct sPAPRDrconfCellV2 {
     uint32_t seq_lmbs;
     uint64_t base_addr;
     uint32_t drc_index;
     uint32_t aa_index;
     uint32_t flags;
} QEMU_PACKED;

typedef struct DrconfCellQueue {
    struct sPAPRDrconfCellV2 cell;
    QSIMPLEQ_ENTRY(DrconfCellQueue) entry;
} DrconfCellQueue;

static DrconfCellQueue *
spapr_get_drconf_cell(uint32_t seq_lmbs, uint64_t base_addr,
                      uint32_t drc_index, uint32_t aa_index,
                      uint32_t flags)
673
{
674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689
    DrconfCellQueue *elem;

    elem = g_malloc0(sizeof(*elem));
    elem->cell.seq_lmbs = cpu_to_be32(seq_lmbs);
    elem->cell.base_addr = cpu_to_be64(base_addr);
    elem->cell.drc_index = cpu_to_be32(drc_index);
    elem->cell.aa_index = cpu_to_be32(aa_index);
    elem->cell.flags = cpu_to_be32(flags);

    return elem;
}

/* ibm,dynamic-memory-v2 */
static int spapr_populate_drmem_v2(sPAPRMachineState *spapr, void *fdt,
                                   int offset, MemoryDeviceInfoList *dimms)
{
690
    MachineState *machine = MACHINE(spapr);
691 692 693 694
    uint8_t *int_buf, *cur_index, buf_len;
    int ret;
    uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
    uint64_t addr, cur_addr, size;
695 696 697
    uint32_t nr_boot_lmbs = (machine->device_memory->base / lmb_size);
    uint64_t mem_end = machine->device_memory->base +
                       memory_region_size(&machine->device_memory->mr);
698 699 700 701 702 703 704 705 706 707 708 709 710 711
    uint32_t node, nr_entries = 0;
    sPAPRDRConnector *drc;
    DrconfCellQueue *elem, *next;
    MemoryDeviceInfoList *info;
    QSIMPLEQ_HEAD(, DrconfCellQueue) drconf_queue
        = QSIMPLEQ_HEAD_INITIALIZER(drconf_queue);

    /* Entry to cover RAM and the gap area */
    elem = spapr_get_drconf_cell(nr_boot_lmbs, 0, 0, -1,
                                 SPAPR_LMB_FLAGS_RESERVED |
                                 SPAPR_LMB_FLAGS_DRC_INVALID);
    QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
    nr_entries++;

712
    cur_addr = machine->device_memory->base;
713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774
    for (info = dimms; info; info = info->next) {
        PCDIMMDeviceInfo *di = info->value->u.dimm.data;

        addr = di->addr;
        size = di->size;
        node = di->node;

        /* Entry for hot-pluggable area */
        if (cur_addr < addr) {
            drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size);
            g_assert(drc);
            elem = spapr_get_drconf_cell((addr - cur_addr) / lmb_size,
                                         cur_addr, spapr_drc_index(drc), -1, 0);
            QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
            nr_entries++;
        }

        /* Entry for DIMM */
        drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, addr / lmb_size);
        g_assert(drc);
        elem = spapr_get_drconf_cell(size / lmb_size, addr,
                                     spapr_drc_index(drc), node,
                                     SPAPR_LMB_FLAGS_ASSIGNED);
        QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
        nr_entries++;
        cur_addr = addr + size;
    }

    /* Entry for remaining hotpluggable area */
    if (cur_addr < mem_end) {
        drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size);
        g_assert(drc);
        elem = spapr_get_drconf_cell((mem_end - cur_addr) / lmb_size,
                                     cur_addr, spapr_drc_index(drc), -1, 0);
        QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
        nr_entries++;
    }

    buf_len = nr_entries * sizeof(struct sPAPRDrconfCellV2) + sizeof(uint32_t);
    int_buf = cur_index = g_malloc0(buf_len);
    *(uint32_t *)int_buf = cpu_to_be32(nr_entries);
    cur_index += sizeof(nr_entries);

    QSIMPLEQ_FOREACH_SAFE(elem, &drconf_queue, entry, next) {
        memcpy(cur_index, &elem->cell, sizeof(elem->cell));
        cur_index += sizeof(elem->cell);
        QSIMPLEQ_REMOVE(&drconf_queue, elem, DrconfCellQueue, entry);
        g_free(elem);
    }

    ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory-v2", int_buf, buf_len);
    g_free(int_buf);
    if (ret < 0) {
        return -1;
    }
    return 0;
}

/* ibm,dynamic-memory */
static int spapr_populate_drmem_v1(sPAPRMachineState *spapr, void *fdt,
                                   int offset, MemoryDeviceInfoList *dimms)
{
775
    MachineState *machine = MACHINE(spapr);
776
    int i, ret;
777
    uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
778
    uint32_t device_lmb_start = machine->device_memory->base / lmb_size;
779 780
    uint32_t nr_lmbs = (machine->device_memory->base +
                       memory_region_size(&machine->device_memory->mr)) /
781
                       lmb_size;
782
    uint32_t *int_buf, *cur_index, buf_len;
783

784 785 786
    /*
     * Allocate enough buffer size to fit in ibm,dynamic-memory
     */
787
    buf_len = (nr_lmbs * SPAPR_DR_LMB_LIST_ENTRY_SIZE + 1) * sizeof(uint32_t);
788 789 790 791
    cur_index = int_buf = g_malloc0(buf_len);
    int_buf[0] = cpu_to_be32(nr_lmbs);
    cur_index++;
    for (i = 0; i < nr_lmbs; i++) {
792
        uint64_t addr = i * lmb_size;
793 794
        uint32_t *dynamic_memory = cur_index;

795
        if (i >= device_lmb_start) {
796 797
            sPAPRDRConnector *drc;

798
            drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, i);
799 800 801 802
            g_assert(drc);

            dynamic_memory[0] = cpu_to_be32(addr >> 32);
            dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
803
            dynamic_memory[2] = cpu_to_be32(spapr_drc_index(drc));
804
            dynamic_memory[3] = cpu_to_be32(0); /* reserved */
805
            dynamic_memory[4] = cpu_to_be32(spapr_pc_dimm_node(dimms, addr));
806 807 808 809 810
            if (memory_region_present(get_system_memory(), addr)) {
                dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_ASSIGNED);
            } else {
                dynamic_memory[5] = cpu_to_be32(0);
            }
811
        } else {
812 813
            /*
             * LMB information for RMA, boot time RAM and gap b/n RAM and
814
             * device memory region -- all these are marked as reserved
815 816 817 818 819 820 821 822 823
             * and as having no valid DRC.
             */
            dynamic_memory[0] = cpu_to_be32(addr >> 32);
            dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
            dynamic_memory[2] = cpu_to_be32(0);
            dynamic_memory[3] = cpu_to_be32(0); /* reserved */
            dynamic_memory[4] = cpu_to_be32(-1);
            dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_RESERVED |
                                            SPAPR_LMB_FLAGS_DRC_INVALID);
824 825 826 827 828
        }

        cur_index += SPAPR_DR_LMB_LIST_ENTRY_SIZE;
    }
    ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory", int_buf, buf_len);
829
    g_free(int_buf);
830
    if (ret < 0) {
831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
        return -1;
    }
    return 0;
}

/*
 * Adds ibm,dynamic-reconfiguration-memory node.
 * Refer to docs/specs/ppc-spapr-hotplug.txt for the documentation
 * of this device tree node.
 */
static int spapr_populate_drconf_memory(sPAPRMachineState *spapr, void *fdt)
{
    MachineState *machine = MACHINE(spapr);
    int ret, i, offset;
    uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
    uint32_t prop_lmb_size[] = {0, cpu_to_be32(lmb_size)};
    uint32_t *int_buf, *cur_index, buf_len;
    int nr_nodes = nb_numa_nodes ? nb_numa_nodes : 1;
    MemoryDeviceInfoList *dimms = NULL;

    /*
852
     * Don't create the node if there is no device memory
853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876
     */
    if (machine->ram_size == machine->maxram_size) {
        return 0;
    }

    offset = fdt_add_subnode(fdt, 0, "ibm,dynamic-reconfiguration-memory");

    ret = fdt_setprop(fdt, offset, "ibm,lmb-size", prop_lmb_size,
                    sizeof(prop_lmb_size));
    if (ret < 0) {
        return ret;
    }

    ret = fdt_setprop_cell(fdt, offset, "ibm,memory-flags-mask", 0xff);
    if (ret < 0) {
        return ret;
    }

    ret = fdt_setprop_cell(fdt, offset, "ibm,memory-preservation-time", 0x0);
    if (ret < 0) {
        return ret;
    }

    /* ibm,dynamic-memory or ibm,dynamic-memory-v2 */
877
    dimms = qmp_memory_device_list();
878 879 880 881 882 883 884 885 886
    if (spapr_ovec_test(spapr->ov5_cas, OV5_DRMEM_V2)) {
        ret = spapr_populate_drmem_v2(spapr, fdt, offset, dimms);
    } else {
        ret = spapr_populate_drmem_v1(spapr, fdt, offset, dimms);
    }
    qapi_free_MemoryDeviceInfoList(dimms);

    if (ret < 0) {
        return ret;
887 888 889
    }

    /* ibm,associativity-lookup-arrays */
890 891 892
    buf_len = (nr_nodes * 4 + 2) * sizeof(uint32_t);
    cur_index = int_buf = g_malloc0(buf_len);

893
    cur_index = int_buf;
894
    int_buf[0] = cpu_to_be32(nr_nodes);
895 896
    int_buf[1] = cpu_to_be32(4); /* Number of entries per associativity list */
    cur_index += 2;
897
    for (i = 0; i < nr_nodes; i++) {
898 899 900 901 902 903 904 905 906 907 908 909
        uint32_t associativity[] = {
            cpu_to_be32(0x0),
            cpu_to_be32(0x0),
            cpu_to_be32(0x0),
            cpu_to_be32(i)
        };
        memcpy(cur_index, associativity, sizeof(associativity));
        cur_index += 4;
    }
    ret = fdt_setprop(fdt, offset, "ibm,associativity-lookup-arrays", int_buf,
            (cur_index - int_buf) * sizeof(uint32_t));
    g_free(int_buf);
910

911 912 913
    return ret;
}

914 915 916 917
static int spapr_dt_cas_updates(sPAPRMachineState *spapr, void *fdt,
                                sPAPROptionVector *ov5_updates)
{
    sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
918
    int ret = 0, offset;
919 920 921 922 923

    /* Generate ibm,dynamic-reconfiguration-memory node if required */
    if (spapr_ovec_test(ov5_updates, OV5_DRCONF_MEMORY)) {
        g_assert(smc->dr_lmb_enabled);
        ret = spapr_populate_drconf_memory(spapr, fdt);
924 925 926
        if (ret) {
            goto out;
        }
927 928
    }

929 930 931 932 933 934 935 936 937 938 939
    offset = fdt_path_offset(fdt, "/chosen");
    if (offset < 0) {
        offset = fdt_add_subnode(fdt, 0, "chosen");
        if (offset < 0) {
            return offset;
        }
    }
    ret = spapr_ovec_populate_dt(fdt, offset, spapr->ov5_cas,
                                 "ibm,architecture-vec-5");

out:
940 941 942
    return ret;
}

943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962
static bool spapr_hotplugged_dev_before_cas(void)
{
    Object *drc_container, *obj;
    ObjectProperty *prop;
    ObjectPropertyIterator iter;

    drc_container = container_get(object_get_root(), "/dr-connector");
    object_property_iter_init(&iter, drc_container);
    while ((prop = object_property_iter_next(&iter))) {
        if (!strstart(prop->type, "link<", NULL)) {
            continue;
        }
        obj = object_property_get_link(drc_container, prop->name, NULL);
        if (spapr_drc_needed(obj)) {
            return true;
        }
    }
    return false;
}

963 964
int spapr_h_cas_compose_response(sPAPRMachineState *spapr,
                                 target_ulong addr, target_ulong size,
965
                                 sPAPROptionVector *ov5_updates)
966 967 968 969
{
    void *fdt, *fdt_skel;
    sPAPRDeviceTreeUpdateHeader hdr = { .version_id = 1 };

970 971 972 973
    if (spapr_hotplugged_dev_before_cas()) {
        return 1;
    }

974 975 976 977 978 979 980
    if (size < sizeof(hdr) || size > FW_MAX_SIZE) {
        error_report("SLOF provided an unexpected CAS buffer size "
                     TARGET_FMT_lu " (min: %zu, max: %u)",
                     size, sizeof(hdr), FW_MAX_SIZE);
        exit(EXIT_FAILURE);
    }

981 982
    size -= sizeof(hdr);

983
    /* Create skeleton */
984 985
    fdt_skel = g_malloc0(size);
    _FDT((fdt_create(fdt_skel, size)));
986
    _FDT((fdt_finish_reservemap(fdt_skel)));
987 988 989 990 991 992 993 994
    _FDT((fdt_begin_node(fdt_skel, "")));
    _FDT((fdt_end_node(fdt_skel)));
    _FDT((fdt_finish(fdt_skel)));
    fdt = g_malloc0(size);
    _FDT((fdt_open_into(fdt_skel, fdt, size)));
    g_free(fdt_skel);

    /* Fixup cpu nodes */
995
    _FDT((spapr_fixup_cpu_dt(fdt, spapr)));
996

997 998
    if (spapr_dt_cas_updates(spapr, fdt, ov5_updates)) {
        return -1;
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
    }

    /* Pack resulting tree */
    _FDT((fdt_pack(fdt)));

    if (fdt_totalsize(fdt) + sizeof(hdr) > size) {
        trace_spapr_cas_failed(size);
        return -1;
    }

    cpu_physical_memory_write(addr, &hdr, sizeof(hdr));
    cpu_physical_memory_write(addr + sizeof(hdr), fdt, fdt_totalsize(fdt));
    trace_spapr_cas_continue(fdt_totalsize(fdt) + sizeof(hdr));
    g_free(fdt);

    return 0;
}

1017 1018 1019 1020 1021 1022
static void spapr_dt_rtas(sPAPRMachineState *spapr, void *fdt)
{
    int rtas;
    GString *hypertas = g_string_sized_new(256);
    GString *qemu_hypertas = g_string_sized_new(256);
    uint32_t refpoints[] = { cpu_to_be32(0x4), cpu_to_be32(0x4) };
1023
    uint64_t max_device_addr = MACHINE(spapr)->device_memory->base +
1024
        memory_region_size(&MACHINE(spapr)->device_memory->mr);
1025
    uint32_t lrdr_capacity[] = {
1026 1027
        cpu_to_be32(max_device_addr >> 32),
        cpu_to_be32(max_device_addr & 0xffffffff),
1028 1029 1030
        0, cpu_to_be32(SPAPR_MEMORY_BLOCK_SIZE),
        cpu_to_be32(max_cpus / smp_threads),
    };
1031 1032 1033 1034 1035 1036 1037
    uint32_t maxdomains[] = {
        cpu_to_be32(4),
        cpu_to_be32(0),
        cpu_to_be32(0),
        cpu_to_be32(0),
        cpu_to_be32(nb_numa_nodes ? nb_numa_nodes - 1 : 0),
    };
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058

    _FDT(rtas = fdt_add_subnode(fdt, 0, "rtas"));

    /* hypertas */
    add_str(hypertas, "hcall-pft");
    add_str(hypertas, "hcall-term");
    add_str(hypertas, "hcall-dabr");
    add_str(hypertas, "hcall-interrupt");
    add_str(hypertas, "hcall-tce");
    add_str(hypertas, "hcall-vio");
    add_str(hypertas, "hcall-splpar");
    add_str(hypertas, "hcall-bulk");
    add_str(hypertas, "hcall-set-mode");
    add_str(hypertas, "hcall-sprg0");
    add_str(hypertas, "hcall-copy");
    add_str(hypertas, "hcall-debug");
    add_str(qemu_hypertas, "hcall-memop1");

    if (!kvm_enabled() || kvmppc_spapr_use_multitce()) {
        add_str(hypertas, "hcall-multi-tce");
    }
D
David Gibson 已提交
1059 1060 1061 1062 1063

    if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
        add_str(hypertas, "hcall-hpt-resize");
    }

1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
    _FDT(fdt_setprop(fdt, rtas, "ibm,hypertas-functions",
                     hypertas->str, hypertas->len));
    g_string_free(hypertas, TRUE);
    _FDT(fdt_setprop(fdt, rtas, "qemu,hypertas-functions",
                     qemu_hypertas->str, qemu_hypertas->len));
    g_string_free(qemu_hypertas, TRUE);

    _FDT(fdt_setprop(fdt, rtas, "ibm,associativity-reference-points",
                     refpoints, sizeof(refpoints)));

1074 1075 1076
    _FDT(fdt_setprop(fdt, rtas, "ibm,max-associativity-domains",
                     maxdomains, sizeof(maxdomains)));

1077 1078 1079 1080 1081
    _FDT(fdt_setprop_cell(fdt, rtas, "rtas-error-log-max",
                          RTAS_ERROR_LOG_MAX));
    _FDT(fdt_setprop_cell(fdt, rtas, "rtas-event-scan-rate",
                          RTAS_EVENT_SCAN_RATE));

D
David Gibson 已提交
1082 1083
    g_assert(msi_nonbroken);
    _FDT(fdt_setprop(fdt, rtas, "ibm,change-msix-capable", NULL, 0));
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099

    /*
     * According to PAPR, rtas ibm,os-term does not guarantee a return
     * back to the guest cpu.
     *
     * While an additional ibm,extended-os-term property indicates
     * that rtas call return will always occur. Set this property.
     */
    _FDT(fdt_setprop(fdt, rtas, "ibm,extended-os-term", NULL, 0));

    _FDT(fdt_setprop(fdt, rtas, "ibm,lrdr-capacity",
                     lrdr_capacity, sizeof(lrdr_capacity)));

    spapr_dt_rtas_tokens(fdt, rtas);
}

1100 1101 1102 1103 1104
/* Prepare ibm,arch-vec-5-platform-support, which indicates the MMU features
 * that the guest may request and thus the valid values for bytes 24..26 of
 * option vector 5: */
static void spapr_dt_ov5_platform_support(void *fdt, int chosen)
{
1105 1106
    PowerPCCPU *first_ppc_cpu = POWERPC_CPU(first_cpu);

1107
    char val[2 * 4] = {
1108
        23, 0x00, /* Xive mode, filled in below. */
1109 1110 1111 1112 1113
        24, 0x00, /* Hash/Radix, filled in below. */
        25, 0x00, /* Hash options: Segment Tables == no, GTSE == no. */
        26, 0x40, /* Radix options: GTSE == yes. */
    };

1114 1115 1116 1117 1118
    if (!ppc_check_compat(first_ppc_cpu, CPU_POWERPC_LOGICAL_3_00, 0,
                          first_ppc_cpu->compat_pvr)) {
        /* If we're in a pre POWER9 compat mode then the guest should do hash */
        val[3] = 0x00; /* Hash */
    } else if (kvm_enabled()) {
1119
        if (kvmppc_has_cap_mmu_radix() && kvmppc_has_cap_mmu_hash_v3()) {
1120
            val[3] = 0x80; /* OV5_MMU_BOTH */
1121
        } else if (kvmppc_has_cap_mmu_radix()) {
1122
            val[3] = 0x40; /* OV5_MMU_RADIX_300 */
1123
        } else {
1124
            val[3] = 0x00; /* Hash */
1125 1126
        }
    } else {
1127 1128
        /* V3 MMU supports both hash and radix in tcg (with dynamic switching) */
        val[3] = 0xC0;
1129 1130 1131 1132 1133
    }
    _FDT(fdt_setprop(fdt, chosen, "ibm,arch-vec-5-platform-support",
                     val, sizeof(val)));
}

1134 1135 1136 1137 1138 1139 1140
static void spapr_dt_chosen(sPAPRMachineState *spapr, void *fdt)
{
    MachineState *machine = MACHINE(spapr);
    int chosen;
    const char *boot_device = machine->boot_order;
    char *stdout_path = spapr_vio_stdout_path(spapr->vio_bus);
    size_t cb = 0;
1141
    char *bootlist = get_boot_devices_list(&cb);
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183

    _FDT(chosen = fdt_add_subnode(fdt, 0, "chosen"));

    _FDT(fdt_setprop_string(fdt, chosen, "bootargs", machine->kernel_cmdline));
    _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-start",
                          spapr->initrd_base));
    _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-end",
                          spapr->initrd_base + spapr->initrd_size));

    if (spapr->kernel_size) {
        uint64_t kprop[2] = { cpu_to_be64(KERNEL_LOAD_ADDR),
                              cpu_to_be64(spapr->kernel_size) };

        _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel",
                         &kprop, sizeof(kprop)));
        if (spapr->kernel_le) {
            _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel-le", NULL, 0));
        }
    }
    if (boot_menu) {
        _FDT((fdt_setprop_cell(fdt, chosen, "qemu,boot-menu", boot_menu)));
    }
    _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-width", graphic_width));
    _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-height", graphic_height));
    _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-depth", graphic_depth));

    if (cb && bootlist) {
        int i;

        for (i = 0; i < cb; i++) {
            if (bootlist[i] == '\n') {
                bootlist[i] = ' ';
            }
        }
        _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-list", bootlist));
    }

    if (boot_device && strlen(boot_device)) {
        _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-device", boot_device));
    }

    if (!spapr->has_graphics && stdout_path) {
1184 1185 1186 1187 1188 1189
        /*
         * "linux,stdout-path" and "stdout" properties are deprecated by linux
         * kernel. New platforms should only use the "stdout-path" property. Set
         * the new property and continue using older property to remain
         * compatible with the existing firmware.
         */
1190
        _FDT(fdt_setprop_string(fdt, chosen, "linux,stdout-path", stdout_path));
1191
        _FDT(fdt_setprop_string(fdt, chosen, "stdout-path", stdout_path));
1192 1193
    }

1194 1195
    spapr_dt_ov5_platform_support(fdt, chosen);

1196 1197 1198 1199
    g_free(stdout_path);
    g_free(bootlist);
}

1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
static void spapr_dt_hypervisor(sPAPRMachineState *spapr, void *fdt)
{
    /* The /hypervisor node isn't in PAPR - this is a hack to allow PR
     * KVM to work under pHyp with some guest co-operation */
    int hypervisor;
    uint8_t hypercall[16];

    _FDT(hypervisor = fdt_add_subnode(fdt, 0, "hypervisor"));
    /* indicate KVM hypercall interface */
    _FDT(fdt_setprop_string(fdt, hypervisor, "compatible", "linux,kvm"));
    if (kvmppc_has_cap_fixup_hcalls()) {
        /*
         * Older KVM versions with older guest kernels were broken
         * with the magic page, don't allow the guest to map it.
         */
        if (!kvmppc_get_hypercall(first_cpu->env_ptr, hypercall,
                                  sizeof(hypercall))) {
            _FDT(fdt_setprop(fdt, hypervisor, "hcall-instructions",
                             hypercall, sizeof(hypercall)));
        }
    }
}

1223 1224 1225
static void *spapr_build_fdt(sPAPRMachineState *spapr,
                             hwaddr rtas_addr,
                             hwaddr rtas_size)
1226
{
1227
    MachineState *machine = MACHINE(spapr);
1228
    MachineClass *mc = MACHINE_GET_CLASS(machine);
B
Bharata B Rao 已提交
1229
    sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
1230
    int ret;
1231
    void *fdt;
1232
    sPAPRPHBState *phb;
1233
    char *buf;
1234

1235 1236
    fdt = g_malloc0(FDT_MAX_SIZE);
    _FDT((fdt_create_empty_tree(fdt, FDT_MAX_SIZE)));
1237

1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
    /* Root node */
    _FDT(fdt_setprop_string(fdt, 0, "device_type", "chrp"));
    _FDT(fdt_setprop_string(fdt, 0, "model", "IBM pSeries (emulated by qemu)"));
    _FDT(fdt_setprop_string(fdt, 0, "compatible", "qemu,pseries"));

    /*
     * Add info to guest to indentify which host is it being run on
     * and what is the uuid of the guest
     */
    if (kvmppc_get_host_model(&buf)) {
        _FDT(fdt_setprop_string(fdt, 0, "host-model", buf));
        g_free(buf);
    }
    if (kvmppc_get_host_serial(&buf)) {
        _FDT(fdt_setprop_string(fdt, 0, "host-serial", buf));
        g_free(buf);
    }

    buf = qemu_uuid_unparse_strdup(&qemu_uuid);

    _FDT(fdt_setprop_string(fdt, 0, "vm,uuid", buf));
    if (qemu_uuid_set) {
        _FDT(fdt_setprop_string(fdt, 0, "system-id", buf));
    }
    g_free(buf);

    if (qemu_get_vm_name()) {
        _FDT(fdt_setprop_string(fdt, 0, "ibm,partition-name",
                                qemu_get_vm_name()));
    }

    _FDT(fdt_setprop_cell(fdt, 0, "#address-cells", 2));
    _FDT(fdt_setprop_cell(fdt, 0, "#size-cells", 2));
1271

1272
    /* /interrupt controller */
1273
    spapr_dt_xics(xics_max_server_number(spapr), fdt, PHANDLE_XICP);
1274

1275 1276
    ret = spapr_populate_memory(spapr, fdt);
    if (ret < 0) {
1277
        error_report("couldn't setup memory nodes in fdt");
1278
        exit(1);
1279 1280
    }

1281 1282
    /* /vdevice */
    spapr_dt_vdevice(spapr->vio_bus, fdt);
1283

1284 1285 1286
    if (object_resolve_path_type("", TYPE_SPAPR_RNG, NULL)) {
        ret = spapr_rng_populate_dt(fdt);
        if (ret < 0) {
1287
            error_report("could not set up rng device in the fdt");
1288 1289 1290 1291
            exit(1);
        }
    }

1292
    QLIST_FOREACH(phb, &spapr->phbs, list) {
1293
        ret = spapr_populate_pci_dt(phb, PHANDLE_XICP, fdt, smc->irq->nr_msis);
1294 1295 1296 1297
        if (ret < 0) {
            error_report("couldn't setup PCI devices in fdt");
            exit(1);
        }
1298 1299
    }

1300 1301
    /* cpus */
    spapr_populate_cpus_dt_node(fdt, spapr);
1302

B
Bharata B Rao 已提交
1303 1304 1305 1306
    if (smc->dr_lmb_enabled) {
        _FDT(spapr_drc_populate_dt(fdt, 0, NULL, SPAPR_DR_CONNECTOR_TYPE_LMB));
    }

1307
    if (mc->has_hotpluggable_cpus) {
B
Bharata B Rao 已提交
1308 1309 1310 1311 1312 1313 1314 1315 1316
        int offset = fdt_path_offset(fdt, "/cpus");
        ret = spapr_drc_populate_dt(fdt, offset, NULL,
                                    SPAPR_DR_CONNECTOR_TYPE_CPU);
        if (ret < 0) {
            error_report("Couldn't set up CPU DR device tree properties");
            exit(1);
        }
    }

1317
    /* /event-sources */
1318
    spapr_dt_events(spapr, fdt);
1319

1320 1321 1322
    /* /rtas */
    spapr_dt_rtas(spapr, fdt);

1323 1324
    /* /chosen */
    spapr_dt_chosen(spapr, fdt);
1325

1326 1327 1328 1329 1330
    /* /hypervisor */
    if (kvm_enabled()) {
        spapr_dt_hypervisor(spapr, fdt);
    }

1331 1332 1333 1334 1335 1336 1337 1338
    /* Build memory reserve map */
    if (spapr->kernel_size) {
        _FDT((fdt_add_mem_rsv(fdt, KERNEL_LOAD_ADDR, spapr->kernel_size)));
    }
    if (spapr->initrd_size) {
        _FDT((fdt_add_mem_rsv(fdt, spapr->initrd_base, spapr->initrd_size)));
    }

1339 1340 1341 1342 1343 1344 1345
    /* ibm,client-architecture-support updates */
    ret = spapr_dt_cas_updates(spapr, fdt, spapr->ov5_cas);
    if (ret < 0) {
        error_report("couldn't setup CAS properties fdt");
        exit(1);
    }

1346
    return fdt;
1347 1348 1349 1350 1351 1352 1353
}

static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
{
    return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
}

1354 1355
static void emulate_spapr_hypercall(PPCVirtualHypervisor *vhyp,
                                    PowerPCCPU *cpu)
1356
{
1357 1358
    CPUPPCState *env = &cpu->env;

1359 1360 1361
    /* The TCG path should also be holding the BQL at this point */
    g_assert(qemu_mutex_iothread_locked());

1362 1363 1364 1365
    if (msr_pr) {
        hcall_dprintf("Hypercall made with MSR[PR]=1\n");
        env->gpr[3] = H_PRIVILEGE;
    } else {
1366
        env->gpr[3] = spapr_hypercall(cpu, env->gpr[3], &env->gpr[4]);
1367
    }
1368 1369
}

1370 1371 1372 1373 1374 1375 1376
static uint64_t spapr_get_patbe(PPCVirtualHypervisor *vhyp)
{
    sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);

    return spapr->patb_entry;
}

1377 1378 1379 1380 1381 1382
#define HPTE(_table, _i)   (void *)(((uint64_t *)(_table)) + ((_i) * 2))
#define HPTE_VALID(_hpte)  (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_VALID)
#define HPTE_DIRTY(_hpte)  (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_HPTE_DIRTY)
#define CLEAN_HPTE(_hpte)  ((*(uint64_t *)(_hpte)) &= tswap64(~HPTE64_V_HPTE_DIRTY))
#define DIRTY_HPTE(_hpte)  ((*(uint64_t *)(_hpte)) |= tswap64(HPTE64_V_HPTE_DIRTY))

1383 1384 1385 1386 1387
/*
 * Get the fd to access the kernel htab, re-opening it if necessary
 */
static int get_htab_fd(sPAPRMachineState *spapr)
{
1388 1389
    Error *local_err = NULL;

1390 1391 1392 1393
    if (spapr->htab_fd >= 0) {
        return spapr->htab_fd;
    }

1394
    spapr->htab_fd = kvmppc_get_htab_fd(false, 0, &local_err);
1395
    if (spapr->htab_fd < 0) {
1396
        error_report_err(local_err);
1397 1398 1399 1400 1401
    }

    return spapr->htab_fd;
}

1402
void close_htab_fd(sPAPRMachineState *spapr)
1403 1404 1405 1406 1407 1408 1409
{
    if (spapr->htab_fd >= 0) {
        close(spapr->htab_fd);
    }
    spapr->htab_fd = -1;
}

1410 1411 1412 1413 1414 1415 1416
static hwaddr spapr_hpt_mask(PPCVirtualHypervisor *vhyp)
{
    sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);

    return HTAB_SIZE(spapr) / HASH_PTEG_SIZE_64 - 1;
}

1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
static target_ulong spapr_encode_hpt_for_kvm_pr(PPCVirtualHypervisor *vhyp)
{
    sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);

    assert(kvm_enabled());

    if (!spapr->htab) {
        return 0;
    }

    return (target_ulong)(uintptr_t)spapr->htab | (spapr->htab_shift - 18);
}

1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
static const ppc_hash_pte64_t *spapr_map_hptes(PPCVirtualHypervisor *vhyp,
                                                hwaddr ptex, int n)
{
    sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
    hwaddr pte_offset = ptex * HASH_PTE_SIZE_64;

    if (!spapr->htab) {
        /*
         * HTAB is controlled by KVM. Fetch into temporary buffer
         */
        ppc_hash_pte64_t *hptes = g_malloc(n * HASH_PTE_SIZE_64);
        kvmppc_read_hptes(hptes, ptex, n);
        return hptes;
    }

    /*
     * HTAB is controlled by QEMU. Just point to the internally
     * accessible PTEG.
     */
    return (const ppc_hash_pte64_t *)(spapr->htab + pte_offset);
}

static void spapr_unmap_hptes(PPCVirtualHypervisor *vhyp,
                              const ppc_hash_pte64_t *hptes,
                              hwaddr ptex, int n)
{
    sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);

    if (!spapr->htab) {
        g_free((void *)hptes);
    }

    /* Nothing to do for qemu managed HPT */
}

static void spapr_store_hpte(PPCVirtualHypervisor *vhyp, hwaddr ptex,
                             uint64_t pte0, uint64_t pte1)
{
    sPAPRMachineState *spapr = SPAPR_MACHINE(vhyp);
    hwaddr offset = ptex * HASH_PTE_SIZE_64;

    if (!spapr->htab) {
        kvmppc_write_hpte(ptex, pte0, pte1);
    } else {
        stq_p(spapr->htab + offset, pte0);
        stq_p(spapr->htab + offset + HASH_PTE_SIZE_64 / 2, pte1);
    }
}

D
David Gibson 已提交
1479
int spapr_hpt_shift_for_ramsize(uint64_t ramsize)
1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
{
    int shift;

    /* We aim for a hash table of size 1/128 the size of RAM (rounded
     * up).  The PAPR recommendation is actually 1/64 of RAM size, but
     * that's much more than is needed for Linux guests */
    shift = ctz64(pow2ceil(ramsize)) - 7;
    shift = MAX(shift, 18); /* Minimum architected size */
    shift = MIN(shift, 46); /* Maximum architected size */
    return shift;
}

1492 1493 1494 1495 1496 1497 1498 1499
void spapr_free_hpt(sPAPRMachineState *spapr)
{
    g_free(spapr->htab);
    spapr->htab = NULL;
    spapr->htab_shift = 0;
    close_htab_fd(spapr);
}

1500 1501
void spapr_reallocate_hpt(sPAPRMachineState *spapr, int shift,
                          Error **errp)
1502
{
1503 1504 1505
    long rc;

    /* Clean up any HPT info from a previous boot */
1506
    spapr_free_hpt(spapr);
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521

    rc = kvmppc_reset_htab(shift);
    if (rc < 0) {
        /* kernel-side HPT needed, but couldn't allocate one */
        error_setg_errno(errp, errno,
                         "Failed to allocate KVM HPT of order %d (try smaller maxmem?)",
                         shift);
        /* This is almost certainly fatal, but if the caller really
         * wants to carry on with shift == 0, it's welcome to try */
    } else if (rc > 0) {
        /* kernel-side HPT allocated */
        if (rc != shift) {
            error_setg(errp,
                       "Requested order %d HPT, but kernel allocated order %ld (try smaller maxmem?)",
                       shift, rc);
1522 1523
        }

1524
        spapr->htab_shift = shift;
1525
        spapr->htab = NULL;
1526
    } else {
1527 1528 1529
        /* kernel-side HPT not needed, allocate in userspace instead */
        size_t size = 1ULL << shift;
        int i;
1530

1531 1532 1533 1534 1535
        spapr->htab = qemu_memalign(size, size);
        if (!spapr->htab) {
            error_setg_errno(errp, errno,
                             "Could not allocate HPT of order %d", shift);
            return;
1536 1537
        }

1538 1539
        memset(spapr->htab, 0, size);
        spapr->htab_shift = shift;
1540

1541 1542
        for (i = 0; i < size / HASH_PTE_SIZE_64; i++) {
            DIRTY_HPTE(HPTE(spapr->htab, i));
1543
        }
1544
    }
1545 1546
    /* We're setting up a hash table, so that means we're not radix */
    spapr->patb_entry = 0;
1547 1548
}

1549 1550
void spapr_setup_hpt_and_vrma(sPAPRMachineState *spapr)
{
1551 1552 1553 1554 1555 1556 1557
    int hpt_shift;

    if ((spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED)
        || (spapr->cas_reboot
            && !spapr_ovec_test(spapr->ov5_cas, OV5_HPT_RESIZE))) {
        hpt_shift = spapr_hpt_shift_for_ramsize(MACHINE(spapr)->maxram_size);
    } else {
1558 1559 1560 1561
        uint64_t current_ram_size;

        current_ram_size = MACHINE(spapr)->ram_size + get_plugged_memory_size();
        hpt_shift = spapr_hpt_shift_for_ramsize(current_ram_size);
1562 1563 1564
    }
    spapr_reallocate_hpt(spapr, hpt_shift, &error_fatal);

1565
    if (spapr->vrma_adjust) {
1566
        spapr->rma_size = kvmppc_rma_size(spapr_node0_size(MACHINE(spapr)),
1567 1568 1569 1570
                                          spapr->htab_shift);
    }
}

G
Greg Kurz 已提交
1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
static int spapr_reset_drcs(Object *child, void *opaque)
{
    sPAPRDRConnector *drc =
        (sPAPRDRConnector *) object_dynamic_cast(child,
                                                 TYPE_SPAPR_DR_CONNECTOR);

    if (drc) {
        spapr_drc_reset(drc);
    }

    return 0;
}

1584
static void spapr_machine_reset(void)
1585
{
1586 1587
    MachineState *machine = MACHINE(qdev_get_machine());
    sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
1588
    PowerPCCPU *first_ppc_cpu;
1589
    uint32_t rtas_limit;
1590
    hwaddr rtas_addr, fdt_addr;
1591 1592
    void *fdt;
    int rc;
1593

1594
    spapr_caps_apply(spapr);
1595

1596 1597
    first_ppc_cpu = POWERPC_CPU(first_cpu);
    if (kvm_enabled() && kvmppc_has_cap_mmu_radix() &&
1598 1599
        ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 0,
                              spapr->max_compat_pvr)) {
1600 1601 1602 1603 1604 1605
        /* If using KVM with radix mode available, VCPUs can be started
         * without a HPT because KVM will start them in radix mode.
         * Set the GR bit in PATB so that we know there is no HPT. */
        spapr->patb_entry = PATBE1_GR;
    } else {
        spapr_setup_hpt_and_vrma(spapr);
1606
    }
1607

1608 1609 1610 1611 1612 1613 1614 1615 1616
    /* if this reset wasn't generated by CAS, we should reset our
     * negotiated options and start from scratch */
    if (!spapr->cas_reboot) {
        spapr_ovec_cleanup(spapr->ov5_cas);
        spapr->ov5_cas = spapr_ovec_new();

        ppc_set_compat(first_ppc_cpu, spapr->max_compat_pvr, &error_fatal);
    }

1617 1618 1619 1620
    if (!SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) {
        spapr_irq_msi_reset(spapr);
    }

1621
    qemu_devices_reset();
G
Greg Kurz 已提交
1622 1623 1624 1625 1626 1627 1628 1629

    /* DRC reset may cause a device to be unplugged. This will cause troubles
     * if this device is used by another device (eg, a running vhost backend
     * will crash QEMU if the DIMM holding the vring goes away). To avoid such
     * situations, we reset DRCs after all devices have been reset.
     */
    object_child_foreach_recursive(object_get_root(), spapr_reset_drcs, NULL);

1630
    spapr_clear_pending_events(spapr);
1631

1632 1633 1634 1635 1636 1637
    /*
     * We place the device tree and RTAS just below either the top of the RMA,
     * or just below 2GB, whichever is lowere, so that it can be
     * processed with 32-bit real mode code if necessary
     */
    rtas_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR);
1638 1639
    rtas_addr = rtas_limit - RTAS_MAX_SIZE;
    fdt_addr = rtas_addr - FDT_MAX_SIZE;
1640

1641
    fdt = spapr_build_fdt(spapr, rtas_addr, spapr->rtas_size);
1642

D
David Gibson 已提交
1643
    spapr_load_rtas(spapr, fdt, rtas_addr);
1644

1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
    rc = fdt_pack(fdt);

    /* Should only fail if we've built a corrupted tree */
    assert(rc == 0);

    if (fdt_totalsize(fdt) > FDT_MAX_SIZE) {
        error_report("FDT too big ! 0x%x bytes (max is 0x%x)",
                     fdt_totalsize(fdt), FDT_MAX_SIZE);
        exit(1);
    }

    /* Load the fdt */
    qemu_fdt_dumpdtb(fdt, fdt_totalsize(fdt));
1658
    cpu_physical_memory_write(fdt_addr, fdt, fdt_totalsize(fdt));
1659 1660
    g_free(fdt);

1661
    /* Set up the entry state */
1662
    spapr_cpu_set_entry_state(first_ppc_cpu, SPAPR_ENTRY_POINT, fdt_addr);
1663
    first_ppc_cpu->env.gpr[5] = 0;
1664

1665
    spapr->cas_reboot = false;
1666 1667
}

1668
static void spapr_create_nvram(sPAPRMachineState *spapr)
D
David Gibson 已提交
1669
{
1670
    DeviceState *dev = qdev_create(&spapr->vio_bus->bus, "spapr-nvram");
P
Paolo Bonzini 已提交
1671
    DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
D
David Gibson 已提交
1672

P
Paolo Bonzini 已提交
1673
    if (dinfo) {
1674 1675
        qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo),
                            &error_fatal);
D
David Gibson 已提交
1676 1677 1678 1679 1680 1681 1682
    }

    qdev_init_nofail(dev);

    spapr->nvram = (struct sPAPRNVRAM *)dev;
}

1683
static void spapr_rtc_create(sPAPRMachineState *spapr)
1684
{
1685 1686 1687 1688 1689 1690 1691
    object_initialize(&spapr->rtc, sizeof(spapr->rtc), TYPE_SPAPR_RTC);
    object_property_add_child(OBJECT(spapr), "rtc", OBJECT(&spapr->rtc),
                              &error_fatal);
    object_property_set_bool(OBJECT(&spapr->rtc), true, "realized",
                              &error_fatal);
    object_property_add_alias(OBJECT(spapr), "rtc-time", OBJECT(&spapr->rtc),
                              "date", &error_fatal);
1692 1693
}

1694
/* Returns whether we want to use VGA or not */
1695
static bool spapr_vga_init(PCIBus *pci_bus, Error **errp)
1696
{
1697 1698
    switch (vga_interface_type) {
    case VGA_NONE:
1699 1700 1701
        return false;
    case VGA_DEVICE:
        return true;
1702
    case VGA_STD:
1703
    case VGA_VIRTIO:
1704
        return pci_vga_init(pci_bus) != NULL;
1705
    default:
1706 1707 1708
        error_setg(errp,
                   "Unsupported VGA mode, only -vga std or -vga virtio is supported");
        return false;
1709 1710 1711
    }
}

1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
static int spapr_pre_load(void *opaque)
{
    int rc;

    rc = spapr_caps_pre_load(opaque);
    if (rc) {
        return rc;
    }

    return 0;
}

1724 1725
static int spapr_post_load(void *opaque, int version_id)
{
1726
    sPAPRMachineState *spapr = (sPAPRMachineState *)opaque;
1727 1728
    int err = 0;

1729 1730 1731 1732 1733
    err = spapr_caps_post_migration(spapr);
    if (err) {
        return err;
    }

1734
    if (!object_dynamic_cast(OBJECT(spapr->ics), TYPE_ICS_KVM)) {
1735 1736 1737 1738
        CPUState *cs;
        CPU_FOREACH(cs) {
            PowerPCCPU *cpu = POWERPC_CPU(cs);
            icp_resend(ICP(cpu->intc));
1739 1740 1741
        }
    }

S
Stefan Weil 已提交
1742
    /* In earlier versions, there was no separate qdev for the PAPR
1743 1744 1745 1746
     * RTC, so the RTC offset was stored directly in sPAPREnvironment.
     * So when migrating from those versions, poke the incoming offset
     * value into the RTC device */
    if (version_id < 3) {
1747
        err = spapr_rtc_import_offset(&spapr->rtc, spapr->rtc_offset);
1748 1749
    }

L
Laurent Vivier 已提交
1750
    if (kvm_enabled() && spapr->patb_entry) {
1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761
        PowerPCCPU *cpu = POWERPC_CPU(first_cpu);
        bool radix = !!(spapr->patb_entry & PATBE1_GR);
        bool gtse = !!(cpu->env.spr[SPR_LPCR] & LPCR_GTSE);

        err = kvmppc_configure_v3_mmu(cpu, radix, gtse, spapr->patb_entry);
        if (err) {
            error_report("Process table config unsupported by the host");
            return -EINVAL;
        }
    }

1762 1763 1764
    return err;
}

1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
static int spapr_pre_save(void *opaque)
{
    int rc;

    rc = spapr_caps_pre_save(opaque);
    if (rc) {
        return rc;
    }

    return 0;
}

1777 1778 1779 1780 1781
static bool version_before_3(void *opaque, int version_id)
{
    return version_id < 3;
}

1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
static bool spapr_pending_events_needed(void *opaque)
{
    sPAPRMachineState *spapr = (sPAPRMachineState *)opaque;
    return !QTAILQ_EMPTY(&spapr->pending_events);
}

static const VMStateDescription vmstate_spapr_event_entry = {
    .name = "spapr_event_log_entry",
    .version_id = 1,
    .minimum_version_id = 1,
    .fields = (VMStateField[]) {
1793 1794
        VMSTATE_UINT32(summary, sPAPREventLogEntry),
        VMSTATE_UINT32(extended_length, sPAPREventLogEntry),
1795
        VMSTATE_VBUFFER_ALLOC_UINT32(extended_log, sPAPREventLogEntry, 0,
1796
                                     NULL, extended_length),
1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
        VMSTATE_END_OF_LIST()
    },
};

static const VMStateDescription vmstate_spapr_pending_events = {
    .name = "spapr_pending_events",
    .version_id = 1,
    .minimum_version_id = 1,
    .needed = spapr_pending_events_needed,
    .fields = (VMStateField[]) {
        VMSTATE_QTAILQ_V(pending_events, sPAPRMachineState, 1,
                         vmstate_spapr_event_entry, sPAPREventLogEntry, next),
        VMSTATE_END_OF_LIST()
    },
};

1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
static bool spapr_ov5_cas_needed(void *opaque)
{
    sPAPRMachineState *spapr = opaque;
    sPAPROptionVector *ov5_mask = spapr_ovec_new();
    sPAPROptionVector *ov5_legacy = spapr_ovec_new();
    sPAPROptionVector *ov5_removed = spapr_ovec_new();
    bool cas_needed;

    /* Prior to the introduction of sPAPROptionVector, we had two option
     * vectors we dealt with: OV5_FORM1_AFFINITY, and OV5_DRCONF_MEMORY.
     * Both of these options encode machine topology into the device-tree
     * in such a way that the now-booted OS should still be able to interact
     * appropriately with QEMU regardless of what options were actually
     * negotiatied on the source side.
     *
     * As such, we can avoid migrating the CAS-negotiated options if these
     * are the only options available on the current machine/platform.
     * Since these are the only options available for pseries-2.7 and
     * earlier, this allows us to maintain old->new/new->old migration
     * compatibility.
     *
     * For QEMU 2.8+, there are additional CAS-negotiatable options available
     * via default pseries-2.8 machines and explicit command-line parameters.
     * Some of these options, like OV5_HP_EVT, *do* require QEMU to be aware
     * of the actual CAS-negotiated values to continue working properly. For
     * example, availability of memory unplug depends on knowing whether
     * OV5_HP_EVT was negotiated via CAS.
     *
     * Thus, for any cases where the set of available CAS-negotiatable
     * options extends beyond OV5_FORM1_AFFINITY and OV5_DRCONF_MEMORY, we
1843 1844
     * include the CAS-negotiated options in the migration stream, unless
     * if they affect boot time behaviour only.
1845 1846 1847
     */
    spapr_ovec_set(ov5_mask, OV5_FORM1_AFFINITY);
    spapr_ovec_set(ov5_mask, OV5_DRCONF_MEMORY);
1848
    spapr_ovec_set(ov5_mask, OV5_DRMEM_V2);
1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876

    /* spapr_ovec_diff returns true if bits were removed. we avoid using
     * the mask itself since in the future it's possible "legacy" bits may be
     * removed via machine options, which could generate a false positive
     * that breaks migration.
     */
    spapr_ovec_intersect(ov5_legacy, spapr->ov5, ov5_mask);
    cas_needed = spapr_ovec_diff(ov5_removed, spapr->ov5, ov5_legacy);

    spapr_ovec_cleanup(ov5_mask);
    spapr_ovec_cleanup(ov5_legacy);
    spapr_ovec_cleanup(ov5_removed);

    return cas_needed;
}

static const VMStateDescription vmstate_spapr_ov5_cas = {
    .name = "spapr_option_vector_ov5_cas",
    .version_id = 1,
    .minimum_version_id = 1,
    .needed = spapr_ov5_cas_needed,
    .fields = (VMStateField[]) {
        VMSTATE_STRUCT_POINTER_V(ov5_cas, sPAPRMachineState, 1,
                                 vmstate_spapr_ovec, sPAPROptionVector),
        VMSTATE_END_OF_LIST()
    },
};

1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894
static bool spapr_patb_entry_needed(void *opaque)
{
    sPAPRMachineState *spapr = opaque;

    return !!spapr->patb_entry;
}

static const VMStateDescription vmstate_spapr_patb_entry = {
    .name = "spapr_patb_entry",
    .version_id = 1,
    .minimum_version_id = 1,
    .needed = spapr_patb_entry_needed,
    .fields = (VMStateField[]) {
        VMSTATE_UINT64(patb_entry, sPAPRMachineState),
        VMSTATE_END_OF_LIST()
    },
};

1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912
static bool spapr_irq_map_needed(void *opaque)
{
    sPAPRMachineState *spapr = opaque;

    return spapr->irq_map && !bitmap_empty(spapr->irq_map, spapr->irq_map_nr);
}

static const VMStateDescription vmstate_spapr_irq_map = {
    .name = "spapr_irq_map",
    .version_id = 1,
    .minimum_version_id = 1,
    .needed = spapr_irq_map_needed,
    .fields = (VMStateField[]) {
        VMSTATE_BITMAP(irq_map, sPAPRMachineState, 0, irq_map_nr),
        VMSTATE_END_OF_LIST()
    },
};

1913 1914
static const VMStateDescription vmstate_spapr = {
    .name = "spapr",
1915
    .version_id = 3,
1916
    .minimum_version_id = 1,
1917
    .pre_load = spapr_pre_load,
1918
    .post_load = spapr_post_load,
1919
    .pre_save = spapr_pre_save,
1920
    .fields = (VMStateField[]) {
1921 1922
        /* used to be @next_irq */
        VMSTATE_UNUSED_BUFFER(version_before_3, 0, 4),
1923 1924

        /* RTC offset */
1925
        VMSTATE_UINT64_TEST(rtc_offset, sPAPRMachineState, version_before_3),
1926

1927
        VMSTATE_PPC_TIMEBASE_V(tb, sPAPRMachineState, 2),
1928 1929
        VMSTATE_END_OF_LIST()
    },
1930 1931
    .subsections = (const VMStateDescription*[]) {
        &vmstate_spapr_ov5_cas,
1932
        &vmstate_spapr_patb_entry,
1933
        &vmstate_spapr_pending_events,
1934 1935 1936
        &vmstate_spapr_cap_htm,
        &vmstate_spapr_cap_vsx,
        &vmstate_spapr_cap_dfp,
1937
        &vmstate_spapr_cap_cfpc,
1938
        &vmstate_spapr_cap_sbbc,
1939
        &vmstate_spapr_cap_ibs,
1940
        &vmstate_spapr_irq_map,
1941
        &vmstate_spapr_cap_nested_kvm_hv,
1942 1943
        NULL
    }
1944 1945 1946 1947
};

static int htab_save_setup(QEMUFile *f, void *opaque)
{
1948
    sPAPRMachineState *spapr = opaque;
1949 1950

    /* "Iteration" header */
1951 1952 1953 1954 1955
    if (!spapr->htab_shift) {
        qemu_put_be32(f, -1);
    } else {
        qemu_put_be32(f, spapr->htab_shift);
    }
1956

1957 1958 1959 1960
    if (spapr->htab) {
        spapr->htab_save_index = 0;
        spapr->htab_first_pass = true;
    } else {
1961 1962 1963
        if (spapr->htab_shift) {
            assert(kvm_enabled());
        }
1964 1965 1966
    }


1967 1968 1969
    return 0;
}

1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986
static void htab_save_chunk(QEMUFile *f, sPAPRMachineState *spapr,
                            int chunkstart, int n_valid, int n_invalid)
{
    qemu_put_be32(f, chunkstart);
    qemu_put_be16(f, n_valid);
    qemu_put_be16(f, n_invalid);
    qemu_put_buffer(f, HPTE(spapr->htab, chunkstart),
                    HASH_PTE_SIZE_64 * n_valid);
}

static void htab_save_end_marker(QEMUFile *f)
{
    qemu_put_be32(f, 0);
    qemu_put_be16(f, 0);
    qemu_put_be16(f, 0);
}

1987
static void htab_save_first_pass(QEMUFile *f, sPAPRMachineState *spapr,
1988 1989
                                 int64_t max_ns)
{
1990
    bool has_timeout = max_ns != -1;
1991 1992
    int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
    int index = spapr->htab_save_index;
1993
    int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
1994 1995 1996 1997 1998 1999 2000 2001 2002 2003

    assert(spapr->htab_first_pass);

    do {
        int chunkstart;

        /* Consume invalid HPTEs */
        while ((index < htabslots)
               && !HPTE_VALID(HPTE(spapr->htab, index))) {
            CLEAN_HPTE(HPTE(spapr->htab, index));
M
Marc-André Lureau 已提交
2004
            index++;
2005 2006 2007 2008
        }

        /* Consume valid HPTEs */
        chunkstart = index;
2009
        while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
2010 2011
               && HPTE_VALID(HPTE(spapr->htab, index))) {
            CLEAN_HPTE(HPTE(spapr->htab, index));
M
Marc-André Lureau 已提交
2012
            index++;
2013 2014 2015 2016 2017
        }

        if (index > chunkstart) {
            int n_valid = index - chunkstart;

2018
            htab_save_chunk(f, spapr, chunkstart, n_valid, 0);
2019

2020 2021
            if (has_timeout &&
                (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034
                break;
            }
        }
    } while ((index < htabslots) && !qemu_file_rate_limit(f));

    if (index >= htabslots) {
        assert(index == htabslots);
        index = 0;
        spapr->htab_first_pass = false;
    }
    spapr->htab_save_index = index;
}

2035
static int htab_save_later_pass(QEMUFile *f, sPAPRMachineState *spapr,
2036
                                int64_t max_ns)
2037 2038 2039 2040 2041
{
    bool final = max_ns < 0;
    int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
    int examined = 0, sent = 0;
    int index = spapr->htab_save_index;
2042
    int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057

    assert(!spapr->htab_first_pass);

    do {
        int chunkstart, invalidstart;

        /* Consume non-dirty HPTEs */
        while ((index < htabslots)
               && !HPTE_DIRTY(HPTE(spapr->htab, index))) {
            index++;
            examined++;
        }

        chunkstart = index;
        /* Consume valid dirty HPTEs */
2058
        while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
2059 2060 2061 2062 2063 2064 2065 2066 2067
               && HPTE_DIRTY(HPTE(spapr->htab, index))
               && HPTE_VALID(HPTE(spapr->htab, index))) {
            CLEAN_HPTE(HPTE(spapr->htab, index));
            index++;
            examined++;
        }

        invalidstart = index;
        /* Consume invalid dirty HPTEs */
2068
        while ((index < htabslots) && (index - invalidstart < USHRT_MAX)
2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
               && HPTE_DIRTY(HPTE(spapr->htab, index))
               && !HPTE_VALID(HPTE(spapr->htab, index))) {
            CLEAN_HPTE(HPTE(spapr->htab, index));
            index++;
            examined++;
        }

        if (index > chunkstart) {
            int n_valid = invalidstart - chunkstart;
            int n_invalid = index - invalidstart;

2080
            htab_save_chunk(f, spapr, chunkstart, n_valid, n_invalid);
2081 2082
            sent += index - chunkstart;

2083
            if (!final && (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104
                break;
            }
        }

        if (examined >= htabslots) {
            break;
        }

        if (index >= htabslots) {
            assert(index == htabslots);
            index = 0;
        }
    } while ((examined < htabslots) && (!qemu_file_rate_limit(f) || final));

    if (index >= htabslots) {
        assert(index == htabslots);
        index = 0;
    }

    spapr->htab_save_index = index;

2105
    return (examined >= htabslots) && (sent == 0) ? 1 : 0;
2106 2107
}

2108 2109 2110
#define MAX_ITERATION_NS    5000000 /* 5 ms */
#define MAX_KVM_BUF_SIZE    2048

2111 2112
static int htab_save_iterate(QEMUFile *f, void *opaque)
{
2113
    sPAPRMachineState *spapr = opaque;
2114
    int fd;
2115
    int rc = 0;
2116 2117

    /* Iteration header */
2118 2119
    if (!spapr->htab_shift) {
        qemu_put_be32(f, -1);
L
Laurent Vivier 已提交
2120
        return 1;
2121 2122 2123
    } else {
        qemu_put_be32(f, 0);
    }
2124

2125 2126 2127
    if (!spapr->htab) {
        assert(kvm_enabled());

2128 2129 2130
        fd = get_htab_fd(spapr);
        if (fd < 0) {
            return fd;
2131 2132
        }

2133
        rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, MAX_ITERATION_NS);
2134 2135 2136 2137
        if (rc < 0) {
            return rc;
        }
    } else  if (spapr->htab_first_pass) {
2138 2139
        htab_save_first_pass(f, spapr, MAX_ITERATION_NS);
    } else {
2140
        rc = htab_save_later_pass(f, spapr, MAX_ITERATION_NS);
2141 2142
    }

2143
    htab_save_end_marker(f);
2144

2145
    return rc;
2146 2147 2148 2149
}

static int htab_save_complete(QEMUFile *f, void *opaque)
{
2150
    sPAPRMachineState *spapr = opaque;
2151
    int fd;
2152 2153

    /* Iteration header */
2154 2155 2156 2157 2158 2159
    if (!spapr->htab_shift) {
        qemu_put_be32(f, -1);
        return 0;
    } else {
        qemu_put_be32(f, 0);
    }
2160

2161 2162 2163 2164 2165
    if (!spapr->htab) {
        int rc;

        assert(kvm_enabled());

2166 2167 2168
        fd = get_htab_fd(spapr);
        if (fd < 0) {
            return fd;
2169 2170
        }

2171
        rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, -1);
2172 2173 2174 2175
        if (rc < 0) {
            return rc;
        }
    } else {
2176 2177 2178
        if (spapr->htab_first_pass) {
            htab_save_first_pass(f, spapr, -1);
        }
2179 2180
        htab_save_later_pass(f, spapr, -1);
    }
2181 2182

    /* End marker */
2183
    htab_save_end_marker(f);
2184 2185 2186 2187 2188 2189

    return 0;
}

static int htab_load(QEMUFile *f, void *opaque, int version_id)
{
2190
    sPAPRMachineState *spapr = opaque;
2191
    uint32_t section_hdr;
2192
    int fd = -1;
2193
    Error *local_err = NULL;
2194 2195

    if (version_id < 1 || version_id > 1) {
2196
        error_report("htab_load() bad version");
2197 2198 2199 2200 2201
        return -EINVAL;
    }

    section_hdr = qemu_get_be32(f);

2202 2203 2204 2205 2206
    if (section_hdr == -1) {
        spapr_free_hpt(spapr);
        return 0;
    }

2207
    if (section_hdr) {
2208 2209 2210 2211
        /* First section gives the htab size */
        spapr_reallocate_hpt(spapr, section_hdr, &local_err);
        if (local_err) {
            error_report_err(local_err);
2212 2213 2214 2215 2216
            return -EINVAL;
        }
        return 0;
    }

2217 2218 2219
    if (!spapr->htab) {
        assert(kvm_enabled());

2220
        fd = kvmppc_get_htab_fd(true, 0, &local_err);
2221
        if (fd < 0) {
2222
            error_report_err(local_err);
2223
            return fd;
2224 2225 2226
        }
    }

2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239
    while (true) {
        uint32_t index;
        uint16_t n_valid, n_invalid;

        index = qemu_get_be32(f);
        n_valid = qemu_get_be16(f);
        n_invalid = qemu_get_be16(f);

        if ((index == 0) && (n_valid == 0) && (n_invalid == 0)) {
            /* End of Stream */
            break;
        }

2240
        if ((index + n_valid + n_invalid) >
2241 2242
            (HTAB_SIZE(spapr) / HASH_PTE_SIZE_64)) {
            /* Bad index in stream */
2243 2244 2245
            error_report(
                "htab_load() bad index %d (%hd+%hd entries) in htab stream (htab_shift=%d)",
                index, n_valid, n_invalid, spapr->htab_shift);
2246 2247 2248
            return -EINVAL;
        }

2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
        if (spapr->htab) {
            if (n_valid) {
                qemu_get_buffer(f, HPTE(spapr->htab, index),
                                HASH_PTE_SIZE_64 * n_valid);
            }
            if (n_invalid) {
                memset(HPTE(spapr->htab, index + n_valid), 0,
                       HASH_PTE_SIZE_64 * n_invalid);
            }
        } else {
            int rc;

            assert(fd >= 0);

            rc = kvmppc_load_htab_chunk(f, fd, index, n_valid, n_invalid);
            if (rc < 0) {
                return rc;
            }
2267 2268 2269
        }
    }

2270 2271 2272 2273 2274
    if (!spapr->htab) {
        assert(fd >= 0);
        close(fd);
    }

2275 2276 2277
    return 0;
}

2278
static void htab_save_cleanup(void *opaque)
2279 2280 2281 2282 2283 2284
{
    sPAPRMachineState *spapr = opaque;

    close_htab_fd(spapr);
}

2285
static SaveVMHandlers savevm_htab_handlers = {
2286
    .save_setup = htab_save_setup,
2287
    .save_live_iterate = htab_save_iterate,
2288
    .save_live_complete_precopy = htab_save_complete,
2289
    .save_cleanup = htab_save_cleanup,
2290 2291 2292
    .load_state = htab_load,
};

2293 2294 2295
static void spapr_boot_set(void *opaque, const char *boot_device,
                           Error **errp)
{
2296
    MachineState *machine = MACHINE(opaque);
2297 2298 2299
    machine->boot_order = g_strdup(boot_device);
}

D
David Gibson 已提交
2300 2301 2302 2303
static void spapr_create_lmb_dr_connectors(sPAPRMachineState *spapr)
{
    MachineState *machine = MACHINE(spapr);
    uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
2304
    uint32_t nr_lmbs = (machine->maxram_size - machine->ram_size)/lmb_size;
D
David Gibson 已提交
2305 2306 2307 2308 2309
    int i;

    for (i = 0; i < nr_lmbs; i++) {
        uint64_t addr;

2310
        addr = i * lmb_size + machine->device_memory->base;
D
David Gibson 已提交
2311 2312
        spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_LMB,
                               addr / lmb_size);
D
David Gibson 已提交
2313 2314 2315 2316 2317 2318 2319 2320
    }
}

/*
 * If RAM size, maxmem size and individual node mem sizes aren't aligned
 * to SPAPR_MEMORY_BLOCK_SIZE(256MB), then refuse to start the guest
 * since we can't support such unaligned sizes with DRCONF_MEMORY.
 */
2321
static void spapr_validate_node_memory(MachineState *machine, Error **errp)
D
David Gibson 已提交
2322 2323 2324
{
    int i;

2325 2326
    if (machine->ram_size % SPAPR_MEMORY_BLOCK_SIZE) {
        error_setg(errp, "Memory size 0x" RAM_ADDR_FMT
2327
                   " is not aligned to %" PRIu64 " MiB",
2328
                   machine->ram_size,
2329
                   SPAPR_MEMORY_BLOCK_SIZE / MiB);
2330 2331 2332 2333 2334
        return;
    }

    if (machine->maxram_size % SPAPR_MEMORY_BLOCK_SIZE) {
        error_setg(errp, "Maximum memory size 0x" RAM_ADDR_FMT
2335
                   " is not aligned to %" PRIu64 " MiB",
2336
                   machine->ram_size,
2337
                   SPAPR_MEMORY_BLOCK_SIZE / MiB);
2338
        return;
D
David Gibson 已提交
2339 2340 2341 2342
    }

    for (i = 0; i < nb_numa_nodes; i++) {
        if (numa_info[i].node_mem % SPAPR_MEMORY_BLOCK_SIZE) {
2343 2344
            error_setg(errp,
                       "Node %d memory size 0x%" PRIx64
2345
                       " is not aligned to %" PRIu64 " MiB",
2346
                       i, numa_info[i].node_mem,
2347
                       SPAPR_MEMORY_BLOCK_SIZE / MiB);
2348
            return;
D
David Gibson 已提交
2349 2350 2351 2352
        }
    }
}

2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
/* find cpu slot in machine->possible_cpus by core_id */
static CPUArchId *spapr_find_cpu_slot(MachineState *ms, uint32_t id, int *idx)
{
    int index = id / smp_threads;

    if (index >= ms->possible_cpus->len) {
        return NULL;
    }
    if (idx) {
        *idx = index;
    }
    return &ms->possible_cpus->cpus[index];
}

2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
static void spapr_set_vsmt_mode(sPAPRMachineState *spapr, Error **errp)
{
    Error *local_err = NULL;
    bool vsmt_user = !!spapr->vsmt;
    int kvm_smt = kvmppc_smt_threads();
    int ret;

    if (!kvm_enabled() && (smp_threads > 1)) {
        error_setg(&local_err, "TCG cannot support more than 1 thread/core "
                     "on a pseries machine");
        goto out;
    }
    if (!is_power_of_2(smp_threads)) {
        error_setg(&local_err, "Cannot support %d threads/core on a pseries "
                     "machine because it must be a power of 2", smp_threads);
        goto out;
    }

    /* Detemine the VSMT mode to use: */
    if (vsmt_user) {
        if (spapr->vsmt < smp_threads) {
            error_setg(&local_err, "Cannot support VSMT mode %d"
                         " because it must be >= threads/core (%d)",
                         spapr->vsmt, smp_threads);
            goto out;
        }
        /* In this case, spapr->vsmt has been set by the command line */
    } else {
2395 2396 2397 2398 2399 2400 2401
        /*
         * Default VSMT value is tricky, because we need it to be as
         * consistent as possible (for migration), but this requires
         * changing it for at least some existing cases.  We pick 8 as
         * the value that we'd get with KVM on POWER8, the
         * overwhelmingly common case in production systems.
         */
2402
        spapr->vsmt = MAX(8, smp_threads);
2403 2404 2405 2406 2407 2408
    }

    /* KVM: If necessary, set the SMT mode: */
    if (kvm_enabled() && (spapr->vsmt != kvm_smt)) {
        ret = kvmppc_set_smt_threads(spapr->vsmt);
        if (ret) {
2409
            /* Looks like KVM isn't able to change VSMT mode */
2410 2411 2412
            error_setg(&local_err,
                       "Failed to set KVM's VSMT mode to %d (errno %d)",
                       spapr->vsmt, ret);
2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
            /* We can live with that if the default one is big enough
             * for the number of threads, and a submultiple of the one
             * we want.  In this case we'll waste some vcpu ids, but
             * behaviour will be correct */
            if ((kvm_smt >= smp_threads) && ((spapr->vsmt % kvm_smt) == 0)) {
                warn_report_err(local_err);
                local_err = NULL;
                goto out;
            } else {
                if (!vsmt_user) {
                    error_append_hint(&local_err,
                                      "On PPC, a VM with %d threads/core"
                                      " on a host with %d threads/core"
                                      " requires the use of VSMT mode %d.\n",
                                      smp_threads, kvm_smt, spapr->vsmt);
                }
                kvmppc_hint_smt_possible(&local_err);
                goto out;
2431 2432 2433 2434 2435 2436 2437 2438
            }
        }
    }
    /* else TCG: nothing to do currently */
out:
    error_propagate(errp, local_err);
}

2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506
static void spapr_init_cpus(sPAPRMachineState *spapr)
{
    MachineState *machine = MACHINE(spapr);
    MachineClass *mc = MACHINE_GET_CLASS(machine);
    sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
    const char *type = spapr_get_cpu_core_type(machine->cpu_type);
    const CPUArchIdList *possible_cpus;
    int boot_cores_nr = smp_cpus / smp_threads;
    int i;

    possible_cpus = mc->possible_cpu_arch_ids(machine);
    if (mc->has_hotpluggable_cpus) {
        if (smp_cpus % smp_threads) {
            error_report("smp_cpus (%u) must be multiple of threads (%u)",
                         smp_cpus, smp_threads);
            exit(1);
        }
        if (max_cpus % smp_threads) {
            error_report("max_cpus (%u) must be multiple of threads (%u)",
                         max_cpus, smp_threads);
            exit(1);
        }
    } else {
        if (max_cpus != smp_cpus) {
            error_report("This machine version does not support CPU hotplug");
            exit(1);
        }
        boot_cores_nr = possible_cpus->len;
    }

    /* VSMT must be set in order to be able to compute VCPU ids, ie to
     * call xics_max_server_number() or spapr_vcpu_id().
     */
    spapr_set_vsmt_mode(spapr, &error_fatal);

    if (smc->pre_2_10_has_unused_icps) {
        int i;

        for (i = 0; i < xics_max_server_number(spapr); i++) {
            /* Dummy entries get deregistered when real ICPState objects
             * are registered during CPU core hotplug.
             */
            pre_2_10_vmstate_register_dummy_icp(i);
        }
    }

    for (i = 0; i < possible_cpus->len; i++) {
        int core_id = i * smp_threads;

        if (mc->has_hotpluggable_cpus) {
            spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_CPU,
                                   spapr_vcpu_id(spapr, core_id));
        }

        if (i < boot_cores_nr) {
            Object *core  = object_new(type);
            int nr_threads = smp_threads;

            /* Handle the partially filled core for older machine types */
            if ((i + 1) * smp_threads >= smp_cpus) {
                nr_threads = smp_cpus - i * smp_threads;
            }

            object_property_set_int(core, nr_threads, "nr-threads",
                                    &error_fatal);
            object_property_set_int(core, core_id, CPU_CORE_PROP_CORE_ID,
                                    &error_fatal);
            object_property_set_bool(core, true, "realized", &error_fatal);
2507 2508

            object_unref(core);
2509 2510 2511 2512
        }
    }
}

2513
/* pSeries LPAR / sPAPR hardware init */
2514
static void spapr_machine_init(MachineState *machine)
2515
{
2516
    sPAPRMachineState *spapr = SPAPR_MACHINE(machine);
D
David Gibson 已提交
2517
    sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
2518 2519
    const char *kernel_filename = machine->kernel_filename;
    const char *initrd_filename = machine->initrd_filename;
2520
    PCIHostState *phb;
2521
    int i;
A
Avi Kivity 已提交
2522 2523
    MemoryRegion *sysmem = get_system_memory();
    MemoryRegion *ram = g_new(MemoryRegion, 1);
2524
    hwaddr node0_size = spapr_node0_size(machine);
2525
    long load_limit, fw_size;
2526
    char *filename;
D
David Gibson 已提交
2527
    Error *resize_hpt_err = NULL;
2528

2529
    msi_nonbroken = true;
2530

2531
    QLIST_INIT(&spapr->phbs);
2532
    QTAILQ_INIT(&spapr->pending_dimm_unplugs);
2533

2534 2535 2536
    /* Determine capabilities to run with */
    spapr_caps_init(spapr);

D
David Gibson 已提交
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
    kvmppc_check_papr_resize_hpt(&resize_hpt_err);
    if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DEFAULT) {
        /*
         * If the user explicitly requested a mode we should either
         * supply it, or fail completely (which we do below).  But if
         * it's not set explicitly, we reset our mode to something
         * that works
         */
        if (resize_hpt_err) {
            spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
            error_free(resize_hpt_err);
            resize_hpt_err = NULL;
        } else {
            spapr->resize_hpt = smc->resize_hpt_default;
        }
    }

    assert(spapr->resize_hpt != SPAPR_RESIZE_HPT_DEFAULT);

    if ((spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) && resize_hpt_err) {
        /*
         * User requested HPT resize, but this host can't supply it.  Bail out
         */
        error_report_err(resize_hpt_err);
        exit(1);
    }

2564
    spapr->rma_size = node0_size;
2565

2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577
    /* With KVM, we don't actually know whether KVM supports an
     * unbounded RMA (PR KVM) or is limited by the hash table size
     * (HV KVM using VRMA), so we always assume the latter
     *
     * In that case, we also limit the initial allocations for RTAS
     * etc... to 256M since we have no way to know what the VRMA size
     * is going to be as it depends on the size of the hash table
     * which isn't determined yet.
     */
    if (kvm_enabled()) {
        spapr->vrma_adjust = 1;
        spapr->rma_size = MIN(spapr->rma_size, 0x10000000);
2578
    }
2579

2580 2581 2582 2583 2584 2585
    /* Actually we don't support unbounded RMA anymore since we added
     * proper emulation of HV mode. The max we can get is 16G which
     * also happens to be what we configure for PAPR mode so make sure
     * we don't do anything bigger than that
     */
    spapr->rma_size = MIN(spapr->rma_size, 0x400000000ull);
2586

2587
    if (spapr->rma_size > node0_size) {
2588 2589
        error_report("Numa node 0 has to span the RMA (%#08"HWADDR_PRIx")",
                     spapr->rma_size);
2590 2591 2592
        exit(1);
    }

2593 2594
    /* Setup a load limit for the ramdisk leaving room for SLOF and FDT */
    load_limit = MIN(spapr->rma_size, RTAS_MAX_ADDR) - FW_OVERHEAD;
2595

2596
    /* Set up Interrupt Controller before we create the VCPUs */
2597
    smc->irq->init(spapr, &error_fatal);
2598

G
Greg Kurz 已提交
2599 2600
    /* Set up containers for ibm,client-architecture-support negotiated options
     */
2601 2602 2603
    spapr->ov5 = spapr_ovec_new();
    spapr->ov5_cas = spapr_ovec_new();

D
David Gibson 已提交
2604
    if (smc->dr_lmb_enabled) {
2605
        spapr_ovec_set(spapr->ov5, OV5_DRCONF_MEMORY);
2606
        spapr_validate_node_memory(machine, &error_fatal);
D
David Gibson 已提交
2607 2608
    }

2609 2610
    spapr_ovec_set(spapr->ov5, OV5_FORM1_AFFINITY);

2611 2612 2613 2614 2615
    /* advertise support for dedicated HP event source to guests */
    if (spapr->use_hotplug_event_source) {
        spapr_ovec_set(spapr->ov5, OV5_HP_EVT);
    }

2616 2617 2618 2619 2620
    /* advertise support for HPT resizing */
    if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
        spapr_ovec_set(spapr->ov5, OV5_HPT_RESIZE);
    }

2621 2622 2623
    /* advertise support for ibm,dyamic-memory-v2 */
    spapr_ovec_set(spapr->ov5, OV5_DRMEM_V2);

2624
    /* init CPUs */
2625
    spapr_init_cpus(spapr);
2626

2627
    if ((!kvm_enabled() || kvmppc_has_cap_mmu_radix()) &&
2628 2629
        ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 0,
                              spapr->max_compat_pvr)) {
2630 2631 2632 2633 2634
        /* KVM and TCG always allow GTSE with radix... */
        spapr_ovec_set(spapr->ov5, OV5_MMU_RADIX_GTSE);
    }
    /* ... but not with hash (currently). */

2635 2636 2637
    if (kvm_enabled()) {
        /* Enable H_LOGICAL_CI_* so SLOF can talk to in-kernel devices */
        kvmppc_enable_logical_ci_hcalls();
2638
        kvmppc_enable_set_mode_hcall();
2639 2640 2641

        /* H_CLEAR_MOD/_REF are mandatory in PAPR, but off by default */
        kvmppc_enable_clear_ref_mod_hcalls();
2642 2643
    }

2644
    /* allocate RAM */
2645
    memory_region_allocate_system_memory(ram, NULL, "ppc_spapr.ram",
2646
                                         machine->ram_size);
2647
    memory_region_add_subregion(sysmem, 0, ram);
2648

2649 2650 2651
    /* always allocate the device memory information */
    machine->device_memory = g_malloc0(sizeof(*machine->device_memory));

2652 2653
    /* initialize hotplug memory address space */
    if (machine->ram_size < machine->maxram_size) {
2654
        ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size;
2655 2656 2657 2658 2659 2660 2661
        /*
         * Limit the number of hotpluggable memory slots to half the number
         * slots that KVM supports, leaving the other half for PCI and other
         * devices. However ensure that number of slots doesn't drop below 32.
         */
        int max_memslots = kvm_enabled() ? kvm_get_max_memslots() / 2 :
                           SPAPR_MAX_RAM_SLOTS;
2662

2663 2664 2665 2666
        if (max_memslots < SPAPR_MAX_RAM_SLOTS) {
            max_memslots = SPAPR_MAX_RAM_SLOTS;
        }
        if (machine->ram_slots > max_memslots) {
2667 2668
            error_report("Specified number of memory slots %"
                         PRIu64" exceeds max supported %d",
2669
                         machine->ram_slots, max_memslots);
2670
            exit(1);
2671 2672
        }

2673
        machine->device_memory->base = ROUND_UP(machine->ram_size,
2674
                                                SPAPR_DEVICE_MEM_ALIGN);
2675
        memory_region_init(&machine->device_memory->mr, OBJECT(spapr),
2676
                           "device-memory", device_mem_size);
2677 2678
        memory_region_add_subregion(sysmem, machine->device_memory->base,
                                    &machine->device_memory->mr);
2679 2680
    }

D
David Gibson 已提交
2681 2682 2683 2684
    if (smc->dr_lmb_enabled) {
        spapr_create_lmb_dr_connectors(spapr);
    }

2685
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, "spapr-rtas.bin");
2686
    if (!filename) {
2687
        error_report("Could not find LPAR rtas '%s'", "spapr-rtas.bin");
2688 2689
        exit(1);
    }
2690
    spapr->rtas_size = get_image_size(filename);
2691 2692 2693 2694
    if (spapr->rtas_size < 0) {
        error_report("Could not get size of LPAR rtas '%s'", filename);
        exit(1);
    }
2695 2696
    spapr->rtas_blob = g_malloc(spapr->rtas_size);
    if (load_image_size(filename, spapr->rtas_blob, spapr->rtas_size) < 0) {
2697
        error_report("Could not load LPAR rtas '%s'", filename);
2698 2699
        exit(1);
    }
2700
    if (spapr->rtas_size > RTAS_MAX_SIZE) {
2701 2702
        error_report("RTAS too big ! 0x%zx bytes (max is 0x%x)",
                     (size_t)spapr->rtas_size, RTAS_MAX_SIZE);
2703 2704
        exit(1);
    }
2705
    g_free(filename);
2706

2707
    /* Set up RTAS event infrastructure */
2708 2709
    spapr_events_init(spapr);

2710
    /* Set up the RTC RTAS interfaces */
2711
    spapr_rtc_create(spapr);
2712

2713
    /* Set up VIO bus */
2714 2715
    spapr->vio_bus = spapr_vio_bus_init();

2716
    for (i = 0; i < serial_max_hds(); i++) {
2717 2718
        if (serial_hd(i)) {
            spapr_vty_create(spapr->vio_bus, serial_hd(i));
2719 2720
        }
    }
2721

D
David Gibson 已提交
2722 2723 2724
    /* We always have at least the nvram device on VIO */
    spapr_create_nvram(spapr);

2725
    /* Set up PCI */
2726 2727
    spapr_pci_rtas_init();

2728
    phb = spapr_create_phb(spapr, 0);
2729

P
Paolo Bonzini 已提交
2730
    for (i = 0; i < nb_nics; i++) {
2731 2732 2733
        NICInfo *nd = &nd_table[i];

        if (!nd->model) {
2734
            nd->model = g_strdup("spapr-vlan");
2735 2736
        }

2737 2738
        if (g_str_equal(nd->model, "spapr-vlan") ||
            g_str_equal(nd->model, "ibmveth")) {
2739
            spapr_vlan_create(spapr->vio_bus, nd);
2740
        } else {
2741
            pci_nic_init_nofail(&nd_table[i], phb->bus, nd->model, NULL);
2742 2743 2744
        }
    }

2745
    for (i = 0; i <= drive_get_max_bus(IF_SCSI); i++) {
2746
        spapr_vscsi_create(spapr->vio_bus);
2747 2748
    }

2749
    /* Graphics */
2750
    if (spapr_vga_init(phb->bus, &error_fatal)) {
2751
        spapr->has_graphics = true;
2752
        machine->usb |= defaults_enabled() && !machine->usb_disabled;
2753 2754
    }

2755
    if (machine->usb) {
2756 2757 2758 2759 2760
        if (smc->use_ohci_by_default) {
            pci_create_simple(phb->bus, -1, "pci-ohci");
        } else {
            pci_create_simple(phb->bus, -1, "nec-usb-xhci");
        }
2761

2762
        if (spapr->has_graphics) {
2763 2764 2765 2766
            USBBus *usb_bus = usb_bus_find(-1);

            usb_create_simple(usb_bus, "usb-kbd");
            usb_create_simple(usb_bus, "usb-mouse");
2767 2768 2769
        }
    }

2770
    if (spapr->rma_size < (MIN_RMA_SLOF * MiB)) {
2771 2772 2773
        error_report(
            "pSeries SLOF firmware requires >= %ldM guest RMA (Real Mode Area memory)",
            MIN_RMA_SLOF);
2774 2775 2776
        exit(1);
    }

2777 2778 2779
    if (kernel_filename) {
        uint64_t lowaddr = 0;

2780 2781 2782 2783 2784 2785 2786 2787 2788
        spapr->kernel_size = load_elf(kernel_filename, translate_kernel_address,
                                      NULL, NULL, &lowaddr, NULL, 1,
                                      PPC_ELF_MACHINE, 0, 0);
        if (spapr->kernel_size == ELF_LOAD_WRONG_ENDIAN) {
            spapr->kernel_size = load_elf(kernel_filename,
                                          translate_kernel_address, NULL, NULL,
                                          &lowaddr, NULL, 0, PPC_ELF_MACHINE,
                                          0, 0);
            spapr->kernel_le = spapr->kernel_size > 0;
2789
        }
2790 2791 2792
        if (spapr->kernel_size < 0) {
            error_report("error loading %s: %s", kernel_filename,
                         load_elf_strerror(spapr->kernel_size));
2793 2794 2795 2796 2797
            exit(1);
        }

        /* load initrd */
        if (initrd_filename) {
2798 2799 2800
            /* Try to locate the initrd in the gap between the kernel
             * and the firmware. Add a bit of space just in case
             */
2801 2802 2803 2804 2805 2806 2807
            spapr->initrd_base = (KERNEL_LOAD_ADDR + spapr->kernel_size
                                  + 0x1ffff) & ~0xffff;
            spapr->initrd_size = load_image_targphys(initrd_filename,
                                                     spapr->initrd_base,
                                                     load_limit
                                                     - spapr->initrd_base);
            if (spapr->initrd_size < 0) {
2808 2809
                error_report("could not load initial ram disk '%s'",
                             initrd_filename);
2810 2811 2812
                exit(1);
            }
        }
2813
    }
2814

2815 2816 2817 2818
    if (bios_name == NULL) {
        bios_name = FW_FILE_NAME;
    }
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
2819
    if (!filename) {
2820
        error_report("Could not find LPAR firmware '%s'", bios_name);
2821 2822
        exit(1);
    }
2823
    fw_size = load_image_targphys(filename, 0, FW_MAX_SIZE);
2824 2825
    if (fw_size <= 0) {
        error_report("Could not load LPAR firmware '%s'", filename);
2826 2827 2828 2829
        exit(1);
    }
    g_free(filename);

2830 2831 2832
    /* FIXME: Should register things through the MachineState's qdev
     * interface, this is a legacy from the sPAPREnvironment structure
     * which predated MachineState but had a similar function */
2833 2834 2835 2836
    vmstate_register(NULL, 0, &vmstate_spapr, spapr);
    register_savevm_live(NULL, "spapr/htab", -1, 1,
                         &savevm_htab_handlers, spapr);

2837
    qemu_register_boot_set(spapr_boot_set, spapr);
2838 2839

    if (kvm_enabled()) {
2840
        /* to stop and start vmclock */
2841 2842
        qemu_add_vm_change_state_handler(cpu_ppc_clock_vm_state_change,
                                         &spapr->tb);
2843 2844

        kvmppc_spapr_enable_inkernel_multitce();
2845
    }
2846 2847
}

2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865
static int spapr_kvm_type(const char *vm_type)
{
    if (!vm_type) {
        return 0;
    }

    if (!strcmp(vm_type, "HV")) {
        return 1;
    }

    if (!strcmp(vm_type, "PR")) {
        return 2;
    }

    error_report("Unknown kvm-type specified '%s'", vm_type);
    exit(1);
}

2866
/*
2867
 * Implementation of an interface to adjust firmware path
2868 2869 2870 2871 2872 2873 2874 2875 2876
 * for the bootindex property handling.
 */
static char *spapr_get_fw_dev_path(FWPathProvider *p, BusState *bus,
                                   DeviceState *dev)
{
#define CAST(type, obj, name) \
    ((type *)object_dynamic_cast(OBJECT(obj), (name)))
    SCSIDevice *d = CAST(SCSIDevice,  dev, TYPE_SCSI_DEVICE);
    sPAPRPHBState *phb = CAST(sPAPRPHBState, dev, TYPE_SPAPR_PCI_HOST_BRIDGE);
2877
    VHostSCSICommon *vsc = CAST(VHostSCSICommon, dev, TYPE_VHOST_SCSI_COMMON);
2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901

    if (d) {
        void *spapr = CAST(void, bus->parent, "spapr-vscsi");
        VirtIOSCSI *virtio = CAST(VirtIOSCSI, bus->parent, TYPE_VIRTIO_SCSI);
        USBDevice *usb = CAST(USBDevice, bus->parent, TYPE_USB_DEVICE);

        if (spapr) {
            /*
             * Replace "channel@0/disk@0,0" with "disk@8000000000000000":
             * We use SRP luns of the form 8000 | (bus << 8) | (id << 5) | lun
             * in the top 16 bits of the 64-bit LUN
             */
            unsigned id = 0x8000 | (d->id << 8) | d->lun;
            return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
                                   (uint64_t)id << 48);
        } else if (virtio) {
            /*
             * We use SRP luns of the form 01000000 | (target << 8) | lun
             * in the top 32 bits of the 64-bit LUN
             * Note: the quote above is from SLOF and it is wrong,
             * the actual binding is:
             * swap 0100 or 10 << or 20 << ( target lun-id -- srplun )
             */
            unsigned id = 0x1000000 | (d->id << 16) | d->lun;
2902 2903 2904 2905
            if (d->lun >= 256) {
                /* Use the LUN "flat space addressing method" */
                id |= 0x4000;
            }
2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919
            return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
                                   (uint64_t)id << 32);
        } else if (usb) {
            /*
             * We use SRP luns of the form 01000000 | (usb-port << 16) | lun
             * in the top 32 bits of the 64-bit LUN
             */
            unsigned usb_port = atoi(usb->port->path);
            unsigned id = 0x1000000 | (usb_port << 16) | d->lun;
            return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
                                   (uint64_t)id << 32);
        }
    }

2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932
    /*
     * SLOF probes the USB devices, and if it recognizes that the device is a
     * storage device, it changes its name to "storage" instead of "usb-host",
     * and additionally adds a child node for the SCSI LUN, so the correct
     * boot path in SLOF is something like .../storage@1/disk@xxx" instead.
     */
    if (strcmp("usb-host", qdev_fw_name(dev)) == 0) {
        USBDevice *usbdev = CAST(USBDevice, dev, TYPE_USB_DEVICE);
        if (usb_host_dev_is_scsi_storage(usbdev)) {
            return g_strdup_printf("storage@%s/disk", usbdev->port->path);
        }
    }

2933 2934 2935 2936 2937
    if (phb) {
        /* Replace "pci" with "pci@800000020000000" */
        return g_strdup_printf("pci@%"PRIX64, phb->buid);
    }

2938 2939 2940 2941 2942 2943
    if (vsc) {
        /* Same logic as virtio above */
        unsigned id = 0x1000000 | (vsc->target << 16) | vsc->lun;
        return g_strdup_printf("disk@%"PRIX64, (uint64_t)id << 32);
    }

2944 2945 2946 2947 2948 2949
    if (g_str_equal("pci-bridge", qdev_fw_name(dev))) {
        /* SLOF uses "pci" instead of "pci-bridge" for PCI bridges */
        PCIDevice *pcidev = CAST(PCIDevice, dev, TYPE_PCI_DEVICE);
        return g_strdup_printf("pci@%x", PCI_SLOT(pcidev->devfn));
    }

2950 2951 2952
    return NULL;
}

E
Eduardo Habkost 已提交
2953 2954
static char *spapr_get_kvm_type(Object *obj, Error **errp)
{
2955
    sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
E
Eduardo Habkost 已提交
2956

2957
    return g_strdup(spapr->kvm_type);
E
Eduardo Habkost 已提交
2958 2959 2960 2961
}

static void spapr_set_kvm_type(Object *obj, const char *value, Error **errp)
{
2962
    sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
E
Eduardo Habkost 已提交
2963

2964 2965
    g_free(spapr->kvm_type);
    spapr->kvm_type = g_strdup(value);
E
Eduardo Habkost 已提交
2966 2967
}

2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982
static bool spapr_get_modern_hotplug_events(Object *obj, Error **errp)
{
    sPAPRMachineState *spapr = SPAPR_MACHINE(obj);

    return spapr->use_hotplug_event_source;
}

static void spapr_set_modern_hotplug_events(Object *obj, bool value,
                                            Error **errp)
{
    sPAPRMachineState *spapr = SPAPR_MACHINE(obj);

    spapr->use_hotplug_event_source = value;
}

2983 2984 2985 2986 2987
static bool spapr_get_msix_emulation(Object *obj, Error **errp)
{
    return true;
}

D
David Gibson 已提交
2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021
static char *spapr_get_resize_hpt(Object *obj, Error **errp)
{
    sPAPRMachineState *spapr = SPAPR_MACHINE(obj);

    switch (spapr->resize_hpt) {
    case SPAPR_RESIZE_HPT_DEFAULT:
        return g_strdup("default");
    case SPAPR_RESIZE_HPT_DISABLED:
        return g_strdup("disabled");
    case SPAPR_RESIZE_HPT_ENABLED:
        return g_strdup("enabled");
    case SPAPR_RESIZE_HPT_REQUIRED:
        return g_strdup("required");
    }
    g_assert_not_reached();
}

static void spapr_set_resize_hpt(Object *obj, const char *value, Error **errp)
{
    sPAPRMachineState *spapr = SPAPR_MACHINE(obj);

    if (strcmp(value, "default") == 0) {
        spapr->resize_hpt = SPAPR_RESIZE_HPT_DEFAULT;
    } else if (strcmp(value, "disabled") == 0) {
        spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
    } else if (strcmp(value, "enabled") == 0) {
        spapr->resize_hpt = SPAPR_RESIZE_HPT_ENABLED;
    } else if (strcmp(value, "required") == 0) {
        spapr->resize_hpt = SPAPR_RESIZE_HPT_REQUIRED;
    } else {
        error_setg(errp, "Bad value for \"resize-hpt\" property");
    }
}

3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033
static void spapr_get_vsmt(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
{
    visit_type_uint32(v, name, (uint32_t *)opaque, errp);
}

static void spapr_set_vsmt(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
{
    visit_type_uint32(v, name, (uint32_t *)opaque, errp);
}

3034
static void spapr_instance_init(Object *obj)
E
Eduardo Habkost 已提交
3035
{
3036 3037 3038
    sPAPRMachineState *spapr = SPAPR_MACHINE(obj);

    spapr->htab_fd = -1;
3039
    spapr->use_hotplug_event_source = true;
E
Eduardo Habkost 已提交
3040 3041
    object_property_add_str(obj, "kvm-type",
                            spapr_get_kvm_type, spapr_set_kvm_type, NULL);
3042 3043 3044
    object_property_set_description(obj, "kvm-type",
                                    "Specifies the KVM virtualization mode (HV, PR)",
                                    NULL);
3045 3046 3047 3048 3049 3050 3051 3052 3053
    object_property_add_bool(obj, "modern-hotplug-events",
                            spapr_get_modern_hotplug_events,
                            spapr_set_modern_hotplug_events,
                            NULL);
    object_property_set_description(obj, "modern-hotplug-events",
                                    "Use dedicated hotplug event mechanism in"
                                    " place of standard EPOW events when possible"
                                    " (required for memory hot-unplug support)",
                                    NULL);
3054 3055 3056
    ppc_compat_add_property(obj, "max-cpu-compat", &spapr->max_compat_pvr,
                            "Maximum permitted CPU compatibility mode",
                            &error_fatal);
D
David Gibson 已提交
3057 3058 3059 3060 3061 3062

    object_property_add_str(obj, "resize-hpt",
                            spapr_get_resize_hpt, spapr_set_resize_hpt, NULL);
    object_property_set_description(obj, "resize-hpt",
                                    "Resizing of the Hash Page Table (enabled, disabled, required)",
                                    NULL);
3063 3064 3065 3066 3067
    object_property_add(obj, "vsmt", "uint32", spapr_get_vsmt,
                        spapr_set_vsmt, NULL, &spapr->vsmt, &error_abort);
    object_property_set_description(obj, "vsmt",
                                    "Virtual SMT: KVM behaves as if this were"
                                    " the host's SMT mode", &error_abort);
3068 3069
    object_property_add_bool(obj, "vfio-no-msix-emulation",
                             spapr_get_msix_emulation, NULL, NULL);
E
Eduardo Habkost 已提交
3070 3071
}

3072 3073 3074 3075 3076 3077 3078
static void spapr_machine_finalizefn(Object *obj)
{
    sPAPRMachineState *spapr = SPAPR_MACHINE(obj);

    g_free(spapr->kvm_type);
}

3079
void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg)
3080 3081 3082 3083 3084 3085 3086 3087 3088 3089
{
    cpu_synchronize_state(cs);
    ppc_cpu_do_system_reset(cs);
}

static void spapr_nmi(NMIState *n, int cpu_index, Error **errp)
{
    CPUState *cs;

    CPU_FOREACH(cs) {
3090
        async_run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL);
3091 3092 3093
    }
}

3094 3095 3096
static void spapr_add_lmbs(DeviceState *dev, uint64_t addr_start, uint64_t size,
                           uint32_t node, bool dedicated_hp_event_source,
                           Error **errp)
B
Bharata B Rao 已提交
3097 3098 3099 3100 3101
{
    sPAPRDRConnector *drc;
    uint32_t nr_lmbs = size/SPAPR_MEMORY_BLOCK_SIZE;
    int i, fdt_offset, fdt_size;
    void *fdt;
3102
    uint64_t addr = addr_start;
3103
    bool hotplugged = spapr_drc_hotplugged(dev);
G
Greg Kurz 已提交
3104
    Error *local_err = NULL;
B
Bharata B Rao 已提交
3105 3106

    for (i = 0; i < nr_lmbs; i++) {
3107 3108
        drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
                              addr / SPAPR_MEMORY_BLOCK_SIZE);
B
Bharata B Rao 已提交
3109 3110 3111 3112 3113 3114
        g_assert(drc);

        fdt = create_device_tree(&fdt_size);
        fdt_offset = spapr_populate_memory_node(fdt, node, addr,
                                                SPAPR_MEMORY_BLOCK_SIZE);

G
Greg Kurz 已提交
3115 3116 3117 3118 3119 3120
        spapr_drc_attach(drc, dev, fdt, fdt_offset, &local_err);
        if (local_err) {
            while (addr > addr_start) {
                addr -= SPAPR_MEMORY_BLOCK_SIZE;
                drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
                                      addr / SPAPR_MEMORY_BLOCK_SIZE);
3121
                spapr_drc_detach(drc);
G
Greg Kurz 已提交
3122 3123 3124 3125 3126
            }
            g_free(fdt);
            error_propagate(errp, local_err);
            return;
        }
3127 3128 3129
        if (!hotplugged) {
            spapr_drc_reset(drc);
        }
B
Bharata B Rao 已提交
3130 3131
        addr += SPAPR_MEMORY_BLOCK_SIZE;
    }
3132 3133 3134
    /* send hotplug notification to the
     * guest only in case of hotplugged memory
     */
3135
    if (hotplugged) {
3136
        if (dedicated_hp_event_source) {
3137 3138
            drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
                                  addr_start / SPAPR_MEMORY_BLOCK_SIZE);
3139 3140
            spapr_hotplug_req_add_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
                                                   nr_lmbs,
3141
                                                   spapr_drc_index(drc));
3142 3143 3144 3145
        } else {
            spapr_hotplug_req_add_by_count(SPAPR_DR_CONNECTOR_TYPE_LMB,
                                           nr_lmbs);
        }
3146
    }
B
Bharata B Rao 已提交
3147 3148 3149
}

static void spapr_memory_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3150
                              Error **errp)
B
Bharata B Rao 已提交
3151 3152 3153 3154
{
    Error *local_err = NULL;
    sPAPRMachineState *ms = SPAPR_MACHINE(hotplug_dev);
    PCDIMMDevice *dimm = PC_DIMM(dev);
3155
    uint64_t size, addr;
3156
    uint32_t node;
3157

3158
    size = memory_device_get_region_size(MEMORY_DEVICE(dev), &error_abort);
3159

3160
    pc_dimm_plug(dimm, MACHINE(ms), &local_err);
B
Bharata B Rao 已提交
3161 3162 3163 3164
    if (local_err) {
        goto out;
    }

3165 3166
    addr = object_property_get_uint(OBJECT(dimm),
                                    PC_DIMM_ADDR_PROP, &local_err);
B
Bharata B Rao 已提交
3167
    if (local_err) {
G
Greg Kurz 已提交
3168
        goto out_unplug;
B
Bharata B Rao 已提交
3169 3170
    }

3171 3172
    node = object_property_get_uint(OBJECT(dev), PC_DIMM_NODE_PROP,
                                    &error_abort);
3173 3174
    spapr_add_lmbs(dev, addr, size, node,
                   spapr_ovec_test(ms->ov5_cas, OV5_HP_EVT),
G
Greg Kurz 已提交
3175 3176 3177 3178 3179 3180
                   &local_err);
    if (local_err) {
        goto out_unplug;
    }

    return;
B
Bharata B Rao 已提交
3181

G
Greg Kurz 已提交
3182
out_unplug:
3183
    pc_dimm_unplug(dimm, MACHINE(ms));
B
Bharata B Rao 已提交
3184 3185 3186 3187
out:
    error_propagate(errp, local_err);
}

3188 3189 3190
static void spapr_memory_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
                                  Error **errp)
{
3191
    const sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(hotplug_dev);
3192
    sPAPRMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
3193
    PCDIMMDevice *dimm = PC_DIMM(dev);
3194
    Error *local_err = NULL;
3195
    uint64_t size;
3196 3197
    Object *memdev;
    hwaddr pagesize;
3198

3199 3200 3201 3202 3203
    if (!smc->dr_lmb_enabled) {
        error_setg(errp, "Memory hotplug not supported for this machine");
        return;
    }

3204 3205 3206
    size = memory_device_get_region_size(MEMORY_DEVICE(dimm), &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
3207 3208 3209
        return;
    }

3210 3211
    if (size % SPAPR_MEMORY_BLOCK_SIZE) {
        error_setg(errp, "Hotplugged memory size must be a multiple of "
3212
                      "%" PRIu64 " MB", SPAPR_MEMORY_BLOCK_SIZE / MiB);
3213 3214 3215
        return;
    }

3216 3217 3218
    memdev = object_property_get_link(OBJECT(dimm), PC_DIMM_MEMDEV_PROP,
                                      &error_abort);
    pagesize = host_memory_backend_pagesize(MEMORY_BACKEND(memdev));
3219 3220 3221 3222 3223 3224
    spapr_check_pagesize(spapr, pagesize, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }

3225
    pc_dimm_pre_plug(dimm, MACHINE(hotplug_dev), NULL, errp);
3226 3227
}

3228 3229
struct sPAPRDIMMState {
    PCDIMMDevice *dimm;
B
Bharata B Rao 已提交
3230
    uint32_t nr_lmbs;
3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246
    QTAILQ_ENTRY(sPAPRDIMMState) next;
};

static sPAPRDIMMState *spapr_pending_dimm_unplugs_find(sPAPRMachineState *s,
                                                       PCDIMMDevice *dimm)
{
    sPAPRDIMMState *dimm_state = NULL;

    QTAILQ_FOREACH(dimm_state, &s->pending_dimm_unplugs, next) {
        if (dimm_state->dimm == dimm) {
            break;
        }
    }
    return dimm_state;
}

3247 3248 3249
static sPAPRDIMMState *spapr_pending_dimm_unplugs_add(sPAPRMachineState *spapr,
                                                      uint32_t nr_lmbs,
                                                      PCDIMMDevice *dimm)
3250
{
3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266
    sPAPRDIMMState *ds = NULL;

    /*
     * If this request is for a DIMM whose removal had failed earlier
     * (due to guest's refusal to remove the LMBs), we would have this
     * dimm already in the pending_dimm_unplugs list. In that
     * case don't add again.
     */
    ds = spapr_pending_dimm_unplugs_find(spapr, dimm);
    if (!ds) {
        ds = g_malloc0(sizeof(sPAPRDIMMState));
        ds->nr_lmbs = nr_lmbs;
        ds->dimm = dimm;
        QTAILQ_INSERT_HEAD(&spapr->pending_dimm_unplugs, ds, next);
    }
    return ds;
3267 3268 3269 3270 3271 3272 3273 3274
}

static void spapr_pending_dimm_unplugs_remove(sPAPRMachineState *spapr,
                                              sPAPRDIMMState *dimm_state)
{
    QTAILQ_REMOVE(&spapr->pending_dimm_unplugs, dimm_state, next);
    g_free(dimm_state);
}
B
Bharata B Rao 已提交
3275

3276 3277 3278 3279
static sPAPRDIMMState *spapr_recover_pending_dimm_state(sPAPRMachineState *ms,
                                                        PCDIMMDevice *dimm)
{
    sPAPRDRConnector *drc;
3280 3281
    uint64_t size = memory_device_get_region_size(MEMORY_DEVICE(dimm),
                                                  &error_abort);
3282 3283 3284 3285 3286 3287 3288 3289 3290 3291
    uint32_t nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
    uint32_t avail_lmbs = 0;
    uint64_t addr_start, addr;
    int i;

    addr_start = object_property_get_int(OBJECT(dimm), PC_DIMM_ADDR_PROP,
                                         &error_abort);

    addr = addr_start;
    for (i = 0; i < nr_lmbs; i++) {
3292 3293
        drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
                              addr / SPAPR_MEMORY_BLOCK_SIZE);
3294
        g_assert(drc);
3295
        if (drc->dev) {
3296 3297 3298 3299 3300
            avail_lmbs++;
        }
        addr += SPAPR_MEMORY_BLOCK_SIZE;
    }

3301
    return spapr_pending_dimm_unplugs_add(ms, avail_lmbs, dimm);
3302 3303
}

3304 3305
/* Callback to be called during DRC release. */
void spapr_lmb_release(DeviceState *dev)
B
Bharata B Rao 已提交
3306
{
3307 3308
    HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev);
    sPAPRMachineState *spapr = SPAPR_MACHINE(hotplug_ctrl);
3309
    sPAPRDIMMState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev));
B
Bharata B Rao 已提交
3310

3311 3312 3313 3314
    /* This information will get lost if a migration occurs
     * during the unplug process. In this case recover it. */
    if (ds == NULL) {
        ds = spapr_recover_pending_dimm_state(spapr, PC_DIMM(dev));
3315
        g_assert(ds);
3316 3317 3318 3319 3320
        /* The DRC being examined by the caller at least must be counted */
        g_assert(ds->nr_lmbs);
    }

    if (--ds->nr_lmbs) {
B
Bharata B Rao 已提交
3321 3322 3323 3324 3325
        return;
    }

    /*
     * Now that all the LMBs have been removed by the guest, call the
3326
     * unplug handler chain. This can never fail.
B
Bharata B Rao 已提交
3327
     */
3328 3329 3330 3331 3332 3333 3334 3335
    hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort);
}

static void spapr_memory_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
{
    sPAPRMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
    sPAPRDIMMState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev));

3336
    pc_dimm_unplug(PC_DIMM(dev), MACHINE(hotplug_dev));
B
Bharata B Rao 已提交
3337
    object_unparent(OBJECT(dev));
3338
    spapr_pending_dimm_unplugs_remove(spapr, ds);
B
Bharata B Rao 已提交
3339 3340 3341 3342 3343
}

static void spapr_memory_unplug_request(HotplugHandler *hotplug_dev,
                                        DeviceState *dev, Error **errp)
{
3344
    sPAPRMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
B
Bharata B Rao 已提交
3345 3346
    Error *local_err = NULL;
    PCDIMMDevice *dimm = PC_DIMM(dev);
3347 3348
    uint32_t nr_lmbs;
    uint64_t size, addr_start, addr;
3349 3350
    int i;
    sPAPRDRConnector *drc;
3351

3352
    size = memory_device_get_region_size(MEMORY_DEVICE(dimm), &error_abort);
3353 3354
    nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;

3355
    addr_start = object_property_get_uint(OBJECT(dimm), PC_DIMM_ADDR_PROP,
3356
                                         &local_err);
B
Bharata B Rao 已提交
3357 3358 3359 3360
    if (local_err) {
        goto out;
    }

3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373
    /*
     * An existing pending dimm state for this DIMM means that there is an
     * unplug operation in progress, waiting for the spapr_lmb_release
     * callback to complete the job (BQL can't cover that far). In this case,
     * bail out to avoid detaching DRCs that were already released.
     */
    if (spapr_pending_dimm_unplugs_find(spapr, dimm)) {
        error_setg(&local_err,
                   "Memory unplug already in progress for device %s",
                   dev->id);
        goto out;
    }

3374
    spapr_pending_dimm_unplugs_add(spapr, nr_lmbs, dimm);
3375 3376 3377

    addr = addr_start;
    for (i = 0; i < nr_lmbs; i++) {
3378 3379
        drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
                              addr / SPAPR_MEMORY_BLOCK_SIZE);
3380 3381
        g_assert(drc);

3382
        spapr_drc_detach(drc);
3383 3384 3385
        addr += SPAPR_MEMORY_BLOCK_SIZE;
    }

3386 3387
    drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
                          addr_start / SPAPR_MEMORY_BLOCK_SIZE);
3388
    spapr_hotplug_req_remove_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
3389
                                              nr_lmbs, spapr_drc_index(drc));
B
Bharata B Rao 已提交
3390 3391 3392 3393
out:
    error_propagate(errp, local_err);
}

3394 3395
static void *spapr_populate_hotplug_cpu_dt(CPUState *cs, int *fdt_offset,
                                           sPAPRMachineState *spapr)
B
Bharata B Rao 已提交
3396 3397 3398
{
    PowerPCCPU *cpu = POWERPC_CPU(cs);
    DeviceClass *dc = DEVICE_GET_CLASS(cs);
3399
    int id = spapr_get_vcpu_id(cpu);
B
Bharata B Rao 已提交
3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414
    void *fdt;
    int offset, fdt_size;
    char *nodename;

    fdt = create_device_tree(&fdt_size);
    nodename = g_strdup_printf("%s@%x", dc->fw_name, id);
    offset = fdt_add_subnode(fdt, 0, nodename);

    spapr_populate_cpu_dt(cs, fdt, offset, spapr);
    g_free(nodename);

    *fdt_offset = offset;
    return fdt;
}

D
David Gibson 已提交
3415 3416
/* Callback to be called during DRC release. */
void spapr_core_release(DeviceState *dev)
3417
{
3418 3419 3420 3421 3422 3423 3424 3425 3426
    HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev);

    /* Call the unplug handler chain. This can never fail. */
    hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort);
}

static void spapr_core_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
{
    MachineState *ms = MACHINE(hotplug_dev);
3427
    sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(ms);
3428
    CPUCore *cc = CPU_CORE(dev);
3429
    CPUArchId *core_slot = spapr_find_cpu_slot(ms, cc->core_id, NULL);
3430

3431 3432 3433 3434 3435
    if (smc->pre_2_10_has_unused_icps) {
        sPAPRCPUCore *sc = SPAPR_CPU_CORE(OBJECT(dev));
        int i;

        for (i = 0; i < cc->nr_threads; i++) {
3436
            CPUState *cs = CPU(sc->threads[i]);
3437 3438 3439 3440 3441

            pre_2_10_vmstate_register_dummy_icp(cs->cpu_index);
        }
    }

3442
    assert(core_slot);
3443
    core_slot->cpu = NULL;
3444 3445 3446
    object_unparent(OBJECT(dev));
}

3447 3448 3449
static
void spapr_core_unplug_request(HotplugHandler *hotplug_dev, DeviceState *dev,
                               Error **errp)
3450
{
3451
    sPAPRMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
3452 3453 3454
    int index;
    sPAPRDRConnector *drc;
    CPUCore *cc = CPU_CORE(dev);
3455

3456 3457 3458 3459 3460
    if (!spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index)) {
        error_setg(errp, "Unable to find CPU core with core-id: %d",
                   cc->core_id);
        return;
    }
3461 3462 3463 3464 3465
    if (index == 0) {
        error_setg(errp, "Boot CPU core may not be unplugged");
        return;
    }

3466 3467
    drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU,
                          spapr_vcpu_id(spapr, cc->core_id));
3468 3469
    g_assert(drc);

3470
    spapr_drc_detach(drc);
3471 3472 3473 3474 3475 3476 3477 3478 3479

    spapr_hotplug_req_remove_by_index(drc);
}

static void spapr_core_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
                            Error **errp)
{
    sPAPRMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
    MachineClass *mc = MACHINE_GET_CLASS(spapr);
3480
    sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
3481 3482
    sPAPRCPUCore *core = SPAPR_CPU_CORE(OBJECT(dev));
    CPUCore *cc = CPU_CORE(dev);
3483
    CPUState *cs = CPU(core->threads[0]);
3484 3485
    sPAPRDRConnector *drc;
    Error *local_err = NULL;
3486 3487
    CPUArchId *core_slot;
    int index;
3488
    bool hotplugged = spapr_drc_hotplugged(dev);
3489

3490 3491 3492 3493 3494 3495
    core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
    if (!core_slot) {
        error_setg(errp, "Unable to find CPU core with core-id: %d",
                   cc->core_id);
        return;
    }
3496 3497
    drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU,
                          spapr_vcpu_id(spapr, cc->core_id));
3498

3499
    g_assert(drc || !mc->has_hotpluggable_cpus);
3500 3501

    if (drc) {
3502 3503 3504 3505 3506
        void *fdt;
        int fdt_offset;

        fdt = spapr_populate_hotplug_cpu_dt(cs, &fdt_offset, spapr);

3507
        spapr_drc_attach(drc, dev, fdt, fdt_offset, &local_err);
3508 3509 3510 3511 3512 3513
        if (local_err) {
            g_free(fdt);
            error_propagate(errp, local_err);
            return;
        }

3514 3515 3516 3517 3518 3519 3520 3521 3522
        if (hotplugged) {
            /*
             * Send hotplug notification interrupt to the guest only
             * in case of hotplugged CPUs.
             */
            spapr_hotplug_req_add_by_index(drc);
        } else {
            spapr_drc_reset(drc);
        }
3523
    }
3524

3525
    core_slot->cpu = OBJECT(dev);
3526 3527 3528 3529 3530

    if (smc->pre_2_10_has_unused_icps) {
        int i;

        for (i = 0; i < cc->nr_threads; i++) {
3531
            cs = CPU(core->threads[i]);
3532 3533 3534
            pre_2_10_vmstate_unregister_dummy_icp(cs->cpu_index);
        }
    }
3535 3536 3537 3538 3539 3540 3541 3542 3543
}

static void spapr_core_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
                                Error **errp)
{
    MachineState *machine = MACHINE(OBJECT(hotplug_dev));
    MachineClass *mc = MACHINE_GET_CLASS(hotplug_dev);
    Error *local_err = NULL;
    CPUCore *cc = CPU_CORE(dev);
3544
    const char *base_core_type = spapr_get_cpu_core_type(machine->cpu_type);
3545
    const char *type = object_get_typename(OBJECT(dev));
3546 3547
    CPUArchId *core_slot;
    int index;
3548

3549
    if (dev->hotplugged && !mc->has_hotpluggable_cpus) {
3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563
        error_setg(&local_err, "CPU hotplug not supported for this machine");
        goto out;
    }

    if (strcmp(base_core_type, type)) {
        error_setg(&local_err, "CPU core type should be %s", base_core_type);
        goto out;
    }

    if (cc->core_id % smp_threads) {
        error_setg(&local_err, "invalid core id %d", cc->core_id);
        goto out;
    }

3564 3565 3566 3567 3568 3569 3570
    /*
     * In general we should have homogeneous threads-per-core, but old
     * (pre hotplug support) machine types allow the last core to have
     * reduced threads as a compatibility hack for when we allowed
     * total vcpus not a multiple of threads-per-core.
     */
    if (mc->has_hotpluggable_cpus && (cc->nr_threads != smp_threads)) {
3571
        error_setg(&local_err, "invalid nr-threads %d, must be %d",
3572
                   cc->nr_threads, smp_threads);
3573
        goto out;
3574 3575
    }

3576 3577
    core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
    if (!core_slot) {
3578 3579 3580 3581
        error_setg(&local_err, "core id %d out of range", cc->core_id);
        goto out;
    }

3582
    if (core_slot->cpu) {
3583 3584 3585 3586
        error_setg(&local_err, "core %d already populated", cc->core_id);
        goto out;
    }

3587
    numa_cpu_pre_plug(core_slot, dev, &local_err);
3588

3589 3590 3591 3592
out:
    error_propagate(errp, local_err);
}

B
Bharata B Rao 已提交
3593 3594 3595 3596
static void spapr_machine_device_plug(HotplugHandler *hotplug_dev,
                                      DeviceState *dev, Error **errp)
{
    if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
3597
        spapr_memory_plug(hotplug_dev, dev, errp);
B
Bharata B Rao 已提交
3598 3599
    } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
        spapr_core_plug(hotplug_dev, dev, errp);
B
Bharata B Rao 已提交
3600 3601 3602
    }
}

3603 3604 3605
static void spapr_machine_device_unplug(HotplugHandler *hotplug_dev,
                                        DeviceState *dev, Error **errp)
{
3606 3607
    if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
        spapr_memory_unplug(hotplug_dev, dev);
3608 3609
    } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
        spapr_core_unplug(hotplug_dev, dev);
3610
    }
3611 3612
}

B
Bharata B Rao 已提交
3613 3614 3615
static void spapr_machine_device_unplug_request(HotplugHandler *hotplug_dev,
                                                DeviceState *dev, Error **errp)
{
3616 3617
    sPAPRMachineState *sms = SPAPR_MACHINE(OBJECT(hotplug_dev));
    MachineClass *mc = MACHINE_GET_CLASS(sms);
B
Bharata B Rao 已提交
3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630

    if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
        if (spapr_ovec_test(sms->ov5_cas, OV5_HP_EVT)) {
            spapr_memory_unplug_request(hotplug_dev, dev, errp);
        } else {
            /* NOTE: this means there is a window after guest reset, prior to
             * CAS negotiation, where unplug requests will fail due to the
             * capability not being detected yet. This is a bit different than
             * the case with PCI unplug, where the events will be queued and
             * eventually handled by the guest after boot
             */
            error_setg(errp, "Memory hot unplug not supported for this guest");
        }
B
Bharata B Rao 已提交
3631
    } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
3632
        if (!mc->has_hotpluggable_cpus) {
B
Bharata B Rao 已提交
3633 3634 3635
            error_setg(errp, "CPU hot unplug not supported on this machine");
            return;
        }
3636
        spapr_core_unplug_request(hotplug_dev, dev, errp);
B
Bharata B Rao 已提交
3637 3638 3639
    }
}

3640 3641 3642
static void spapr_machine_device_pre_plug(HotplugHandler *hotplug_dev,
                                          DeviceState *dev, Error **errp)
{
3643 3644 3645
    if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
        spapr_memory_pre_plug(hotplug_dev, dev, errp);
    } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
3646 3647 3648 3649
        spapr_core_pre_plug(hotplug_dev, dev, errp);
    }
}

3650 3651
static HotplugHandler *spapr_get_hotplug_handler(MachineState *machine,
                                                 DeviceState *dev)
B
Bharata B Rao 已提交
3652
{
3653 3654
    if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
        object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
B
Bharata B Rao 已提交
3655 3656 3657 3658 3659
        return HOTPLUG_HANDLER(machine);
    }
    return NULL;
}

3660 3661
static CpuInstanceProperties
spapr_cpu_index_to_props(MachineState *machine, unsigned cpu_index)
3662
{
3663 3664 3665 3666 3667 3668 3669 3670 3671
    CPUArchId *core_slot;
    MachineClass *mc = MACHINE_GET_CLASS(machine);

    /* make sure possible_cpu are intialized */
    mc->possible_cpu_arch_ids(machine);
    /* get CPU core slot containing thread that matches cpu_index */
    core_slot = spapr_find_cpu_slot(machine, cpu_index, NULL);
    assert(core_slot);
    return core_slot->props;
3672 3673
}

3674 3675 3676 3677 3678
static int64_t spapr_get_default_cpu_node_id(const MachineState *ms, int idx)
{
    return idx / smp_cores % nb_numa_nodes;
}

3679 3680 3681
static const CPUArchIdList *spapr_possible_cpu_arch_ids(MachineState *machine)
{
    int i;
3682
    const char *core_type;
3683 3684 3685
    int spapr_max_cores = max_cpus / smp_threads;
    MachineClass *mc = MACHINE_GET_CLASS(machine);

3686
    if (!mc->has_hotpluggable_cpus) {
3687 3688 3689 3690 3691 3692 3693
        spapr_max_cores = QEMU_ALIGN_UP(smp_cpus, smp_threads) / smp_threads;
    }
    if (machine->possible_cpus) {
        assert(machine->possible_cpus->len == spapr_max_cores);
        return machine->possible_cpus;
    }

3694 3695 3696 3697 3698 3699
    core_type = spapr_get_cpu_core_type(machine->cpu_type);
    if (!core_type) {
        error_report("Unable to find sPAPR CPU Core definition");
        exit(1);
    }

3700 3701 3702 3703 3704 3705
    machine->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
                             sizeof(CPUArchId) * spapr_max_cores);
    machine->possible_cpus->len = spapr_max_cores;
    for (i = 0; i < machine->possible_cpus->len; i++) {
        int core_id = i * smp_threads;

3706
        machine->possible_cpus->cpus[i].type = core_type;
3707
        machine->possible_cpus->cpus[i].vcpus_count = smp_threads;
3708 3709 3710 3711 3712 3713 3714
        machine->possible_cpus->cpus[i].arch_id = core_id;
        machine->possible_cpus->cpus[i].props.has_core_id = true;
        machine->possible_cpus->cpus[i].props.core_id = core_id;
    }
    return machine->possible_cpus;
}

3715
static void spapr_phb_placement(sPAPRMachineState *spapr, uint32_t index,
D
David Gibson 已提交
3716 3717
                                uint64_t *buid, hwaddr *pio,
                                hwaddr *mmio32, hwaddr *mmio64,
3718 3719
                                unsigned n_dma, uint32_t *liobns, Error **errp)
{
3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734
    /*
     * New-style PHB window placement.
     *
     * Goals: Gives large (1TiB), naturally aligned 64-bit MMIO window
     * for each PHB, in addition to 2GiB 32-bit MMIO and 64kiB PIO
     * windows.
     *
     * Some guest kernels can't work with MMIO windows above 1<<46
     * (64TiB), so we place up to 31 PHBs in the area 32TiB..64TiB
     *
     * 32TiB..(33TiB+1984kiB) contains the 64kiB PIO windows for each
     * PHB stacked together.  (32TiB+2GiB)..(32TiB+64GiB) contains the
     * 2GiB 32-bit MMIO windows for each PHB.  Then 33..64TiB has the
     * 1TiB 64-bit MMIO windows for each PHB.
     */
3735
    const uint64_t base_buid = 0x800000020000000ULL;
3736 3737
#define SPAPR_MAX_PHBS ((SPAPR_PCI_LIMIT - SPAPR_PCI_BASE) / \
                        SPAPR_PCI_MEM64_WIN_SIZE - 1)
3738 3739
    int i;

3740 3741 3742 3743 3744 3745
    /* Sanity check natural alignments */
    QEMU_BUILD_BUG_ON((SPAPR_PCI_BASE % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
    QEMU_BUILD_BUG_ON((SPAPR_PCI_LIMIT % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
    QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM64_WIN_SIZE % SPAPR_PCI_MEM32_WIN_SIZE) != 0);
    QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM32_WIN_SIZE % SPAPR_PCI_IO_WIN_SIZE) != 0);
    /* Sanity check bounds */
3746 3747 3748 3749 3750 3751 3752 3753
    QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_IO_WIN_SIZE) >
                      SPAPR_PCI_MEM32_WIN_SIZE);
    QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_MEM32_WIN_SIZE) >
                      SPAPR_PCI_MEM64_WIN_SIZE);

    if (index >= SPAPR_MAX_PHBS) {
        error_setg(errp, "\"index\" for PAPR PHB is too large (max %llu)",
                   SPAPR_MAX_PHBS - 1);
3754 3755 3756 3757 3758 3759 3760 3761
        return;
    }

    *buid = base_buid + index;
    for (i = 0; i < n_dma; ++i) {
        liobns[i] = SPAPR_PCI_LIOBN(index, i);
    }

3762 3763 3764
    *pio = SPAPR_PCI_BASE + index * SPAPR_PCI_IO_WIN_SIZE;
    *mmio32 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM32_WIN_SIZE;
    *mmio64 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM64_WIN_SIZE;
3765 3766
}

3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780
static ICSState *spapr_ics_get(XICSFabric *dev, int irq)
{
    sPAPRMachineState *spapr = SPAPR_MACHINE(dev);

    return ics_valid_irq(spapr->ics, irq) ? spapr->ics : NULL;
}

static void spapr_ics_resend(XICSFabric *dev)
{
    sPAPRMachineState *spapr = SPAPR_MACHINE(dev);

    ics_resend(spapr->ics);
}

3781
static ICPState *spapr_icp_get(XICSFabric *xi, int vcpu_id)
3782
{
3783
    PowerPCCPU *cpu = spapr_find_cpu(vcpu_id);
3784

3785
    return cpu ? ICP(cpu->intc) : NULL;
3786 3787
}

3788 3789 3790 3791
static void spapr_pic_print_info(InterruptStatsProvider *obj,
                                 Monitor *mon)
{
    sPAPRMachineState *spapr = SPAPR_MACHINE(obj);
3792
    sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
3793

3794
    smc->irq->print_info(spapr, mon);
3795 3796
}

3797
int spapr_get_vcpu_id(PowerPCCPU *cpu)
3798
{
3799
    return cpu->vcpu_id;
3800 3801
}

3802 3803 3804 3805 3806
void spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp)
{
    sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
    int vcpu_id;

3807
    vcpu_id = spapr_vcpu_id(spapr, cpu_index);
3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819

    if (kvm_enabled() && !kvm_vcpu_id_is_valid(vcpu_id)) {
        error_setg(errp, "Can't create CPU with id %d in KVM", vcpu_id);
        error_append_hint(errp, "Adjust the number of cpus to %d "
                          "or try to raise the number of threads per core\n",
                          vcpu_id * smp_threads / spapr->vsmt);
        return;
    }

    cpu->vcpu_id = vcpu_id;
}

3820 3821 3822 3823 3824 3825 3826
PowerPCCPU *spapr_find_cpu(int vcpu_id)
{
    CPUState *cs;

    CPU_FOREACH(cs) {
        PowerPCCPU *cpu = POWERPC_CPU(cs);

3827
        if (spapr_get_vcpu_id(cpu) == vcpu_id) {
3828 3829 3830 3831 3832 3833 3834
            return cpu;
        }
    }

    return NULL;
}

3835 3836 3837
static void spapr_machine_class_init(ObjectClass *oc, void *data)
{
    MachineClass *mc = MACHINE_CLASS(oc);
D
David Gibson 已提交
3838
    sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(oc);
3839
    FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc);
3840
    NMIClass *nc = NMI_CLASS(oc);
B
Bharata B Rao 已提交
3841
    HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
3842
    PPCVirtualHypervisorClass *vhc = PPC_VIRTUAL_HYPERVISOR_CLASS(oc);
3843
    XICSFabricClass *xic = XICS_FABRIC_CLASS(oc);
3844
    InterruptStatsProviderClass *ispc = INTERRUPT_STATS_PROVIDER_CLASS(oc);
3845

3846
    mc->desc = "pSeries Logical Partition (PAPR compliant)";
3847
    mc->ignore_boot_device_suffixes = true;
3848 3849 3850 3851 3852 3853

    /*
     * We set up the default / latest behaviour here.  The class_init
     * functions for the specific versioned machine types can override
     * these details for backwards compatibility
     */
3854 3855
    mc->init = spapr_machine_init;
    mc->reset = spapr_machine_reset;
3856
    mc->block_default_type = IF_SCSI;
G
Greg Kurz 已提交
3857
    mc->max_cpus = 1024;
3858
    mc->no_parallel = 1;
3859
    mc->default_boot_order = "";
3860
    mc->default_ram_size = 512 * MiB;
3861
    mc->default_display = "std";
3862
    mc->kvm_type = spapr_kvm_type;
3863
    machine_class_allow_dynamic_sysbus_dev(mc, TYPE_SPAPR_PCI_HOST_BRIDGE);
3864
    mc->pci_allow_0_address = true;
3865
    assert(!mc->get_hotplug_handler);
3866
    mc->get_hotplug_handler = spapr_get_hotplug_handler;
3867
    hc->pre_plug = spapr_machine_device_pre_plug;
B
Bharata B Rao 已提交
3868
    hc->plug = spapr_machine_device_plug;
3869
    mc->cpu_index_to_instance_props = spapr_cpu_index_to_props;
3870
    mc->get_default_cpu_node_id = spapr_get_default_cpu_node_id;
3871
    mc->possible_cpu_arch_ids = spapr_possible_cpu_arch_ids;
B
Bharata B Rao 已提交
3872
    hc->unplug_request = spapr_machine_device_unplug_request;
3873
    hc->unplug = spapr_machine_device_unplug;
3874

3875
    smc->dr_lmb_enabled = true;
3876
    mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power8_v2.0");
3877
    mc->has_hotpluggable_cpus = true;
3878
    smc->resize_hpt_default = SPAPR_RESIZE_HPT_ENABLED;
3879
    fwc->get_dev_path = spapr_get_fw_dev_path;
3880
    nc->nmi_monitor_handler = spapr_nmi;
3881
    smc->phb_placement = spapr_phb_placement;
3882
    vhc->hypercall = emulate_spapr_hypercall;
3883 3884 3885 3886
    vhc->hpt_mask = spapr_hpt_mask;
    vhc->map_hptes = spapr_map_hptes;
    vhc->unmap_hptes = spapr_unmap_hptes;
    vhc->store_hpte = spapr_store_hpte;
3887
    vhc->get_patbe = spapr_get_patbe;
3888
    vhc->encode_hpt_for_kvm_pr = spapr_encode_hpt_for_kvm_pr;
3889 3890
    xic->ics_get = spapr_ics_get;
    xic->ics_resend = spapr_ics_resend;
3891
    xic->icp_get = spapr_icp_get;
3892
    ispc->print_info = spapr_pic_print_info;
3893 3894 3895 3896 3897
    /* Force NUMA node memory size to be a multiple of
     * SPAPR_MEMORY_BLOCK_SIZE (256M) since that's the granularity
     * in which LMBs are represented and hot-added
     */
    mc->numa_mem_align_shift = 28;
3898

3899 3900 3901
    smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_OFF;
    smc->default_caps.caps[SPAPR_CAP_VSX] = SPAPR_CAP_ON;
    smc->default_caps.caps[SPAPR_CAP_DFP] = SPAPR_CAP_ON;
3902
    smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_BROKEN;
3903
    smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_BROKEN;
3904
    smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_BROKEN;
3905
    smc->default_caps.caps[SPAPR_CAP_HPT_MAXPAGESIZE] = 16; /* 64kiB */
3906
    smc->default_caps.caps[SPAPR_CAP_NESTED_KVM_HV] = SPAPR_CAP_OFF;
3907
    spapr_caps_add_properties(smc, &error_abort);
3908
    smc->irq = &spapr_irq_xics;
3909 3910 3911 3912 3913
}

static const TypeInfo spapr_machine_info = {
    .name          = TYPE_SPAPR_MACHINE,
    .parent        = TYPE_MACHINE,
3914
    .abstract      = true,
3915
    .instance_size = sizeof(sPAPRMachineState),
3916
    .instance_init = spapr_instance_init,
3917
    .instance_finalize = spapr_machine_finalizefn,
D
David Gibson 已提交
3918
    .class_size    = sizeof(sPAPRMachineClass),
3919
    .class_init    = spapr_machine_class_init,
3920 3921
    .interfaces = (InterfaceInfo[]) {
        { TYPE_FW_PATH_PROVIDER },
3922
        { TYPE_NMI },
B
Bharata B Rao 已提交
3923
        { TYPE_HOTPLUG_HANDLER },
3924
        { TYPE_PPC_VIRTUAL_HYPERVISOR },
3925
        { TYPE_XICS_FABRIC },
3926
        { TYPE_INTERRUPT_STATS_PROVIDER },
3927 3928
        { }
    },
3929 3930
};

3931
#define DEFINE_SPAPR_MACHINE(suffix, verstr, latest)                 \
D
David Gibson 已提交
3932 3933 3934 3935 3936
    static void spapr_machine_##suffix##_class_init(ObjectClass *oc, \
                                                    void *data)      \
    {                                                                \
        MachineClass *mc = MACHINE_CLASS(oc);                        \
        spapr_machine_##suffix##_class_options(mc);                  \
3937 3938 3939 3940
        if (latest) {                                                \
            mc->alias = "pseries";                                   \
            mc->is_default = 1;                                      \
        }                                                            \
D
David Gibson 已提交
3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956
    }                                                                \
    static void spapr_machine_##suffix##_instance_init(Object *obj)  \
    {                                                                \
        MachineState *machine = MACHINE(obj);                        \
        spapr_machine_##suffix##_instance_options(machine);          \
    }                                                                \
    static const TypeInfo spapr_machine_##suffix##_info = {          \
        .name = MACHINE_TYPE_NAME("pseries-" verstr),                \
        .parent = TYPE_SPAPR_MACHINE,                                \
        .class_init = spapr_machine_##suffix##_class_init,           \
        .instance_init = spapr_machine_##suffix##_instance_init,     \
    };                                                               \
    static void spapr_machine_register_##suffix(void)                \
    {                                                                \
        type_register(&spapr_machine_##suffix##_info);               \
    }                                                                \
3957
    type_init(spapr_machine_register_##suffix)
D
David Gibson 已提交
3958

3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973
/*
 * pseries-4.0
 */
static void spapr_machine_4_0_instance_options(MachineState *machine)
{
}

static void spapr_machine_4_0_class_options(MachineClass *mc)
{
    /* Defaults for the latest behaviour inherited from the base class */
}

DEFINE_SPAPR_MACHINE(4_0, "4.0", true);

/*
3974 3975
 * pseries-3.1
 */
3976 3977 3978
#define SPAPR_COMPAT_3_1                                              \
    HW_COMPAT_3_1

3979 3980
static void spapr_machine_3_1_instance_options(MachineState *machine)
{
3981
    spapr_machine_4_0_instance_options(machine);
3982 3983 3984 3985
}

static void spapr_machine_3_1_class_options(MachineClass *mc)
{
3986 3987
    spapr_machine_4_0_class_options(mc);
    SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_3_1);
3988 3989
}

3990
DEFINE_SPAPR_MACHINE(3_1, "3.1", false);
3991

3992
/*
P
Peter Maydell 已提交
3993
 * pseries-3.0
3994
 */
3995 3996 3997
#define SPAPR_COMPAT_3_0                                              \
    HW_COMPAT_3_0

P
Peter Maydell 已提交
3998
static void spapr_machine_3_0_instance_options(MachineState *machine)
3999
{
4000
    spapr_machine_3_1_instance_options(machine);
4001 4002
}

P
Peter Maydell 已提交
4003
static void spapr_machine_3_0_class_options(MachineClass *mc)
4004
{
4005 4006
    sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);

4007 4008
    spapr_machine_3_1_class_options(mc);
    SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_3_0);
4009 4010

    smc->legacy_irq_allocation = true;
4011
    smc->irq = &spapr_irq_xics_legacy;
4012 4013
}

4014
DEFINE_SPAPR_MACHINE(3_0, "3.0", false);
4015

4016 4017 4018
/*
 * pseries-2.12
 */
4019
#define SPAPR_COMPAT_2_12                                              \
4020 4021 4022
    HW_COMPAT_2_12                                                     \
    {                                                                  \
        .driver = TYPE_POWERPC_CPU,                                    \
G
Greg Kurz 已提交
4023 4024 4025 4026 4027 4028
        .property = "pre-3.0-migration",                               \
        .value    = "on",                                              \
    },                                                                 \
    {                                                                  \
        .driver = TYPE_SPAPR_CPU_CORE,                                 \
        .property = "pre-3.0-migration",                               \
4029 4030
        .value    = "on",                                              \
    },
4031

4032 4033
static void spapr_machine_2_12_instance_options(MachineState *machine)
{
P
Peter Maydell 已提交
4034
    spapr_machine_3_0_instance_options(machine);
4035 4036 4037 4038
}

static void spapr_machine_2_12_class_options(MachineClass *mc)
{
4039 4040
    sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);

P
Peter Maydell 已提交
4041
    spapr_machine_3_0_class_options(mc);
4042
    SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_12);
4043

4044 4045 4046 4047 4048 4049
    /* We depend on kvm_enabled() to choose a default value for the
     * hpt-max-page-size capability. Of course we can't do it here
     * because this is too early and the HW accelerator isn't initialzed
     * yet. Postpone this to machine init (see default_caps_with_cpu()).
     */
    smc->default_caps.caps[SPAPR_CAP_HPT_MAXPAGESIZE] = 0;
4050 4051
}

4052
DEFINE_SPAPR_MACHINE(2_12, "2.12", false);
4053

4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070
static void spapr_machine_2_12_sxxm_instance_options(MachineState *machine)
{
    spapr_machine_2_12_instance_options(machine);
}

static void spapr_machine_2_12_sxxm_class_options(MachineClass *mc)
{
    sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);

    spapr_machine_2_12_class_options(mc);
    smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_WORKAROUND;
    smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_WORKAROUND;
    smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_FIXED_CCD;
}

DEFINE_SPAPR_MACHINE(2_12_sxxm, "2.12-sxxm", false);

G
Greg Kurz 已提交
4071 4072 4073
/*
 * pseries-2.11
 */
4074 4075 4076
#define SPAPR_COMPAT_2_11                                              \
    HW_COMPAT_2_11

G
Greg Kurz 已提交
4077 4078
static void spapr_machine_2_11_instance_options(MachineState *machine)
{
4079
    spapr_machine_2_12_instance_options(machine);
G
Greg Kurz 已提交
4080 4081 4082 4083
}

static void spapr_machine_2_11_class_options(MachineClass *mc)
{
4084 4085
    sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);

4086
    spapr_machine_2_12_class_options(mc);
4087
    smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_ON;
4088
    SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_11);
G
Greg Kurz 已提交
4089 4090
}

4091
DEFINE_SPAPR_MACHINE(2_11, "2.11", false);
G
Greg Kurz 已提交
4092

4093 4094 4095
/*
 * pseries-2.10
 */
G
Greg Kurz 已提交
4096
#define SPAPR_COMPAT_2_10                                              \
4097
    HW_COMPAT_2_10
G
Greg Kurz 已提交
4098

4099 4100
static void spapr_machine_2_10_instance_options(MachineState *machine)
{
4101
    spapr_machine_2_11_instance_options(machine);
4102 4103 4104 4105
}

static void spapr_machine_2_10_class_options(MachineClass *mc)
{
G
Greg Kurz 已提交
4106 4107
    spapr_machine_2_11_class_options(mc);
    SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_10);
4108 4109
}

G
Greg Kurz 已提交
4110
DEFINE_SPAPR_MACHINE(2_10, "2.10", false);
4111

4112 4113 4114
/*
 * pseries-2.9
 */
4115
#define SPAPR_COMPAT_2_9                                               \
4116 4117 4118 4119 4120 4121
    HW_COMPAT_2_9                                                      \
    {                                                                  \
        .driver = TYPE_POWERPC_CPU,                                    \
        .property = "pre-2.10-migration",                              \
        .value    = "on",                                              \
    },                                                                 \
4122

4123 4124
static void spapr_machine_2_9_instance_options(MachineState *machine)
{
4125
    spapr_machine_2_10_instance_options(machine);
4126 4127 4128 4129
}

static void spapr_machine_2_9_class_options(MachineClass *mc)
{
4130 4131
    sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);

4132 4133
    spapr_machine_2_10_class_options(mc);
    SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_9);
4134
    mc->numa_auto_assign_ram = numa_legacy_auto_assign_ram;
4135
    smc->pre_2_10_has_unused_icps = true;
4136
    smc->resize_hpt_default = SPAPR_RESIZE_HPT_DISABLED;
4137 4138
}

4139
DEFINE_SPAPR_MACHINE(2_9, "2.9", false);
4140

4141 4142 4143
/*
 * pseries-2.8
 */
4144 4145 4146 4147 4148 4149 4150
#define SPAPR_COMPAT_2_8                                        \
    HW_COMPAT_2_8                                               \
    {                                                           \
        .driver   = TYPE_SPAPR_PCI_HOST_BRIDGE,                 \
        .property = "pcie-extended-configuration-space",        \
        .value    = "off",                                      \
    },
4151

4152 4153
static void spapr_machine_2_8_instance_options(MachineState *machine)
{
4154
    spapr_machine_2_9_instance_options(machine);
4155 4156 4157 4158
}

static void spapr_machine_2_8_class_options(MachineClass *mc)
{
4159 4160
    spapr_machine_2_9_class_options(mc);
    SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_8);
4161
    mc->numa_mem_align_shift = 23;
4162 4163
}

4164
DEFINE_SPAPR_MACHINE(2_8, "2.8", false);
4165

4166 4167 4168
/*
 * pseries-2.7
 */
4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179
#define SPAPR_COMPAT_2_7                            \
    HW_COMPAT_2_7                                   \
    {                                               \
        .driver   = TYPE_SPAPR_PCI_HOST_BRIDGE,     \
        .property = "mem_win_size",                 \
        .value    = stringify(SPAPR_PCI_2_7_MMIO_WIN_SIZE),\
    },                                              \
    {                                               \
        .driver   = TYPE_SPAPR_PCI_HOST_BRIDGE,     \
        .property = "mem64_win_size",               \
        .value    = "0",                            \
4180 4181 4182 4183 4184
    },                                              \
    {                                               \
        .driver = TYPE_POWERPC_CPU,                 \
        .property = "pre-2.8-migration",            \
        .value    = "on",                           \
4185 4186 4187 4188 4189
    },                                              \
    {                                               \
        .driver = TYPE_SPAPR_PCI_HOST_BRIDGE,       \
        .property = "pre-2.8-migration",            \
        .value    = "on",                           \
4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208
    },

static void phb_placement_2_7(sPAPRMachineState *spapr, uint32_t index,
                              uint64_t *buid, hwaddr *pio,
                              hwaddr *mmio32, hwaddr *mmio64,
                              unsigned n_dma, uint32_t *liobns, Error **errp)
{
    /* Legacy PHB placement for pseries-2.7 and earlier machine types */
    const uint64_t base_buid = 0x800000020000000ULL;
    const hwaddr phb_spacing = 0x1000000000ULL; /* 64 GiB */
    const hwaddr mmio_offset = 0xa0000000; /* 2 GiB + 512 MiB */
    const hwaddr pio_offset = 0x80000000; /* 2 GiB */
    const uint32_t max_index = 255;
    const hwaddr phb0_alignment = 0x10000000000ULL; /* 1 TiB */

    uint64_t ram_top = MACHINE(spapr)->ram_size;
    hwaddr phb0_base, phb_base;
    int i;

4209
    /* Do we have device memory? */
4210 4211
    if (MACHINE(spapr)->maxram_size > ram_top) {
        /* Can't just use maxram_size, because there may be an
4212 4213
         * alignment gap between normal and device memory regions
         */
4214 4215
        ram_top = MACHINE(spapr)->device_memory->base +
            memory_region_size(&MACHINE(spapr)->device_memory->mr);
4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239
    }

    phb0_base = QEMU_ALIGN_UP(ram_top, phb0_alignment);

    if (index > max_index) {
        error_setg(errp, "\"index\" for PAPR PHB is too large (max %u)",
                   max_index);
        return;
    }

    *buid = base_buid + index;
    for (i = 0; i < n_dma; ++i) {
        liobns[i] = SPAPR_PCI_LIOBN(index, i);
    }

    phb_base = phb0_base + index * phb_spacing;
    *pio = phb_base + pio_offset;
    *mmio32 = phb_base + mmio_offset;
    /*
     * We don't set the 64-bit MMIO window, relying on the PHB's
     * fallback behaviour of automatically splitting a large "32-bit"
     * window into contiguous 32-bit and 64-bit windows
     */
}
4240

4241 4242
static void spapr_machine_2_7_instance_options(MachineState *machine)
{
4243 4244
    sPAPRMachineState *spapr = SPAPR_MACHINE(machine);

4245
    spapr_machine_2_8_instance_options(machine);
4246
    spapr->use_hotplug_event_source = false;
4247 4248 4249 4250
}

static void spapr_machine_2_7_class_options(MachineClass *mc)
{
4251 4252
    sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);

4253
    spapr_machine_2_8_class_options(mc);
4254
    mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power7_v2.3");
4255
    SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_7);
4256
    smc->phb_placement = phb_placement_2_7;
4257 4258
}

4259
DEFINE_SPAPR_MACHINE(2_7, "2.7", false);
4260

4261 4262 4263
/*
 * pseries-2.6
 */
4264
#define SPAPR_COMPAT_2_6 \
4265 4266 4267 4268 4269 4270
    HW_COMPAT_2_6 \
    { \
        .driver   = TYPE_SPAPR_PCI_HOST_BRIDGE,\
        .property = "ddw",\
        .value    = stringify(off),\
    },
4271

4272 4273
static void spapr_machine_2_6_instance_options(MachineState *machine)
{
4274
    spapr_machine_2_7_instance_options(machine);
4275 4276 4277 4278
}

static void spapr_machine_2_6_class_options(MachineClass *mc)
{
4279
    spapr_machine_2_7_class_options(mc);
4280
    mc->has_hotpluggable_cpus = false;
4281
    SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_6);
4282 4283
}

4284
DEFINE_SPAPR_MACHINE(2_6, "2.6", false);
4285

4286 4287 4288
/*
 * pseries-2.5
 */
4289
#define SPAPR_COMPAT_2_5 \
4290 4291 4292 4293 4294 4295
    HW_COMPAT_2_5 \
    { \
        .driver   = "spapr-vlan", \
        .property = "use-rx-buffer-pools", \
        .value    = "off", \
    },
4296

D
David Gibson 已提交
4297
static void spapr_machine_2_5_instance_options(MachineState *machine)
4298
{
4299
    spapr_machine_2_6_instance_options(machine);
D
David Gibson 已提交
4300 4301 4302 4303
}

static void spapr_machine_2_5_class_options(MachineClass *mc)
{
4304 4305
    sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);

4306
    spapr_machine_2_6_class_options(mc);
4307
    smc->use_ohci_by_default = true;
4308
    SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_5);
4309 4310
}

4311
DEFINE_SPAPR_MACHINE(2_5, "2.5", false);
4312 4313 4314 4315

/*
 * pseries-2.4
 */
C
Cornelia Huck 已提交
4316 4317 4318
#define SPAPR_COMPAT_2_4 \
        HW_COMPAT_2_4

D
David Gibson 已提交
4319
static void spapr_machine_2_4_instance_options(MachineState *machine)
4320
{
D
David Gibson 已提交
4321 4322
    spapr_machine_2_5_instance_options(machine);
}
4323

D
David Gibson 已提交
4324 4325
static void spapr_machine_2_4_class_options(MachineClass *mc)
{
4326 4327 4328 4329
    sPAPRMachineClass *smc = SPAPR_MACHINE_CLASS(mc);

    spapr_machine_2_5_class_options(mc);
    smc->dr_lmb_enabled = false;
D
David Gibson 已提交
4330
    SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_4);
4331 4332
}

4333
DEFINE_SPAPR_MACHINE(2_4, "2.4", false);
4334 4335 4336 4337

/*
 * pseries-2.3
 */
E
Eduardo Habkost 已提交
4338
#define SPAPR_COMPAT_2_3 \
4339 4340 4341 4342 4343 4344
        HW_COMPAT_2_3 \
        {\
            .driver   = "spapr-pci-host-bridge",\
            .property = "dynamic-reconfiguration",\
            .value    = "off",\
        },
E
Eduardo Habkost 已提交
4345

D
David Gibson 已提交
4346
static void spapr_machine_2_3_instance_options(MachineState *machine)
J
Jason Wang 已提交
4347
{
D
David Gibson 已提交
4348
    spapr_machine_2_4_instance_options(machine);
J
Jason Wang 已提交
4349 4350
}

D
David Gibson 已提交
4351
static void spapr_machine_2_3_class_options(MachineClass *mc)
4352
{
4353
    spapr_machine_2_4_class_options(mc);
D
David Gibson 已提交
4354
    SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_3);
4355
}
4356
DEFINE_SPAPR_MACHINE(2_3, "2.3", false);
4357

4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369
/*
 * pseries-2.2
 */

#define SPAPR_COMPAT_2_2 \
        HW_COMPAT_2_2 \
        {\
            .driver   = TYPE_SPAPR_PCI_HOST_BRIDGE,\
            .property = "mem_win_size",\
            .value    = "0x20000000",\
        },

D
David Gibson 已提交
4370
static void spapr_machine_2_2_instance_options(MachineState *machine)
4371
{
D
David Gibson 已提交
4372
    spapr_machine_2_3_instance_options(machine);
4373
    machine->suppress_vmdesc = true;
4374 4375
}

D
David Gibson 已提交
4376
static void spapr_machine_2_2_class_options(MachineClass *mc)
4377
{
4378
    spapr_machine_2_3_class_options(mc);
D
David Gibson 已提交
4379
    SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_2);
4380
}
4381
DEFINE_SPAPR_MACHINE(2_2, "2.2", false);
4382

4383 4384 4385 4386 4387
/*
 * pseries-2.1
 */
#define SPAPR_COMPAT_2_1 \
        HW_COMPAT_2_1
4388

D
David Gibson 已提交
4389
static void spapr_machine_2_1_instance_options(MachineState *machine)
4390
{
D
David Gibson 已提交
4391
    spapr_machine_2_2_instance_options(machine);
4392
}
J
Jason Wang 已提交
4393

D
David Gibson 已提交
4394
static void spapr_machine_2_1_class_options(MachineClass *mc)
J
Jason Wang 已提交
4395
{
4396
    spapr_machine_2_2_class_options(mc);
D
David Gibson 已提交
4397
    SET_MACHINE_COMPAT(mc, SPAPR_COMPAT_2_1);
J
Jason Wang 已提交
4398
}
4399
DEFINE_SPAPR_MACHINE(2_1, "2.1", false);
D
David Gibson 已提交
4400

4401
static void spapr_machine_register_types(void)
4402
{
4403
    type_register_static(&spapr_machine_info);
4404 4405
}

4406
type_init(spapr_machine_register_types)