cirrus_vga.c 90.6 KB
Newer Older
1
/*
B
bellard 已提交
2
 * QEMU Cirrus CLGD 54xx VGA Emulator.
3
 *
4
 * Copyright (c) 2004 Fabrice Bellard
B
bellard 已提交
5
 * Copyright (c) 2004 Makoto Suzuki (suzu)
6
 *
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
B
bellard 已提交
25 26 27 28
/*
 * Reference: Finn Thogersons' VGADOC4b
 *   available at http://home.worldonline.dk/~finth/
 */
29 30
#include "hw/hw.h"
#include "hw/pci/pci.h"
31
#include "ui/console.h"
32
#include "ui/pixel_ops.h"
33
#include "vga_int.h"
34
#include "hw/loader.h"
35

36 37
/*
 * TODO:
38
 *    - destination write mask support not complete (bits 5..7)
39 40 41 42
 *    - optimize linear mappings
 *    - optimize bitblt functions
 */

43
//#define DEBUG_CIRRUS
44
//#define DEBUG_BITBLT
45

46 47 48 49 50 51 52 53 54 55 56 57 58
/***************************************
 *
 *  definitions
 *
 ***************************************/

// ID
#define CIRRUS_ID_CLGD5422  (0x23<<2)
#define CIRRUS_ID_CLGD5426  (0x24<<2)
#define CIRRUS_ID_CLGD5424  (0x25<<2)
#define CIRRUS_ID_CLGD5428  (0x26<<2)
#define CIRRUS_ID_CLGD5430  (0x28<<2)
#define CIRRUS_ID_CLGD5434  (0x2A<<2)
59
#define CIRRUS_ID_CLGD5436  (0x2B<<2)
60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114
#define CIRRUS_ID_CLGD5446  (0x2E<<2)

// sequencer 0x07
#define CIRRUS_SR7_BPP_VGA            0x00
#define CIRRUS_SR7_BPP_SVGA           0x01
#define CIRRUS_SR7_BPP_MASK           0x0e
#define CIRRUS_SR7_BPP_8              0x00
#define CIRRUS_SR7_BPP_16_DOUBLEVCLK  0x02
#define CIRRUS_SR7_BPP_24             0x04
#define CIRRUS_SR7_BPP_16             0x06
#define CIRRUS_SR7_BPP_32             0x08
#define CIRRUS_SR7_ISAADDR_MASK       0xe0

// sequencer 0x0f
#define CIRRUS_MEMSIZE_512k        0x08
#define CIRRUS_MEMSIZE_1M          0x10
#define CIRRUS_MEMSIZE_2M          0x18
#define CIRRUS_MEMFLAGS_BANKSWITCH 0x80	// bank switching is enabled.

// sequencer 0x12
#define CIRRUS_CURSOR_SHOW         0x01
#define CIRRUS_CURSOR_HIDDENPEL    0x02
#define CIRRUS_CURSOR_LARGE        0x04	// 64x64 if set, 32x32 if clear

// sequencer 0x17
#define CIRRUS_BUSTYPE_VLBFAST   0x10
#define CIRRUS_BUSTYPE_PCI       0x20
#define CIRRUS_BUSTYPE_VLBSLOW   0x30
#define CIRRUS_BUSTYPE_ISA       0x38
#define CIRRUS_MMIO_ENABLE       0x04
#define CIRRUS_MMIO_USE_PCIADDR  0x40	// 0xb8000 if cleared.
#define CIRRUS_MEMSIZEEXT_DOUBLE 0x80

// control 0x0b
#define CIRRUS_BANKING_DUAL             0x01
#define CIRRUS_BANKING_GRANULARITY_16K  0x20	// set:16k, clear:4k

// control 0x30
#define CIRRUS_BLTMODE_BACKWARDS        0x01
#define CIRRUS_BLTMODE_MEMSYSDEST       0x02
#define CIRRUS_BLTMODE_MEMSYSSRC        0x04
#define CIRRUS_BLTMODE_TRANSPARENTCOMP  0x08
#define CIRRUS_BLTMODE_PATTERNCOPY      0x40
#define CIRRUS_BLTMODE_COLOREXPAND      0x80
#define CIRRUS_BLTMODE_PIXELWIDTHMASK   0x30
#define CIRRUS_BLTMODE_PIXELWIDTH8      0x00
#define CIRRUS_BLTMODE_PIXELWIDTH16     0x10
#define CIRRUS_BLTMODE_PIXELWIDTH24     0x20
#define CIRRUS_BLTMODE_PIXELWIDTH32     0x30

// control 0x31
#define CIRRUS_BLT_BUSY                 0x01
#define CIRRUS_BLT_START                0x02
#define CIRRUS_BLT_RESET                0x04
#define CIRRUS_BLT_FIFOUSED             0x10
115
#define CIRRUS_BLT_AUTOSTART            0x80
116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134

// control 0x32
#define CIRRUS_ROP_0                    0x00
#define CIRRUS_ROP_SRC_AND_DST          0x05
#define CIRRUS_ROP_NOP                  0x06
#define CIRRUS_ROP_SRC_AND_NOTDST       0x09
#define CIRRUS_ROP_NOTDST               0x0b
#define CIRRUS_ROP_SRC                  0x0d
#define CIRRUS_ROP_1                    0x0e
#define CIRRUS_ROP_NOTSRC_AND_DST       0x50
#define CIRRUS_ROP_SRC_XOR_DST          0x59
#define CIRRUS_ROP_SRC_OR_DST           0x6d
#define CIRRUS_ROP_NOTSRC_OR_NOTDST     0x90
#define CIRRUS_ROP_SRC_NOTXOR_DST       0x95
#define CIRRUS_ROP_SRC_OR_NOTDST        0xad
#define CIRRUS_ROP_NOTSRC               0xd0
#define CIRRUS_ROP_NOTSRC_OR_DST        0xd6
#define CIRRUS_ROP_NOTSRC_AND_NOTDST    0xda

135 136 137
#define CIRRUS_ROP_NOP_INDEX 2
#define CIRRUS_ROP_SRC_INDEX 5

138
// control 0x33
139
#define CIRRUS_BLTMODEEXT_SOLIDFILL        0x04
B
bellard 已提交
140
#define CIRRUS_BLTMODEEXT_COLOREXPINV      0x02
141
#define CIRRUS_BLTMODEEXT_DWORDGRANULARITY 0x01
142

143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
// memory-mapped IO
#define CIRRUS_MMIO_BLTBGCOLOR        0x00	// dword
#define CIRRUS_MMIO_BLTFGCOLOR        0x04	// dword
#define CIRRUS_MMIO_BLTWIDTH          0x08	// word
#define CIRRUS_MMIO_BLTHEIGHT         0x0a	// word
#define CIRRUS_MMIO_BLTDESTPITCH      0x0c	// word
#define CIRRUS_MMIO_BLTSRCPITCH       0x0e	// word
#define CIRRUS_MMIO_BLTDESTADDR       0x10	// dword
#define CIRRUS_MMIO_BLTSRCADDR        0x14	// dword
#define CIRRUS_MMIO_BLTWRITEMASK      0x17	// byte
#define CIRRUS_MMIO_BLTMODE           0x18	// byte
#define CIRRUS_MMIO_BLTROP            0x1a	// byte
#define CIRRUS_MMIO_BLTMODEEXT        0x1b	// byte
#define CIRRUS_MMIO_BLTTRANSPARENTCOLOR 0x1c	// word?
#define CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK 0x20	// word?
#define CIRRUS_MMIO_LINEARDRAW_START_X 0x24	// word
#define CIRRUS_MMIO_LINEARDRAW_START_Y 0x26	// word
#define CIRRUS_MMIO_LINEARDRAW_END_X  0x28	// word
#define CIRRUS_MMIO_LINEARDRAW_END_Y  0x2a	// word
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_INC 0x2c	// byte
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ROLLOVER 0x2d	// byte
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_MASK 0x2e	// byte
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ACCUM 0x2f	// byte
#define CIRRUS_MMIO_BRESENHAM_K1      0x30	// word
#define CIRRUS_MMIO_BRESENHAM_K3      0x32	// word
#define CIRRUS_MMIO_BRESENHAM_ERROR   0x34	// word
#define CIRRUS_MMIO_BRESENHAM_DELTA_MAJOR 0x36	// word
#define CIRRUS_MMIO_BRESENHAM_DIRECTION 0x38	// byte
#define CIRRUS_MMIO_LINEDRAW_MODE     0x39	// byte
#define CIRRUS_MMIO_BLTSTATUS         0x40	// byte

174
#define CIRRUS_PNPMMIO_SIZE         0x1000
175

176 177 178
#define BLTUNSAFE(s) \
    ( \
        ( /* check dst is within bounds */ \
179
            (s)->cirrus_blt_height * ABS((s)->cirrus_blt_dstpitch) \
180
                + ((s)->cirrus_blt_dstaddr & (s)->cirrus_addr_mask) > \
181
                    (s)->vga.vram_size \
182 183
        ) || \
        ( /* check src is within bounds */ \
184
            (s)->cirrus_blt_height * ABS((s)->cirrus_blt_srcpitch) \
185
                + ((s)->cirrus_blt_srcaddr & (s)->cirrus_addr_mask) > \
186
                    (s)->vga.vram_size \
187 188 189
        ) \
    )

190 191 192
struct CirrusVGAState;
typedef void (*cirrus_bitblt_rop_t) (struct CirrusVGAState *s,
                                     uint8_t * dst, const uint8_t * src,
193 194
				     int dstpitch, int srcpitch,
				     int bltwidth, int bltheight);
195 196
typedef void (*cirrus_fill_t)(struct CirrusVGAState *s,
                              uint8_t *dst, int dst_pitch, int width, int height);
197 198

typedef struct CirrusVGAState {
199
    VGACommonState vga;
200

201
    MemoryRegion cirrus_vga_io;
202 203 204 205 206 207 208
    MemoryRegion cirrus_linear_io;
    MemoryRegion cirrus_linear_bitblt_io;
    MemoryRegion cirrus_mmio_io;
    MemoryRegion pci_bar;
    bool linear_vram;  /* vga.vram mapped over cirrus_linear_io */
    MemoryRegion low_mem_container; /* container for 0xa0000-0xc0000 */
    MemoryRegion low_mem;           /* always mapped, overridden by: */
209
    MemoryRegion cirrus_bank[2];    /*   aliases at 0xa0000-0xb0000  */
210
    uint32_t cirrus_addr_mask;
211
    uint32_t linear_mmio_mask;
212 213 214 215 216 217 218
    uint8_t cirrus_shadow_gr0;
    uint8_t cirrus_shadow_gr1;
    uint8_t cirrus_hidden_dac_lockindex;
    uint8_t cirrus_hidden_dac_data;
    uint32_t cirrus_bank_base[2];
    uint32_t cirrus_bank_limit[2];
    uint8_t cirrus_hidden_palette[48];
219 220
    uint32_t hw_cursor_x;
    uint32_t hw_cursor_y;
221 222 223 224 225
    int cirrus_blt_pixelwidth;
    int cirrus_blt_width;
    int cirrus_blt_height;
    int cirrus_blt_dstpitch;
    int cirrus_blt_srcpitch;
226 227
    uint32_t cirrus_blt_fgcol;
    uint32_t cirrus_blt_bgcol;
228 229 230
    uint32_t cirrus_blt_dstaddr;
    uint32_t cirrus_blt_srcaddr;
    uint8_t cirrus_blt_mode;
231
    uint8_t cirrus_blt_modeext;
232
    cirrus_bitblt_rop_t cirrus_rop;
233
#define CIRRUS_BLTBUFSIZE (2048 * 4) /* one line width */
234 235 236 237
    uint8_t cirrus_bltbuf[CIRRUS_BLTBUFSIZE];
    uint8_t *cirrus_srcptr;
    uint8_t *cirrus_srcptr_end;
    uint32_t cirrus_srccounter;
238 239 240 241 242 243
    /* hwcursor display state */
    int last_hw_cursor_size;
    int last_hw_cursor_x;
    int last_hw_cursor_y;
    int last_hw_cursor_y_start;
    int last_hw_cursor_y_end;
244
    int real_vram_size; /* XXX: suppress that */
B
blueswir1 已提交
245 246
    int device_id;
    int bustype;
247 248 249 250 251 252 253
} CirrusVGAState;

typedef struct PCICirrusVGAState {
    PCIDevice dev;
    CirrusVGAState cirrus_vga;
} PCICirrusVGAState;

254 255 256 257
#define TYPE_ISA_CIRRUS_VGA "isa-cirrus-vga"
#define ISA_CIRRUS_VGA(obj) \
    OBJECT_CHECK(ISACirrusVGAState, (obj), TYPE_ISA_CIRRUS_VGA)

258
typedef struct ISACirrusVGAState {
259 260
    ISADevice parent_obj;

261 262 263
    CirrusVGAState cirrus_vga;
} ISACirrusVGAState;

264
static uint8_t rop_to_index[256];
265

266 267 268 269 270 271 272
/***************************************
 *
 *  prototypes.
 *
 ***************************************/


B
bellard 已提交
273 274
static void cirrus_bitblt_reset(CirrusVGAState *s);
static void cirrus_update_memory_access(CirrusVGAState *s);
275 276 277 278 279 280 281

/***************************************
 *
 *  raster operations
 *
 ***************************************/

282 283 284 285 286
static void cirrus_bitblt_rop_nop(CirrusVGAState *s,
                                  uint8_t *dst,const uint8_t *src,
                                  int dstpitch,int srcpitch,
                                  int bltwidth,int bltheight)
{
287 288
}

289 290 291
static void cirrus_bitblt_fill_nop(CirrusVGAState *s,
                                   uint8_t *dst,
                                   int dstpitch, int bltwidth,int bltheight)
292
{
293
}
294

295
#define ROP_NAME 0
B
Blue Swirl 已提交
296
#define ROP_FN(d, s) 0
297
#include "cirrus_vga_rop.h"
298

299
#define ROP_NAME src_and_dst
B
Blue Swirl 已提交
300
#define ROP_FN(d, s) (s) & (d)
301
#include "cirrus_vga_rop.h"
302

303
#define ROP_NAME src_and_notdst
B
Blue Swirl 已提交
304
#define ROP_FN(d, s) (s) & (~(d))
305
#include "cirrus_vga_rop.h"
306

307
#define ROP_NAME notdst
B
Blue Swirl 已提交
308
#define ROP_FN(d, s) ~(d)
309
#include "cirrus_vga_rop.h"
310

311
#define ROP_NAME src
B
Blue Swirl 已提交
312
#define ROP_FN(d, s) s
313
#include "cirrus_vga_rop.h"
314

315
#define ROP_NAME 1
B
Blue Swirl 已提交
316
#define ROP_FN(d, s) ~0
317
#include "cirrus_vga_rop.h"
318 319

#define ROP_NAME notsrc_and_dst
B
Blue Swirl 已提交
320
#define ROP_FN(d, s) (~(s)) & (d)
321
#include "cirrus_vga_rop.h"
322 323

#define ROP_NAME src_xor_dst
B
Blue Swirl 已提交
324
#define ROP_FN(d, s) (s) ^ (d)
325
#include "cirrus_vga_rop.h"
326 327

#define ROP_NAME src_or_dst
B
Blue Swirl 已提交
328
#define ROP_FN(d, s) (s) | (d)
329
#include "cirrus_vga_rop.h"
330 331

#define ROP_NAME notsrc_or_notdst
B
Blue Swirl 已提交
332
#define ROP_FN(d, s) (~(s)) | (~(d))
333
#include "cirrus_vga_rop.h"
334 335

#define ROP_NAME src_notxor_dst
B
Blue Swirl 已提交
336
#define ROP_FN(d, s) ~((s) ^ (d))
337
#include "cirrus_vga_rop.h"
338

339
#define ROP_NAME src_or_notdst
B
Blue Swirl 已提交
340
#define ROP_FN(d, s) (s) | (~(d))
341
#include "cirrus_vga_rop.h"
342 343

#define ROP_NAME notsrc
B
Blue Swirl 已提交
344
#define ROP_FN(d, s) (~(s))
345
#include "cirrus_vga_rop.h"
346 347

#define ROP_NAME notsrc_or_dst
B
Blue Swirl 已提交
348
#define ROP_FN(d, s) (~(s)) | (d)
349
#include "cirrus_vga_rop.h"
350 351

#define ROP_NAME notsrc_and_notdst
B
Blue Swirl 已提交
352
#define ROP_FN(d, s) (~(s)) & (~(d))
353
#include "cirrus_vga_rop.h"
354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391

static const cirrus_bitblt_rop_t cirrus_fwd_rop[16] = {
    cirrus_bitblt_rop_fwd_0,
    cirrus_bitblt_rop_fwd_src_and_dst,
    cirrus_bitblt_rop_nop,
    cirrus_bitblt_rop_fwd_src_and_notdst,
    cirrus_bitblt_rop_fwd_notdst,
    cirrus_bitblt_rop_fwd_src,
    cirrus_bitblt_rop_fwd_1,
    cirrus_bitblt_rop_fwd_notsrc_and_dst,
    cirrus_bitblt_rop_fwd_src_xor_dst,
    cirrus_bitblt_rop_fwd_src_or_dst,
    cirrus_bitblt_rop_fwd_notsrc_or_notdst,
    cirrus_bitblt_rop_fwd_src_notxor_dst,
    cirrus_bitblt_rop_fwd_src_or_notdst,
    cirrus_bitblt_rop_fwd_notsrc,
    cirrus_bitblt_rop_fwd_notsrc_or_dst,
    cirrus_bitblt_rop_fwd_notsrc_and_notdst,
};

static const cirrus_bitblt_rop_t cirrus_bkwd_rop[16] = {
    cirrus_bitblt_rop_bkwd_0,
    cirrus_bitblt_rop_bkwd_src_and_dst,
    cirrus_bitblt_rop_nop,
    cirrus_bitblt_rop_bkwd_src_and_notdst,
    cirrus_bitblt_rop_bkwd_notdst,
    cirrus_bitblt_rop_bkwd_src,
    cirrus_bitblt_rop_bkwd_1,
    cirrus_bitblt_rop_bkwd_notsrc_and_dst,
    cirrus_bitblt_rop_bkwd_src_xor_dst,
    cirrus_bitblt_rop_bkwd_src_or_dst,
    cirrus_bitblt_rop_bkwd_notsrc_or_notdst,
    cirrus_bitblt_rop_bkwd_src_notxor_dst,
    cirrus_bitblt_rop_bkwd_src_or_notdst,
    cirrus_bitblt_rop_bkwd_notsrc,
    cirrus_bitblt_rop_bkwd_notsrc_or_dst,
    cirrus_bitblt_rop_bkwd_notsrc_and_notdst,
};
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439

#define TRANSP_ROP(name) {\
    name ## _8,\
    name ## _16,\
        }
#define TRANSP_NOP(func) {\
    func,\
    func,\
        }

static const cirrus_bitblt_rop_t cirrus_fwd_transp_rop[16][2] = {
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_0),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_dst),
    TRANSP_NOP(cirrus_bitblt_rop_nop),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_1),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_xor_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_notxor_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_notdst),
};

static const cirrus_bitblt_rop_t cirrus_bkwd_transp_rop[16][2] = {
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_0),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_dst),
    TRANSP_NOP(cirrus_bitblt_rop_nop),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_1),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_xor_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_notxor_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_notdst),
};

440 441 442 443 444 445 446 447 448 449 450 451 452 453
#define ROP2(name) {\
    name ## _8,\
    name ## _16,\
    name ## _24,\
    name ## _32,\
        }

#define ROP_NOP2(func) {\
    func,\
    func,\
    func,\
    func,\
        }

B
bellard 已提交
454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
static const cirrus_bitblt_rop_t cirrus_patternfill[16][4] = {
    ROP2(cirrus_patternfill_0),
    ROP2(cirrus_patternfill_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_patternfill_src_and_notdst),
    ROP2(cirrus_patternfill_notdst),
    ROP2(cirrus_patternfill_src),
    ROP2(cirrus_patternfill_1),
    ROP2(cirrus_patternfill_notsrc_and_dst),
    ROP2(cirrus_patternfill_src_xor_dst),
    ROP2(cirrus_patternfill_src_or_dst),
    ROP2(cirrus_patternfill_notsrc_or_notdst),
    ROP2(cirrus_patternfill_src_notxor_dst),
    ROP2(cirrus_patternfill_src_or_notdst),
    ROP2(cirrus_patternfill_notsrc),
    ROP2(cirrus_patternfill_notsrc_or_dst),
    ROP2(cirrus_patternfill_notsrc_and_notdst),
};

473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
static const cirrus_bitblt_rop_t cirrus_colorexpand_transp[16][4] = {
    ROP2(cirrus_colorexpand_transp_0),
    ROP2(cirrus_colorexpand_transp_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_colorexpand_transp_src_and_notdst),
    ROP2(cirrus_colorexpand_transp_notdst),
    ROP2(cirrus_colorexpand_transp_src),
    ROP2(cirrus_colorexpand_transp_1),
    ROP2(cirrus_colorexpand_transp_notsrc_and_dst),
    ROP2(cirrus_colorexpand_transp_src_xor_dst),
    ROP2(cirrus_colorexpand_transp_src_or_dst),
    ROP2(cirrus_colorexpand_transp_notsrc_or_notdst),
    ROP2(cirrus_colorexpand_transp_src_notxor_dst),
    ROP2(cirrus_colorexpand_transp_src_or_notdst),
    ROP2(cirrus_colorexpand_transp_notsrc),
    ROP2(cirrus_colorexpand_transp_notsrc_or_dst),
    ROP2(cirrus_colorexpand_transp_notsrc_and_notdst),
};

static const cirrus_bitblt_rop_t cirrus_colorexpand[16][4] = {
    ROP2(cirrus_colorexpand_0),
    ROP2(cirrus_colorexpand_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_colorexpand_src_and_notdst),
    ROP2(cirrus_colorexpand_notdst),
    ROP2(cirrus_colorexpand_src),
    ROP2(cirrus_colorexpand_1),
    ROP2(cirrus_colorexpand_notsrc_and_dst),
    ROP2(cirrus_colorexpand_src_xor_dst),
    ROP2(cirrus_colorexpand_src_or_dst),
    ROP2(cirrus_colorexpand_notsrc_or_notdst),
    ROP2(cirrus_colorexpand_src_notxor_dst),
    ROP2(cirrus_colorexpand_src_or_notdst),
    ROP2(cirrus_colorexpand_notsrc),
    ROP2(cirrus_colorexpand_notsrc_or_dst),
    ROP2(cirrus_colorexpand_notsrc_and_notdst),
};

B
bellard 已提交
511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern_transp[16][4] = {
    ROP2(cirrus_colorexpand_pattern_transp_0),
    ROP2(cirrus_colorexpand_pattern_transp_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_colorexpand_pattern_transp_src_and_notdst),
    ROP2(cirrus_colorexpand_pattern_transp_notdst),
    ROP2(cirrus_colorexpand_pattern_transp_src),
    ROP2(cirrus_colorexpand_pattern_transp_1),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_dst),
    ROP2(cirrus_colorexpand_pattern_transp_src_xor_dst),
    ROP2(cirrus_colorexpand_pattern_transp_src_or_dst),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_notdst),
    ROP2(cirrus_colorexpand_pattern_transp_src_notxor_dst),
    ROP2(cirrus_colorexpand_pattern_transp_src_or_notdst),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_dst),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_notdst),
};

static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern[16][4] = {
    ROP2(cirrus_colorexpand_pattern_0),
    ROP2(cirrus_colorexpand_pattern_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_colorexpand_pattern_src_and_notdst),
    ROP2(cirrus_colorexpand_pattern_notdst),
    ROP2(cirrus_colorexpand_pattern_src),
    ROP2(cirrus_colorexpand_pattern_1),
    ROP2(cirrus_colorexpand_pattern_notsrc_and_dst),
    ROP2(cirrus_colorexpand_pattern_src_xor_dst),
    ROP2(cirrus_colorexpand_pattern_src_or_dst),
    ROP2(cirrus_colorexpand_pattern_notsrc_or_notdst),
    ROP2(cirrus_colorexpand_pattern_src_notxor_dst),
    ROP2(cirrus_colorexpand_pattern_src_or_notdst),
    ROP2(cirrus_colorexpand_pattern_notsrc),
    ROP2(cirrus_colorexpand_pattern_notsrc_or_dst),
    ROP2(cirrus_colorexpand_pattern_notsrc_and_notdst),
};

549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568
static const cirrus_fill_t cirrus_fill[16][4] = {
    ROP2(cirrus_fill_0),
    ROP2(cirrus_fill_src_and_dst),
    ROP_NOP2(cirrus_bitblt_fill_nop),
    ROP2(cirrus_fill_src_and_notdst),
    ROP2(cirrus_fill_notdst),
    ROP2(cirrus_fill_src),
    ROP2(cirrus_fill_1),
    ROP2(cirrus_fill_notsrc_and_dst),
    ROP2(cirrus_fill_src_xor_dst),
    ROP2(cirrus_fill_src_or_dst),
    ROP2(cirrus_fill_notsrc_or_notdst),
    ROP2(cirrus_fill_src_notxor_dst),
    ROP2(cirrus_fill_src_or_notdst),
    ROP2(cirrus_fill_notsrc),
    ROP2(cirrus_fill_notsrc_or_dst),
    ROP2(cirrus_fill_notsrc_and_notdst),
};

static inline void cirrus_bitblt_fgcol(CirrusVGAState *s)
569
{
570 571 572 573 574 575
    unsigned int color;
    switch (s->cirrus_blt_pixelwidth) {
    case 1:
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1;
        break;
    case 2:
576
        color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8);
577 578 579
        s->cirrus_blt_fgcol = le16_to_cpu(color);
        break;
    case 3:
580
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1 |
581
            (s->vga.gr[0x11] << 8) | (s->vga.gr[0x13] << 16);
582 583 584
        break;
    default:
    case 4:
585 586
        color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8) |
            (s->vga.gr[0x13] << 16) | (s->vga.gr[0x15] << 24);
587 588
        s->cirrus_blt_fgcol = le32_to_cpu(color);
        break;
589 590 591
    }
}

592
static inline void cirrus_bitblt_bgcol(CirrusVGAState *s)
593
{
594
    unsigned int color;
595 596
    switch (s->cirrus_blt_pixelwidth) {
    case 1:
597 598
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0;
        break;
599
    case 2:
600
        color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8);
601 602
        s->cirrus_blt_bgcol = le16_to_cpu(color);
        break;
603
    case 3:
604
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0 |
605
            (s->vga.gr[0x10] << 8) | (s->vga.gr[0x12] << 16);
606
        break;
607
    default:
608
    case 4:
609 610
        color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8) |
            (s->vga.gr[0x12] << 16) | (s->vga.gr[0x14] << 24);
611 612
        s->cirrus_blt_bgcol = le32_to_cpu(color);
        break;
613 614 615 616 617 618 619 620 621 622 623 624 625
    }
}

static void cirrus_invalidate_region(CirrusVGAState * s, int off_begin,
				     int off_pitch, int bytesperline,
				     int lines)
{
    int y;
    int off_cur;
    int off_cur_end;

    for (y = 0; y < lines; y++) {
	off_cur = off_begin;
626
	off_cur_end = (off_cur + bytesperline) & s->cirrus_addr_mask;
627
        memory_region_set_dirty(&s->vga.vram, off_cur, off_cur_end - off_cur);
628 629 630 631 632 633 634 635 636
	off_begin += off_pitch;
    }
}

static int cirrus_bitblt_common_patterncopy(CirrusVGAState * s,
					    const uint8_t * src)
{
    uint8_t *dst;

637
    dst = s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask);
638 639 640 641

    if (BLTUNSAFE(s))
        return 0;

B
bellard 已提交
642
    (*s->cirrus_rop) (s, dst, src,
643
                      s->cirrus_blt_dstpitch, 0,
B
bellard 已提交
644
                      s->cirrus_blt_width, s->cirrus_blt_height);
645
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
B
bellard 已提交
646 647
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
                             s->cirrus_blt_height);
648 649 650
    return 1;
}

651 652
/* fill */

653
static int cirrus_bitblt_solidfill(CirrusVGAState *s, int blt_rop)
654
{
655
    cirrus_fill_t rop_func;
656

657 658
    if (BLTUNSAFE(s))
        return 0;
659
    rop_func = cirrus_fill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
660
    rop_func(s, s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
661 662
             s->cirrus_blt_dstpitch,
             s->cirrus_blt_width, s->cirrus_blt_height);
663 664 665 666 667 668 669
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
			     s->cirrus_blt_dstpitch, s->cirrus_blt_width,
			     s->cirrus_blt_height);
    cirrus_bitblt_reset(s);
    return 1;
}

670 671 672 673 674 675 676 677 678
/***************************************
 *
 *  bitblt (video-to-video)
 *
 ***************************************/

static int cirrus_bitblt_videotovideo_patterncopy(CirrusVGAState * s)
{
    return cirrus_bitblt_common_patterncopy(s,
679
					    s->vga.vram_ptr + ((s->cirrus_blt_srcaddr & ~7) &
680
                                            s->cirrus_addr_mask));
681 682
}

B
bellard 已提交
683
static void cirrus_do_copy(CirrusVGAState *s, int dst, int src, int w, int h)
684
{
A
Aurelien Jarno 已提交
685 686 687
    int sx = 0, sy = 0;
    int dx = 0, dy = 0;
    int depth = 0;
B
bellard 已提交
688 689
    int notify = 0;

690 691 692
    /* make sure to only copy if it's a plain copy ROP */
    if (*s->cirrus_rop == cirrus_bitblt_rop_fwd_src ||
        *s->cirrus_rop == cirrus_bitblt_rop_bkwd_src) {
B
bellard 已提交
693

694 695 696 697 698 699 700 701 702 703
        int width, height;

        depth = s->vga.get_bpp(&s->vga) / 8;
        s->vga.get_resolution(&s->vga, &width, &height);

        /* extra x, y */
        sx = (src % ABS(s->cirrus_blt_srcpitch)) / depth;
        sy = (src / ABS(s->cirrus_blt_srcpitch));
        dx = (dst % ABS(s->cirrus_blt_dstpitch)) / depth;
        dy = (dst / ABS(s->cirrus_blt_dstpitch));
B
bellard 已提交
704

705 706
        /* normalize width */
        w /= depth;
B
bellard 已提交
707

708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
        /* if we're doing a backward copy, we have to adjust
           our x/y to be the upper left corner (instead of the lower
           right corner) */
        if (s->cirrus_blt_dstpitch < 0) {
            sx -= (s->cirrus_blt_width / depth) - 1;
            dx -= (s->cirrus_blt_width / depth) - 1;
            sy -= s->cirrus_blt_height - 1;
            dy -= s->cirrus_blt_height - 1;
        }

        /* are we in the visible portion of memory? */
        if (sx >= 0 && sy >= 0 && dx >= 0 && dy >= 0 &&
            (sx + w) <= width && (sy + h) <= height &&
            (dx + w) <= width && (dy + h) <= height) {
            notify = 1;
        }
    }
B
bellard 已提交
725 726 727 728

    /* we have to flush all pending changes so that the copy
       is generated at the appropriate moment in time */
    if (notify)
729
        graphic_hw_update(s->vga.con);
B
bellard 已提交
730

731
    (*s->cirrus_rop) (s, s->vga.vram_ptr +
732
		      (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
733
		      s->vga.vram_ptr +
734
		      (s->cirrus_blt_srcaddr & s->cirrus_addr_mask),
735 736
		      s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch,
		      s->cirrus_blt_width, s->cirrus_blt_height);
B
bellard 已提交
737

738 739
    if (notify) {
        qemu_console_copy(s->vga.con,
740 741 742
			  sx, sy, dx, dy,
			  s->cirrus_blt_width / depth,
			  s->cirrus_blt_height);
743
    }
B
bellard 已提交
744 745

    /* we don't have to notify the display that this portion has
746
       changed since qemu_console_copy implies this */
B
bellard 已提交
747

748 749 750
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
				s->cirrus_blt_dstpitch, s->cirrus_blt_width,
				s->cirrus_blt_height);
B
bellard 已提交
751 752 753 754
}

static int cirrus_bitblt_videotovideo_copy(CirrusVGAState * s)
{
755 756 757
    if (BLTUNSAFE(s))
        return 0;

758 759
    cirrus_do_copy(s, s->cirrus_blt_dstaddr - s->vga.start_addr,
            s->cirrus_blt_srcaddr - s->vga.start_addr,
760
            s->cirrus_blt_width, s->cirrus_blt_height);
B
bellard 已提交
761

762 763 764 765 766 767 768 769 770 771 772 773
    return 1;
}

/***************************************
 *
 *  bitblt (cpu-to-video)
 *
 ***************************************/

static void cirrus_bitblt_cputovideo_next(CirrusVGAState * s)
{
    int copy_count;
774
    uint8_t *end_ptr;
775

776
    if (s->cirrus_srccounter > 0) {
777 778 779 780 781 782 783 784
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
            cirrus_bitblt_common_patterncopy(s, s->cirrus_bltbuf);
        the_end:
            s->cirrus_srccounter = 0;
            cirrus_bitblt_reset(s);
        } else {
            /* at least one scan line */
            do {
785
                (*s->cirrus_rop)(s, s->vga.vram_ptr +
786 787
                                 (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
                                  s->cirrus_bltbuf, 0, 0, s->cirrus_blt_width, 1);
788 789 790 791 792 793
                cirrus_invalidate_region(s, s->cirrus_blt_dstaddr, 0,
                                         s->cirrus_blt_width, 1);
                s->cirrus_blt_dstaddr += s->cirrus_blt_dstpitch;
                s->cirrus_srccounter -= s->cirrus_blt_srcpitch;
                if (s->cirrus_srccounter <= 0)
                    goto the_end;
D
Dong Xu Wang 已提交
794
                /* more bytes than needed can be transferred because of
795 796 797 798 799 800 801 802 803
                   word alignment, so we keep them for the next line */
                /* XXX: keep alignment to speed up transfer */
                end_ptr = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
                copy_count = s->cirrus_srcptr_end - end_ptr;
                memmove(s->cirrus_bltbuf, end_ptr, copy_count);
                s->cirrus_srcptr = s->cirrus_bltbuf + copy_count;
                s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
            } while (s->cirrus_srcptr >= s->cirrus_srcptr_end);
        }
804 805 806 807 808 809 810 811 812 813 814
    }
}

/***************************************
 *
 *  bitblt wrapper
 *
 ***************************************/

static void cirrus_bitblt_reset(CirrusVGAState * s)
{
815 816
    int need_update;

817
    s->vga.gr[0x31] &=
818
	~(CIRRUS_BLT_START | CIRRUS_BLT_BUSY | CIRRUS_BLT_FIFOUSED);
819 820
    need_update = s->cirrus_srcptr != &s->cirrus_bltbuf[0]
        || s->cirrus_srcptr_end != &s->cirrus_bltbuf[0];
821 822 823
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
    s->cirrus_srccounter = 0;
824 825
    if (!need_update)
        return;
B
bellard 已提交
826
    cirrus_update_memory_access(s);
827 828 829 830
}

static int cirrus_bitblt_cputovideo(CirrusVGAState * s)
{
831 832
    int w;

833 834 835 836 837 838
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_MEMSYSSRC;
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];

    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
	if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
839
	    s->cirrus_blt_srcpitch = 8;
840
	} else {
B
bellard 已提交
841
            /* XXX: check for 24 bpp */
842
	    s->cirrus_blt_srcpitch = 8 * 8 * s->cirrus_blt_pixelwidth;
843
	}
844
	s->cirrus_srccounter = s->cirrus_blt_srcpitch;
845 846
    } else {
	if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
847
            w = s->cirrus_blt_width / s->cirrus_blt_pixelwidth;
848
            if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_DWORDGRANULARITY)
849 850 851
                s->cirrus_blt_srcpitch = ((w + 31) >> 5);
            else
                s->cirrus_blt_srcpitch = ((w + 7) >> 3);
852
	} else {
B
bellard 已提交
853 854
            /* always align input size to 32 bits */
	    s->cirrus_blt_srcpitch = (s->cirrus_blt_width + 3) & ~3;
855
	}
856
        s->cirrus_srccounter = s->cirrus_blt_srcpitch * s->cirrus_blt_height;
857
    }
858 859
    s->cirrus_srcptr = s->cirrus_bltbuf;
    s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
B
bellard 已提交
860
    cirrus_update_memory_access(s);
861 862 863 864 865 866
    return 1;
}

static int cirrus_bitblt_videotocpu(CirrusVGAState * s)
{
    /* XXX */
867
#ifdef DEBUG_BITBLT
868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890
    printf("cirrus: bitblt (video to cpu) is not implemented yet\n");
#endif
    return 0;
}

static int cirrus_bitblt_videotovideo(CirrusVGAState * s)
{
    int ret;

    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
	ret = cirrus_bitblt_videotovideo_patterncopy(s);
    } else {
	ret = cirrus_bitblt_videotovideo_copy(s);
    }
    if (ret)
	cirrus_bitblt_reset(s);
    return ret;
}

static void cirrus_bitblt_start(CirrusVGAState * s)
{
    uint8_t blt_rop;

891
    s->vga.gr[0x31] |= CIRRUS_BLT_BUSY;
892

893 894 895 896
    s->cirrus_blt_width = (s->vga.gr[0x20] | (s->vga.gr[0x21] << 8)) + 1;
    s->cirrus_blt_height = (s->vga.gr[0x22] | (s->vga.gr[0x23] << 8)) + 1;
    s->cirrus_blt_dstpitch = (s->vga.gr[0x24] | (s->vga.gr[0x25] << 8));
    s->cirrus_blt_srcpitch = (s->vga.gr[0x26] | (s->vga.gr[0x27] << 8));
897
    s->cirrus_blt_dstaddr =
898
	(s->vga.gr[0x28] | (s->vga.gr[0x29] << 8) | (s->vga.gr[0x2a] << 16));
899
    s->cirrus_blt_srcaddr =
900 901 902 903
	(s->vga.gr[0x2c] | (s->vga.gr[0x2d] << 8) | (s->vga.gr[0x2e] << 16));
    s->cirrus_blt_mode = s->vga.gr[0x30];
    s->cirrus_blt_modeext = s->vga.gr[0x33];
    blt_rop = s->vga.gr[0x32];
904

905
#ifdef DEBUG_BITBLT
B
bellard 已提交
906
    printf("rop=0x%02x mode=0x%02x modeext=0x%02x w=%d h=%d dpitch=%d spitch=%d daddr=0x%08x saddr=0x%08x writemask=0x%02x\n",
907
           blt_rop,
908
           s->cirrus_blt_mode,
909
           s->cirrus_blt_modeext,
910 911 912 913 914
           s->cirrus_blt_width,
           s->cirrus_blt_height,
           s->cirrus_blt_dstpitch,
           s->cirrus_blt_srcpitch,
           s->cirrus_blt_dstaddr,
915
           s->cirrus_blt_srcaddr,
916
           s->vga.gr[0x2f]);
917 918
#endif

919 920 921 922 923 924 925 926 927 928 929 930 931 932
    switch (s->cirrus_blt_mode & CIRRUS_BLTMODE_PIXELWIDTHMASK) {
    case CIRRUS_BLTMODE_PIXELWIDTH8:
	s->cirrus_blt_pixelwidth = 1;
	break;
    case CIRRUS_BLTMODE_PIXELWIDTH16:
	s->cirrus_blt_pixelwidth = 2;
	break;
    case CIRRUS_BLTMODE_PIXELWIDTH24:
	s->cirrus_blt_pixelwidth = 3;
	break;
    case CIRRUS_BLTMODE_PIXELWIDTH32:
	s->cirrus_blt_pixelwidth = 4;
	break;
    default:
933
#ifdef DEBUG_BITBLT
934 935 936 937 938 939 940 941 942 943
	printf("cirrus: bitblt - pixel width is unknown\n");
#endif
	goto bitblt_ignore;
    }
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_PIXELWIDTHMASK;

    if ((s->
	 cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSSRC |
			    CIRRUS_BLTMODE_MEMSYSDEST))
	== (CIRRUS_BLTMODE_MEMSYSSRC | CIRRUS_BLTMODE_MEMSYSDEST)) {
944
#ifdef DEBUG_BITBLT
945 946 947 948 949
	printf("cirrus: bitblt - memory-to-memory copy is requested\n");
#endif
	goto bitblt_ignore;
    }

950
    if ((s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_SOLIDFILL) &&
951
        (s->cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSDEST |
952
                               CIRRUS_BLTMODE_TRANSPARENTCOMP |
953 954
                               CIRRUS_BLTMODE_PATTERNCOPY |
                               CIRRUS_BLTMODE_COLOREXPAND)) ==
955
         (CIRRUS_BLTMODE_PATTERNCOPY | CIRRUS_BLTMODE_COLOREXPAND)) {
956 957
        cirrus_bitblt_fgcol(s);
        cirrus_bitblt_solidfill(s, blt_rop);
958
    } else {
959 960
        if ((s->cirrus_blt_mode & (CIRRUS_BLTMODE_COLOREXPAND |
                                   CIRRUS_BLTMODE_PATTERNCOPY)) ==
961 962 963
            CIRRUS_BLTMODE_COLOREXPAND) {

            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
B
bellard 已提交
964
                if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
B
bellard 已提交
965
                    cirrus_bitblt_bgcol(s);
B
bellard 已提交
966
                else
B
bellard 已提交
967
                    cirrus_bitblt_fgcol(s);
B
bellard 已提交
968
                s->cirrus_rop = cirrus_colorexpand_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
969 970 971 972 973
            } else {
                cirrus_bitblt_fgcol(s);
                cirrus_bitblt_bgcol(s);
                s->cirrus_rop = cirrus_colorexpand[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
            }
B
bellard 已提交
974
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
B
bellard 已提交
975 976 977 978 979 980 981 982 983 984 985 986 987 988 989
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
                    if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
                        cirrus_bitblt_bgcol(s);
                    else
                        cirrus_bitblt_fgcol(s);
                    s->cirrus_rop = cirrus_colorexpand_pattern_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
                } else {
                    cirrus_bitblt_fgcol(s);
                    cirrus_bitblt_bgcol(s);
                    s->cirrus_rop = cirrus_colorexpand_pattern[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
                }
            } else {
                s->cirrus_rop = cirrus_patternfill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
            }
990
        } else {
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
	    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
		if (s->cirrus_blt_pixelwidth > 2) {
		    printf("src transparent without colorexpand must be 8bpp or 16bpp\n");
		    goto bitblt_ignore;
		}
		if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
		    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
		    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
		    s->cirrus_rop = cirrus_bkwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
		} else {
		    s->cirrus_rop = cirrus_fwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
		}
	    } else {
		if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
		    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
		    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
		    s->cirrus_rop = cirrus_bkwd_rop[rop_to_index[blt_rop]];
		} else {
		    s->cirrus_rop = cirrus_fwd_rop[rop_to_index[blt_rop]];
		}
	    }
	}
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
        // setup bitblt engine.
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSSRC) {
            if (!cirrus_bitblt_cputovideo(s))
                goto bitblt_ignore;
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSDEST) {
            if (!cirrus_bitblt_videotocpu(s))
                goto bitblt_ignore;
        } else {
            if (!cirrus_bitblt_videotovideo(s))
                goto bitblt_ignore;
        }
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
    }
    return;
  bitblt_ignore:;
    cirrus_bitblt_reset(s);
}

static void cirrus_write_bitblt(CirrusVGAState * s, unsigned reg_value)
{
    unsigned old_value;

1034 1035
    old_value = s->vga.gr[0x31];
    s->vga.gr[0x31] = reg_value;
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052

    if (((old_value & CIRRUS_BLT_RESET) != 0) &&
	((reg_value & CIRRUS_BLT_RESET) == 0)) {
	cirrus_bitblt_reset(s);
    } else if (((old_value & CIRRUS_BLT_START) == 0) &&
	       ((reg_value & CIRRUS_BLT_START) != 0)) {
	cirrus_bitblt_start(s);
    }
}


/***************************************
 *
 *  basic parameters
 *
 ***************************************/

1053
static void cirrus_get_offsets(VGACommonState *s1,
1054 1055 1056
                               uint32_t *pline_offset,
                               uint32_t *pstart_addr,
                               uint32_t *pline_compare)
1057
{
1058
    CirrusVGAState * s = container_of(s1, CirrusVGAState, vga);
1059
    uint32_t start_addr, line_offset, line_compare;
1060

1061 1062
    line_offset = s->vga.cr[0x13]
	| ((s->vga.cr[0x1b] & 0x10) << 4);
1063 1064 1065
    line_offset <<= 3;
    *pline_offset = line_offset;

1066 1067 1068 1069 1070
    start_addr = (s->vga.cr[0x0c] << 8)
	| s->vga.cr[0x0d]
	| ((s->vga.cr[0x1b] & 0x01) << 16)
	| ((s->vga.cr[0x1b] & 0x0c) << 15)
	| ((s->vga.cr[0x1d] & 0x80) << 12);
1071
    *pstart_addr = start_addr;
1072

1073 1074 1075
    line_compare = s->vga.cr[0x18] |
        ((s->vga.cr[0x07] & 0x10) << 4) |
        ((s->vga.cr[0x09] & 0x40) << 3);
1076
    *pline_compare = line_compare;
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
}

static uint32_t cirrus_get_bpp16_depth(CirrusVGAState * s)
{
    uint32_t ret = 16;

    switch (s->cirrus_hidden_dac_data & 0xf) {
    case 0:
	ret = 15;
	break;			/* Sierra HiColor */
    case 1:
	ret = 16;
	break;			/* XGA HiColor */
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: invalid DAC value %x in 16bpp\n",
	       (s->cirrus_hidden_dac_data & 0xf));
#endif
	ret = 15;		/* XXX */
	break;
    }
    return ret;
}

1101
static int cirrus_get_bpp(VGACommonState *s1)
1102
{
1103
    CirrusVGAState * s = container_of(s1, CirrusVGAState, vga);
1104 1105
    uint32_t ret = 8;

1106
    if ((s->vga.sr[0x07] & 0x01) != 0) {
1107
	/* Cirrus SVGA */
1108
	switch (s->vga.sr[0x07] & CIRRUS_SR7_BPP_MASK) {
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
	case CIRRUS_SR7_BPP_8:
	    ret = 8;
	    break;
	case CIRRUS_SR7_BPP_16_DOUBLEVCLK:
	    ret = cirrus_get_bpp16_depth(s);
	    break;
	case CIRRUS_SR7_BPP_24:
	    ret = 24;
	    break;
	case CIRRUS_SR7_BPP_16:
	    ret = cirrus_get_bpp16_depth(s);
	    break;
	case CIRRUS_SR7_BPP_32:
	    ret = 32;
	    break;
	default:
#ifdef DEBUG_CIRRUS
1126
	    printf("cirrus: unknown bpp - sr7=%x\n", s->vga.sr[0x7]);
1127 1128 1129 1130 1131 1132
#endif
	    ret = 8;
	    break;
	}
    } else {
	/* VGA */
B
bellard 已提交
1133
	ret = 0;
1134 1135 1136 1137 1138
    }

    return ret;
}

1139
static void cirrus_get_resolution(VGACommonState *s, int *pwidth, int *pheight)
1140 1141
{
    int width, height;
1142

1143
    width = (s->cr[0x01] + 1) * 8;
1144 1145
    height = s->cr[0x12] |
        ((s->cr[0x07] & 0x02) << 7) |
1146 1147 1148 1149 1150 1151 1152 1153 1154
        ((s->cr[0x07] & 0x40) << 3);
    height = (height + 1);
    /* interlace support */
    if (s->cr[0x1a] & 0x01)
        height = height * 2;
    *pwidth = width;
    *pheight = height;
}

1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
/***************************************
 *
 * bank memory
 *
 ***************************************/

static void cirrus_update_bank_ptr(CirrusVGAState * s, unsigned bank_index)
{
    unsigned offset;
    unsigned limit;

1166 1167
    if ((s->vga.gr[0x0b] & 0x01) != 0)	/* dual bank */
	offset = s->vga.gr[0x09 + bank_index];
1168
    else			/* single bank */
1169
	offset = s->vga.gr[0x09];
1170

1171
    if ((s->vga.gr[0x0b] & 0x20) != 0)
1172 1173 1174 1175
	offset <<= 14;
    else
	offset <<= 12;

1176
    if (s->real_vram_size <= offset)
1177 1178
	limit = 0;
    else
1179
	limit = s->real_vram_size - offset;
1180

1181
    if (((s->vga.gr[0x0b] & 0x01) == 0) && (bank_index != 0)) {
1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
	if (limit > 0x8000) {
	    offset += 0x8000;
	    limit -= 0x8000;
	} else {
	    limit = 0;
	}
    }

    if (limit > 0) {
	s->cirrus_bank_base[bank_index] = offset;
	s->cirrus_bank_limit[bank_index] = limit;
    } else {
	s->cirrus_bank_base[bank_index] = 0;
	s->cirrus_bank_limit[bank_index] = 0;
    }
}

/***************************************
 *
 *  I/O access between 0x3c4-0x3c5
 *
 ***************************************/

1205
static int cirrus_vga_read_sr(CirrusVGAState * s)
1206
{
1207
    switch (s->vga.sr_index) {
1208 1209 1210 1211 1212
    case 0x00:			// Standard VGA
    case 0x01:			// Standard VGA
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
1213
	return s->vga.sr[s->vga.sr_index];
1214
    case 0x06:			// Unlock Cirrus extensions
1215
	return s->vga.sr[s->vga.sr_index];
1216 1217 1218 1219 1220 1221 1222 1223
    case 0x10:
    case 0x30:
    case 0x50:
    case 0x70:			// Graphics Cursor X
    case 0x90:
    case 0xb0:
    case 0xd0:
    case 0xf0:			// Graphics Cursor X
1224
	return s->vga.sr[0x10];
1225 1226 1227 1228 1229 1230 1231
    case 0x11:
    case 0x31:
    case 0x51:
    case 0x71:			// Graphics Cursor Y
    case 0x91:
    case 0xb1:
    case 0xd1:
1232
    case 0xf1:			// Graphics Cursor Y
1233
	return s->vga.sr[0x11];
B
bellard 已提交
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243
    case 0x05:			// ???
    case 0x07:			// Extended Sequencer Mode
    case 0x08:			// EEPROM Control
    case 0x09:			// Scratch Register 0
    case 0x0a:			// Scratch Register 1
    case 0x0b:			// VCLK 0
    case 0x0c:			// VCLK 1
    case 0x0d:			// VCLK 2
    case 0x0e:			// VCLK 3
    case 0x0f:			// DRAM Control
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
    case 0x12:			// Graphics Cursor Attribute
    case 0x13:			// Graphics Cursor Pattern Address
    case 0x14:			// Scratch Register 2
    case 0x15:			// Scratch Register 3
    case 0x16:			// Performance Tuning Register
    case 0x17:			// Configuration Readback and Extended Control
    case 0x18:			// Signature Generator Control
    case 0x19:			// Signal Generator Result
    case 0x1a:			// Signal Generator Result
    case 0x1b:			// VCLK 0 Denominator & Post
    case 0x1c:			// VCLK 1 Denominator & Post
    case 0x1d:			// VCLK 2 Denominator & Post
    case 0x1e:			// VCLK 3 Denominator & Post
    case 0x1f:			// BIOS Write Enable and MCLK select
#ifdef DEBUG_CIRRUS
1259
	printf("cirrus: handled inport sr_index %02x\n", s->vga.sr_index);
1260
#endif
1261
	return s->vga.sr[s->vga.sr_index];
1262 1263
    default:
#ifdef DEBUG_CIRRUS
1264
	printf("cirrus: inport sr_index %02x\n", s->vga.sr_index);
1265
#endif
1266
	return 0xff;
1267 1268 1269 1270
	break;
    }
}

1271
static void cirrus_vga_write_sr(CirrusVGAState * s, uint32_t val)
1272
{
1273
    switch (s->vga.sr_index) {
1274 1275 1276 1277 1278
    case 0x00:			// Standard VGA
    case 0x01:			// Standard VGA
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
1279 1280 1281 1282
	s->vga.sr[s->vga.sr_index] = val & sr_mask[s->vga.sr_index];
	if (s->vga.sr_index == 1)
            s->vga.update_retrace_info(&s->vga);
        break;
1283
    case 0x06:			// Unlock Cirrus extensions
1284 1285 1286
	val &= 0x17;
	if (val == 0x12) {
	    s->vga.sr[s->vga.sr_index] = 0x12;
1287
	} else {
1288
	    s->vga.sr[s->vga.sr_index] = 0x0f;
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
	}
	break;
    case 0x10:
    case 0x30:
    case 0x50:
    case 0x70:			// Graphics Cursor X
    case 0x90:
    case 0xb0:
    case 0xd0:
    case 0xf0:			// Graphics Cursor X
1299 1300
	s->vga.sr[0x10] = val;
	s->hw_cursor_x = (val << 3) | (s->vga.sr_index >> 5);
1301 1302 1303 1304 1305 1306 1307 1308 1309
	break;
    case 0x11:
    case 0x31:
    case 0x51:
    case 0x71:			// Graphics Cursor Y
    case 0x91:
    case 0xb1:
    case 0xd1:
    case 0xf1:			// Graphics Cursor Y
1310 1311
	s->vga.sr[0x11] = val;
	s->hw_cursor_y = (val << 3) | (s->vga.sr_index >> 5);
1312 1313
	break;
    case 0x07:			// Extended Sequencer Mode
A
aliguori 已提交
1314
    cirrus_update_memory_access(s);
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
    case 0x08:			// EEPROM Control
    case 0x09:			// Scratch Register 0
    case 0x0a:			// Scratch Register 1
    case 0x0b:			// VCLK 0
    case 0x0c:			// VCLK 1
    case 0x0d:			// VCLK 2
    case 0x0e:			// VCLK 3
    case 0x0f:			// DRAM Control
    case 0x12:			// Graphics Cursor Attribute
    case 0x13:			// Graphics Cursor Pattern Address
    case 0x14:			// Scratch Register 2
    case 0x15:			// Scratch Register 3
    case 0x16:			// Performance Tuning Register
    case 0x18:			// Signature Generator Control
    case 0x19:			// Signature Generator Result
    case 0x1a:			// Signature Generator Result
    case 0x1b:			// VCLK 0 Denominator & Post
    case 0x1c:			// VCLK 1 Denominator & Post
    case 0x1d:			// VCLK 2 Denominator & Post
    case 0x1e:			// VCLK 3 Denominator & Post
    case 0x1f:			// BIOS Write Enable and MCLK select
1336
	s->vga.sr[s->vga.sr_index] = val;
1337 1338
#ifdef DEBUG_CIRRUS
	printf("cirrus: handled outport sr_index %02x, sr_value %02x\n",
1339
	       s->vga.sr_index, val);
1340 1341
#endif
	break;
B
bellard 已提交
1342
    case 0x17:			// Configuration Readback and Extended Control
1343 1344
	s->vga.sr[s->vga.sr_index] = (s->vga.sr[s->vga.sr_index] & 0x38)
                                   | (val & 0xc7);
B
bellard 已提交
1345 1346
        cirrus_update_memory_access(s);
        break;
1347 1348
    default:
#ifdef DEBUG_CIRRUS
1349 1350
	printf("cirrus: outport sr_index %02x, sr_value %02x\n",
               s->vga.sr_index, val);
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
#endif
	break;
    }
}

/***************************************
 *
 *  I/O access at 0x3c6
 *
 ***************************************/

1362
static int cirrus_read_hidden_dac(CirrusVGAState * s)
1363
{
1364
    if (++s->cirrus_hidden_dac_lockindex == 5) {
1365 1366
        s->cirrus_hidden_dac_lockindex = 0;
        return s->cirrus_hidden_dac_data;
1367
    }
1368
    return 0xff;
1369 1370 1371 1372 1373 1374
}

static void cirrus_write_hidden_dac(CirrusVGAState * s, int reg_value)
{
    if (s->cirrus_hidden_dac_lockindex == 4) {
	s->cirrus_hidden_dac_data = reg_value;
1375
#if defined(DEBUG_CIRRUS)
1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
	printf("cirrus: outport hidden DAC, value %02x\n", reg_value);
#endif
    }
    s->cirrus_hidden_dac_lockindex = 0;
}

/***************************************
 *
 *  I/O access at 0x3c9
 *
 ***************************************/

1388
static int cirrus_vga_read_palette(CirrusVGAState * s)
1389
{
1390 1391 1392 1393 1394 1395 1396 1397
    int val;

    if ((s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) {
        val = s->cirrus_hidden_palette[(s->vga.dac_read_index & 0x0f) * 3 +
                                       s->vga.dac_sub_index];
    } else {
        val = s->vga.palette[s->vga.dac_read_index * 3 + s->vga.dac_sub_index];
    }
1398 1399 1400
    if (++s->vga.dac_sub_index == 3) {
	s->vga.dac_sub_index = 0;
	s->vga.dac_read_index++;
1401
    }
1402
    return val;
1403 1404
}

1405
static void cirrus_vga_write_palette(CirrusVGAState * s, int reg_value)
1406
{
1407 1408
    s->vga.dac_cache[s->vga.dac_sub_index] = reg_value;
    if (++s->vga.dac_sub_index == 3) {
1409 1410 1411 1412 1413 1414
        if ((s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) {
            memcpy(&s->cirrus_hidden_palette[(s->vga.dac_write_index & 0x0f) * 3],
                   s->vga.dac_cache, 3);
        } else {
            memcpy(&s->vga.palette[s->vga.dac_write_index * 3], s->vga.dac_cache, 3);
        }
1415
        /* XXX update cursor */
1416 1417
	s->vga.dac_sub_index = 0;
	s->vga.dac_write_index++;
1418 1419 1420 1421 1422 1423 1424 1425 1426
    }
}

/***************************************
 *
 *  I/O access between 0x3ce-0x3cf
 *
 ***************************************/

1427
static int cirrus_vga_read_gr(CirrusVGAState * s, unsigned reg_index)
1428 1429
{
    switch (reg_index) {
B
bellard 已提交
1430
    case 0x00: // Standard VGA, BGCOLOR 0x000000ff
1431
        return s->cirrus_shadow_gr0;
B
bellard 已提交
1432
    case 0x01: // Standard VGA, FGCOLOR 0x000000ff
1433
        return s->cirrus_shadow_gr1;
1434 1435 1436 1437 1438 1439
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
    case 0x06:			// Standard VGA
    case 0x07:			// Standard VGA
    case 0x08:			// Standard VGA
1440
        return s->vga.gr[s->vga.gr_index];
1441 1442 1443 1444 1445 1446
    case 0x05:			// Standard VGA, Cirrus extended mode
    default:
	break;
    }

    if (reg_index < 0x3a) {
1447
	return s->vga.gr[reg_index];
1448 1449 1450 1451
    } else {
#ifdef DEBUG_CIRRUS
	printf("cirrus: inport gr_index %02x\n", reg_index);
#endif
1452
	return 0xff;
1453 1454 1455
    }
}

1456 1457
static void
cirrus_vga_write_gr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1458
{
1459 1460 1461
#if defined(DEBUG_BITBLT) && 0
    printf("gr%02x: %02x\n", reg_index, reg_value);
#endif
1462 1463
    switch (reg_index) {
    case 0x00:			// Standard VGA, BGCOLOR 0x000000ff
1464
	s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
B
bellard 已提交
1465
	s->cirrus_shadow_gr0 = reg_value;
1466
	break;
1467
    case 0x01:			// Standard VGA, FGCOLOR 0x000000ff
1468
	s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
B
bellard 已提交
1469
	s->cirrus_shadow_gr1 = reg_value;
1470
	break;
1471 1472 1473 1474 1475 1476
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
    case 0x06:			// Standard VGA
    case 0x07:			// Standard VGA
    case 0x08:			// Standard VGA
1477 1478
	s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
        break;
1479
    case 0x05:			// Standard VGA, Cirrus extended mode
1480
	s->vga.gr[reg_index] = reg_value & 0x7f;
B
bellard 已提交
1481
        cirrus_update_memory_access(s);
1482 1483 1484
	break;
    case 0x09:			// bank offset #0
    case 0x0A:			// bank offset #1
1485
	s->vga.gr[reg_index] = reg_value;
B
bellard 已提交
1486 1487
	cirrus_update_bank_ptr(s, 0);
	cirrus_update_bank_ptr(s, 1);
A
aliguori 已提交
1488
        cirrus_update_memory_access(s);
B
bellard 已提交
1489
        break;
1490
    case 0x0B:
1491
	s->vga.gr[reg_index] = reg_value;
1492 1493
	cirrus_update_bank_ptr(s, 0);
	cirrus_update_bank_ptr(s, 1);
B
bellard 已提交
1494
        cirrus_update_memory_access(s);
1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
	break;
    case 0x10:			// BGCOLOR 0x0000ff00
    case 0x11:			// FGCOLOR 0x0000ff00
    case 0x12:			// BGCOLOR 0x00ff0000
    case 0x13:			// FGCOLOR 0x00ff0000
    case 0x14:			// BGCOLOR 0xff000000
    case 0x15:			// FGCOLOR 0xff000000
    case 0x20:			// BLT WIDTH 0x0000ff
    case 0x22:			// BLT HEIGHT 0x0000ff
    case 0x24:			// BLT DEST PITCH 0x0000ff
    case 0x26:			// BLT SRC PITCH 0x0000ff
    case 0x28:			// BLT DEST ADDR 0x0000ff
    case 0x29:			// BLT DEST ADDR 0x00ff00
    case 0x2c:			// BLT SRC ADDR 0x0000ff
    case 0x2d:			// BLT SRC ADDR 0x00ff00
1510
    case 0x2f:                  // BLT WRITEMASK
1511 1512
    case 0x30:			// BLT MODE
    case 0x32:			// RASTER OP
1513
    case 0x33:			// BLT MODEEXT
1514 1515 1516 1517
    case 0x34:			// BLT TRANSPARENT COLOR 0x00ff
    case 0x35:			// BLT TRANSPARENT COLOR 0xff00
    case 0x38:			// BLT TRANSPARENT COLOR MASK 0x00ff
    case 0x39:			// BLT TRANSPARENT COLOR MASK 0xff00
1518
	s->vga.gr[reg_index] = reg_value;
1519 1520 1521 1522 1523
	break;
    case 0x21:			// BLT WIDTH 0x001f00
    case 0x23:			// BLT HEIGHT 0x001f00
    case 0x25:			// BLT DEST PITCH 0x001f00
    case 0x27:			// BLT SRC PITCH 0x001f00
1524
	s->vga.gr[reg_index] = reg_value & 0x1f;
1525 1526
	break;
    case 0x2a:			// BLT DEST ADDR 0x3f0000
1527
	s->vga.gr[reg_index] = reg_value & 0x3f;
1528
        /* if auto start mode, starts bit blt now */
1529
        if (s->vga.gr[0x31] & CIRRUS_BLT_AUTOSTART) {
1530 1531 1532
            cirrus_bitblt_start(s);
        }
	break;
1533
    case 0x2e:			// BLT SRC ADDR 0x3f0000
1534
	s->vga.gr[reg_index] = reg_value & 0x3f;
1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
	break;
    case 0x31:			// BLT STATUS/START
	cirrus_write_bitblt(s, reg_value);
	break;
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: outport gr_index %02x, gr_value %02x\n", reg_index,
	       reg_value);
#endif
	break;
    }
}

/***************************************
 *
 *  I/O access between 0x3d4-0x3d5
 *
 ***************************************/

1554
static int cirrus_vga_read_cr(CirrusVGAState * s, unsigned reg_index)
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
{
    switch (reg_index) {
    case 0x00:			// Standard VGA
    case 0x01:			// Standard VGA
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
    case 0x05:			// Standard VGA
    case 0x06:			// Standard VGA
    case 0x07:			// Standard VGA
    case 0x08:			// Standard VGA
    case 0x09:			// Standard VGA
    case 0x0a:			// Standard VGA
    case 0x0b:			// Standard VGA
    case 0x0c:			// Standard VGA
    case 0x0d:			// Standard VGA
    case 0x0e:			// Standard VGA
    case 0x0f:			// Standard VGA
    case 0x10:			// Standard VGA
    case 0x11:			// Standard VGA
    case 0x12:			// Standard VGA
    case 0x13:			// Standard VGA
    case 0x14:			// Standard VGA
    case 0x15:			// Standard VGA
    case 0x16:			// Standard VGA
    case 0x17:			// Standard VGA
    case 0x18:			// Standard VGA
1582
	return s->vga.cr[s->vga.cr_index];
1583
    case 0x24:			// Attribute Controller Toggle Readback (R)
1584
        return (s->vga.ar_flip_flop << 7);
1585 1586 1587 1588 1589 1590 1591 1592
    case 0x19:			// Interlace End
    case 0x1a:			// Miscellaneous Control
    case 0x1b:			// Extended Display Control
    case 0x1c:			// Sync Adjust and Genlock
    case 0x1d:			// Overlay Extended Control
    case 0x22:			// Graphics Data Latches Readback (R)
    case 0x25:			// Part Status
    case 0x27:			// Part ID (R)
1593
	return s->vga.cr[s->vga.cr_index];
1594
    case 0x26:			// Attribute Controller Index Readback (R)
1595
	return s->vga.ar_index & 0x3f;
1596 1597 1598 1599 1600
	break;
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: inport cr_index %02x\n", reg_index);
#endif
1601
	return 0xff;
1602 1603 1604
    }
}

1605
static void cirrus_vga_write_cr(CirrusVGAState * s, int reg_value)
1606
{
1607
    switch (s->vga.cr_index) {
1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
    case 0x00:			// Standard VGA
    case 0x01:			// Standard VGA
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
    case 0x05:			// Standard VGA
    case 0x06:			// Standard VGA
    case 0x07:			// Standard VGA
    case 0x08:			// Standard VGA
    case 0x09:			// Standard VGA
    case 0x0a:			// Standard VGA
    case 0x0b:			// Standard VGA
    case 0x0c:			// Standard VGA
    case 0x0d:			// Standard VGA
    case 0x0e:			// Standard VGA
    case 0x0f:			// Standard VGA
    case 0x10:			// Standard VGA
    case 0x11:			// Standard VGA
    case 0x12:			// Standard VGA
    case 0x13:			// Standard VGA
    case 0x14:			// Standard VGA
    case 0x15:			// Standard VGA
    case 0x16:			// Standard VGA
    case 0x17:			// Standard VGA
    case 0x18:			// Standard VGA
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
	/* handle CR0-7 protection */
	if ((s->vga.cr[0x11] & 0x80) && s->vga.cr_index <= 7) {
	    /* can always write bit 4 of CR7 */
	    if (s->vga.cr_index == 7)
		s->vga.cr[7] = (s->vga.cr[7] & ~0x10) | (reg_value & 0x10);
	    return;
	}
	s->vga.cr[s->vga.cr_index] = reg_value;
	switch(s->vga.cr_index) {
	case 0x00:
	case 0x04:
	case 0x05:
	case 0x06:
	case 0x07:
	case 0x11:
	case 0x17:
	    s->vga.update_retrace_info(&s->vga);
	    break;
	}
        break;
1653 1654 1655 1656
    case 0x19:			// Interlace End
    case 0x1a:			// Miscellaneous Control
    case 0x1b:			// Extended Display Control
    case 0x1c:			// Sync Adjust and Genlock
1657
    case 0x1d:			// Overlay Extended Control
1658
	s->vga.cr[s->vga.cr_index] = reg_value;
1659 1660
#ifdef DEBUG_CIRRUS
	printf("cirrus: handled outport cr_index %02x, cr_value %02x\n",
1661
	       s->vga.cr_index, reg_value);
1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
#endif
	break;
    case 0x22:			// Graphics Data Latches Readback (R)
    case 0x24:			// Attribute Controller Toggle Readback (R)
    case 0x26:			// Attribute Controller Index Readback (R)
    case 0x27:			// Part ID (R)
	break;
    case 0x25:			// Part Status
    default:
#ifdef DEBUG_CIRRUS
1672 1673
	printf("cirrus: outport cr_index %02x, cr_value %02x\n",
               s->vga.cr_index, reg_value);
1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
#endif
	break;
    }
}

/***************************************
 *
 *  memory-mapped I/O (bitblt)
 *
 ***************************************/

static uint8_t cirrus_mmio_blt_read(CirrusVGAState * s, unsigned address)
{
    int value = 0xff;

    switch (address) {
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1691
	value = cirrus_vga_read_gr(s, 0x00);
1692 1693
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1694
	value = cirrus_vga_read_gr(s, 0x10);
1695 1696
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1697
	value = cirrus_vga_read_gr(s, 0x12);
1698 1699
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1700
	value = cirrus_vga_read_gr(s, 0x14);
1701 1702
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1703
	value = cirrus_vga_read_gr(s, 0x01);
1704 1705
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1706
	value = cirrus_vga_read_gr(s, 0x11);
1707 1708
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1709
	value = cirrus_vga_read_gr(s, 0x13);
1710 1711
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1712
	value = cirrus_vga_read_gr(s, 0x15);
1713 1714
	break;
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1715
	value = cirrus_vga_read_gr(s, 0x20);
1716 1717
	break;
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1718
	value = cirrus_vga_read_gr(s, 0x21);
1719 1720
	break;
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1721
	value = cirrus_vga_read_gr(s, 0x22);
1722 1723
	break;
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1724
	value = cirrus_vga_read_gr(s, 0x23);
1725 1726
	break;
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1727
	value = cirrus_vga_read_gr(s, 0x24);
1728 1729
	break;
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1730
	value = cirrus_vga_read_gr(s, 0x25);
1731 1732
	break;
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1733
	value = cirrus_vga_read_gr(s, 0x26);
1734 1735
	break;
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1736
	value = cirrus_vga_read_gr(s, 0x27);
1737 1738
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1739
	value = cirrus_vga_read_gr(s, 0x28);
1740 1741
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1742
	value = cirrus_vga_read_gr(s, 0x29);
1743 1744
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1745
	value = cirrus_vga_read_gr(s, 0x2a);
1746 1747
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1748
	value = cirrus_vga_read_gr(s, 0x2c);
1749 1750
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1751
	value = cirrus_vga_read_gr(s, 0x2d);
1752 1753
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1754
	value = cirrus_vga_read_gr(s, 0x2e);
1755 1756
	break;
    case CIRRUS_MMIO_BLTWRITEMASK:
1757
	value = cirrus_vga_read_gr(s, 0x2f);
1758 1759
	break;
    case CIRRUS_MMIO_BLTMODE:
1760
	value = cirrus_vga_read_gr(s, 0x30);
1761 1762
	break;
    case CIRRUS_MMIO_BLTROP:
1763
	value = cirrus_vga_read_gr(s, 0x32);
1764
	break;
1765
    case CIRRUS_MMIO_BLTMODEEXT:
1766
	value = cirrus_vga_read_gr(s, 0x33);
1767
	break;
1768
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1769
	value = cirrus_vga_read_gr(s, 0x34);
1770 1771
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1772
	value = cirrus_vga_read_gr(s, 0x35);
1773 1774
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1775
	value = cirrus_vga_read_gr(s, 0x38);
1776 1777
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1778
	value = cirrus_vga_read_gr(s, 0x39);
1779 1780
	break;
    case CIRRUS_MMIO_BLTSTATUS:
1781
	value = cirrus_vga_read_gr(s, 0x31);
1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797
	break;
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: mmio read - address 0x%04x\n", address);
#endif
	break;
    }

    return (uint8_t) value;
}

static void cirrus_mmio_blt_write(CirrusVGAState * s, unsigned address,
				  uint8_t value)
{
    switch (address) {
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1798
	cirrus_vga_write_gr(s, 0x00, value);
1799 1800
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1801
	cirrus_vga_write_gr(s, 0x10, value);
1802 1803
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1804
	cirrus_vga_write_gr(s, 0x12, value);
1805 1806
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1807
	cirrus_vga_write_gr(s, 0x14, value);
1808 1809
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1810
	cirrus_vga_write_gr(s, 0x01, value);
1811 1812
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1813
	cirrus_vga_write_gr(s, 0x11, value);
1814 1815
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1816
	cirrus_vga_write_gr(s, 0x13, value);
1817 1818
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1819
	cirrus_vga_write_gr(s, 0x15, value);
1820 1821
	break;
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1822
	cirrus_vga_write_gr(s, 0x20, value);
1823 1824
	break;
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1825
	cirrus_vga_write_gr(s, 0x21, value);
1826 1827
	break;
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1828
	cirrus_vga_write_gr(s, 0x22, value);
1829 1830
	break;
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1831
	cirrus_vga_write_gr(s, 0x23, value);
1832 1833
	break;
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1834
	cirrus_vga_write_gr(s, 0x24, value);
1835 1836
	break;
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1837
	cirrus_vga_write_gr(s, 0x25, value);
1838 1839
	break;
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1840
	cirrus_vga_write_gr(s, 0x26, value);
1841 1842
	break;
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1843
	cirrus_vga_write_gr(s, 0x27, value);
1844 1845
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1846
	cirrus_vga_write_gr(s, 0x28, value);
1847 1848
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1849
	cirrus_vga_write_gr(s, 0x29, value);
1850 1851
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1852
	cirrus_vga_write_gr(s, 0x2a, value);
1853 1854 1855 1856 1857
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 3):
	/* ignored */
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1858
	cirrus_vga_write_gr(s, 0x2c, value);
1859 1860
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1861
	cirrus_vga_write_gr(s, 0x2d, value);
1862 1863
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1864
	cirrus_vga_write_gr(s, 0x2e, value);
1865 1866
	break;
    case CIRRUS_MMIO_BLTWRITEMASK:
1867
	cirrus_vga_write_gr(s, 0x2f, value);
1868 1869
	break;
    case CIRRUS_MMIO_BLTMODE:
1870
	cirrus_vga_write_gr(s, 0x30, value);
1871 1872
	break;
    case CIRRUS_MMIO_BLTROP:
1873
	cirrus_vga_write_gr(s, 0x32, value);
1874
	break;
1875
    case CIRRUS_MMIO_BLTMODEEXT:
1876
	cirrus_vga_write_gr(s, 0x33, value);
1877
	break;
1878
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1879
	cirrus_vga_write_gr(s, 0x34, value);
1880 1881
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1882
	cirrus_vga_write_gr(s, 0x35, value);
1883 1884
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1885
	cirrus_vga_write_gr(s, 0x38, value);
1886 1887
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1888
	cirrus_vga_write_gr(s, 0x39, value);
1889 1890
	break;
    case CIRRUS_MMIO_BLTSTATUS:
1891
	cirrus_vga_write_gr(s, 0x31, value);
1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916
	break;
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: mmio write - addr 0x%04x val 0x%02x (ignored)\n",
	       address, value);
#endif
	break;
    }
}

/***************************************
 *
 *  write mode 4/5
 *
 ***************************************/

static void cirrus_mem_writeb_mode4and5_8bpp(CirrusVGAState * s,
					     unsigned mode,
					     unsigned offset,
					     uint32_t mem_value)
{
    int x;
    unsigned val = mem_value;
    uint8_t *dst;

1917
    dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask);
1918 1919
    for (x = 0; x < 8; x++) {
	if (val & 0x80) {
B
bellard 已提交
1920
	    *dst = s->cirrus_shadow_gr1;
1921
	} else if (mode == 5) {
B
bellard 已提交
1922
	    *dst = s->cirrus_shadow_gr0;
1923 1924
	}
	val <<= 1;
B
bellard 已提交
1925
	dst++;
1926
    }
1927
    memory_region_set_dirty(&s->vga.vram, offset, 8);
1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938
}

static void cirrus_mem_writeb_mode4and5_16bpp(CirrusVGAState * s,
					      unsigned mode,
					      unsigned offset,
					      uint32_t mem_value)
{
    int x;
    unsigned val = mem_value;
    uint8_t *dst;

1939
    dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask);
1940 1941
    for (x = 0; x < 8; x++) {
	if (val & 0x80) {
B
bellard 已提交
1942
	    *dst = s->cirrus_shadow_gr1;
1943
	    *(dst + 1) = s->vga.gr[0x11];
1944
	} else if (mode == 5) {
B
bellard 已提交
1945
	    *dst = s->cirrus_shadow_gr0;
1946
	    *(dst + 1) = s->vga.gr[0x10];
1947 1948
	}
	val <<= 1;
B
bellard 已提交
1949
	dst += 2;
1950
    }
1951
    memory_region_set_dirty(&s->vga.vram, offset, 16);
1952 1953 1954 1955 1956 1957 1958 1959
}

/***************************************
 *
 *  memory access between 0xa0000-0xbffff
 *
 ***************************************/

1960
static uint64_t cirrus_vga_mem_read(void *opaque,
A
Avi Kivity 已提交
1961
                                    hwaddr addr,
1962
                                    uint32_t size)
1963 1964 1965 1966 1967 1968
{
    CirrusVGAState *s = opaque;
    unsigned bank_index;
    unsigned bank_offset;
    uint32_t val;

1969
    if ((s->vga.sr[0x07] & 0x01) == 0) {
1970
        return vga_mem_readb(&s->vga, addr);
1971 1972 1973 1974 1975 1976 1977 1978 1979
    }

    if (addr < 0x10000) {
	/* XXX handle bitblt */
	/* video memory */
	bank_index = addr >> 15;
	bank_offset = addr & 0x7fff;
	if (bank_offset < s->cirrus_bank_limit[bank_index]) {
	    bank_offset += s->cirrus_bank_base[bank_index];
1980
	    if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
1981
		bank_offset <<= 4;
1982
	    } else if (s->vga.gr[0x0B] & 0x02) {
1983 1984 1985
		bank_offset <<= 3;
	    }
	    bank_offset &= s->cirrus_addr_mask;
1986
	    val = *(s->vga.vram_ptr + bank_offset);
1987 1988 1989 1990 1991
	} else
	    val = 0xff;
    } else if (addr >= 0x18000 && addr < 0x18100) {
	/* memory-mapped I/O */
	val = 0xff;
1992
	if ((s->vga.sr[0x17] & 0x44) == 0x04) {
1993 1994 1995 1996 1997
	    val = cirrus_mmio_blt_read(s, addr & 0xff);
	}
    } else {
	val = 0xff;
#ifdef DEBUG_CIRRUS
1998
	printf("cirrus: mem_readb " TARGET_FMT_plx "\n", addr);
1999 2000 2001 2002 2003
#endif
    }
    return val;
}

2004
static void cirrus_vga_mem_write(void *opaque,
A
Avi Kivity 已提交
2005
                                 hwaddr addr,
2006 2007
                                 uint64_t mem_value,
                                 uint32_t size)
2008 2009 2010 2011 2012 2013
{
    CirrusVGAState *s = opaque;
    unsigned bank_index;
    unsigned bank_offset;
    unsigned mode;

2014
    if ((s->vga.sr[0x07] & 0x01) == 0) {
2015
        vga_mem_writeb(&s->vga, addr, mem_value);
2016 2017 2018 2019 2020 2021 2022
        return;
    }

    if (addr < 0x10000) {
	if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
	    /* bitblt */
	    *s->cirrus_srcptr++ = (uint8_t) mem_value;
2023
	    if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2024 2025 2026 2027 2028 2029 2030 2031
		cirrus_bitblt_cputovideo_next(s);
	    }
	} else {
	    /* video memory */
	    bank_index = addr >> 15;
	    bank_offset = addr & 0x7fff;
	    if (bank_offset < s->cirrus_bank_limit[bank_index]) {
		bank_offset += s->cirrus_bank_base[bank_index];
2032
		if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2033
		    bank_offset <<= 4;
2034
		} else if (s->vga.gr[0x0B] & 0x02) {
2035 2036 2037
		    bank_offset <<= 3;
		}
		bank_offset &= s->cirrus_addr_mask;
2038 2039 2040
		mode = s->vga.gr[0x05] & 0x7;
		if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
		    *(s->vga.vram_ptr + bank_offset) = mem_value;
2041 2042
                    memory_region_set_dirty(&s->vga.vram, bank_offset,
                                            sizeof(mem_value));
2043
		} else {
2044
		    if ((s->vga.gr[0x0B] & 0x14) != 0x14) {
2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057
			cirrus_mem_writeb_mode4and5_8bpp(s, mode,
							 bank_offset,
							 mem_value);
		    } else {
			cirrus_mem_writeb_mode4and5_16bpp(s, mode,
							  bank_offset,
							  mem_value);
		    }
		}
	    }
	}
    } else if (addr >= 0x18000 && addr < 0x18100) {
	/* memory-mapped I/O */
2058
	if ((s->vga.sr[0x17] & 0x44) == 0x04) {
2059 2060 2061 2062
	    cirrus_mmio_blt_write(s, addr & 0xff, mem_value);
	}
    } else {
#ifdef DEBUG_CIRRUS
2063
        printf("cirrus: mem_writeb " TARGET_FMT_plx " value 0x%02" PRIu64 "\n", addr,
2064
               mem_value);
2065 2066 2067 2068
#endif
    }
}

2069 2070 2071 2072
static const MemoryRegionOps cirrus_vga_mem_ops = {
    .read = cirrus_vga_mem_read,
    .write = cirrus_vga_mem_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
2073 2074 2075 2076
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
2077 2078
};

2079 2080 2081 2082 2083 2084 2085 2086 2087
/***************************************
 *
 *  hardware cursor
 *
 ***************************************/

static inline void invalidate_cursor1(CirrusVGAState *s)
{
    if (s->last_hw_cursor_size) {
2088
        vga_invalidate_scanlines(&s->vga,
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_start,
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_end);
    }
}

static inline void cirrus_cursor_compute_yrange(CirrusVGAState *s)
{
    const uint8_t *src;
    uint32_t content;
    int y, y_min, y_max;

2100 2101 2102
    src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024;
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
        src += (s->vga.sr[0x13] & 0x3c) * 256;
2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118
        y_min = 64;
        y_max = -1;
        for(y = 0; y < 64; y++) {
            content = ((uint32_t *)src)[0] |
                ((uint32_t *)src)[1] |
                ((uint32_t *)src)[2] |
                ((uint32_t *)src)[3];
            if (content) {
                if (y < y_min)
                    y_min = y;
                if (y > y_max)
                    y_max = y;
            }
            src += 16;
        }
    } else {
2119
        src += (s->vga.sr[0x13] & 0x3f) * 256;
2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
        y_min = 32;
        y_max = -1;
        for(y = 0; y < 32; y++) {
            content = ((uint32_t *)src)[0] |
                ((uint32_t *)(src + 128))[0];
            if (content) {
                if (y < y_min)
                    y_min = y;
                if (y > y_max)
                    y_max = y;
            }
            src += 4;
        }
    }
    if (y_min > y_max) {
        s->last_hw_cursor_y_start = 0;
        s->last_hw_cursor_y_end = 0;
    } else {
        s->last_hw_cursor_y_start = y_min;
        s->last_hw_cursor_y_end = y_max + 1;
    }
}

/* NOTE: we do not currently handle the cursor bitmap change, so we
   update the cursor only if it moves. */
2145
static void cirrus_cursor_invalidate(VGACommonState *s1)
2146
{
2147
    CirrusVGAState *s = container_of(s1, CirrusVGAState, vga);
2148 2149
    int size;

2150
    if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW)) {
2151 2152
        size = 0;
    } else {
2153
        if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE)
2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
            size = 64;
        else
            size = 32;
    }
    /* invalidate last cursor and new cursor if any change */
    if (s->last_hw_cursor_size != size ||
        s->last_hw_cursor_x != s->hw_cursor_x ||
        s->last_hw_cursor_y != s->hw_cursor_y) {

        invalidate_cursor1(s);
2164

2165 2166 2167 2168 2169 2170 2171 2172 2173
        s->last_hw_cursor_size = size;
        s->last_hw_cursor_x = s->hw_cursor_x;
        s->last_hw_cursor_y = s->hw_cursor_y;
        /* compute the real cursor min and max y */
        cirrus_cursor_compute_yrange(s);
        invalidate_cursor1(s);
    }
}

2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206
static void vga_draw_cursor_line(uint8_t *d1,
                                 const uint8_t *src1,
                                 int poffset, int w,
                                 unsigned int color0,
                                 unsigned int color1,
                                 unsigned int color_xor)
{
    const uint8_t *plane0, *plane1;
    int x, b0, b1;
    uint8_t *d;

    d = d1;
    plane0 = src1;
    plane1 = src1 + poffset;
    for (x = 0; x < w; x++) {
        b0 = (plane0[x >> 3] >> (7 - (x & 7))) & 1;
        b1 = (plane1[x >> 3] >> (7 - (x & 7))) & 1;
        switch (b0 | (b1 << 1)) {
        case 0:
            break;
        case 1:
            ((uint32_t *)d)[0] ^= color_xor;
            break;
        case 2:
            ((uint32_t *)d)[0] = color0;
            break;
        case 3:
            ((uint32_t *)d)[0] = color1;
            break;
        }
        d += 4;
    }
}
2207

2208
static void cirrus_cursor_draw_line(VGACommonState *s1, uint8_t *d1, int scr_y)
2209
{
2210
    CirrusVGAState *s = container_of(s1, CirrusVGAState, vga);
2211
    int w, h, x1, x2, poffset;
2212 2213 2214
    unsigned int color0, color1;
    const uint8_t *palette, *src;
    uint32_t content;
2215

2216
    if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW))
2217 2218
        return;
    /* fast test to see if the cursor intersects with the scan line */
2219
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
2220 2221 2222 2223 2224 2225 2226
        h = 64;
    } else {
        h = 32;
    }
    if (scr_y < s->hw_cursor_y ||
        scr_y >= (s->hw_cursor_y + h))
        return;
2227

2228 2229 2230
    src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024;
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
        src += (s->vga.sr[0x13] & 0x3c) * 256;
2231 2232 2233 2234 2235 2236 2237
        src += (scr_y - s->hw_cursor_y) * 16;
        poffset = 8;
        content = ((uint32_t *)src)[0] |
            ((uint32_t *)src)[1] |
            ((uint32_t *)src)[2] |
            ((uint32_t *)src)[3];
    } else {
2238
        src += (s->vga.sr[0x13] & 0x3f) * 256;
2239
        src += (scr_y - s->hw_cursor_y) * 4;
2240 2241


2242 2243 2244 2245 2246 2247 2248 2249 2250 2251
        poffset = 128;
        content = ((uint32_t *)src)[0] |
            ((uint32_t *)(src + 128))[0];
    }
    /* if nothing to draw, no need to continue */
    if (!content)
        return;
    w = h;

    x1 = s->hw_cursor_x;
2252
    if (x1 >= s->vga.last_scr_width)
2253 2254
        return;
    x2 = s->hw_cursor_x + w;
2255 2256
    if (x2 > s->vga.last_scr_width)
        x2 = s->vga.last_scr_width;
2257 2258
    w = x2 - x1;
    palette = s->cirrus_hidden_palette;
2259 2260 2261 2262 2263 2264
    color0 = rgb_to_pixel32(c6_to_8(palette[0x0 * 3]),
                            c6_to_8(palette[0x0 * 3 + 1]),
                            c6_to_8(palette[0x0 * 3 + 2]));
    color1 = rgb_to_pixel32(c6_to_8(palette[0xf * 3]),
                            c6_to_8(palette[0xf * 3 + 1]),
                            c6_to_8(palette[0xf * 3 + 2]));
2265 2266
    d1 += x1 * 4;
    vga_draw_cursor_line(d1, src, poffset, w, color0, color1, 0xffffff);
2267 2268
}

2269 2270 2271 2272 2273 2274
/***************************************
 *
 *  LFB memory access
 *
 ***************************************/

A
Avi Kivity 已提交
2275
static uint64_t cirrus_linear_read(void *opaque, hwaddr addr,
2276
                                   unsigned size)
2277
{
2278
    CirrusVGAState *s = opaque;
2279 2280 2281 2282
    uint32_t ret;

    addr &= s->cirrus_addr_mask;

2283
    if (((s->vga.sr[0x17] & 0x44) == 0x44) &&
2284
        ((addr & s->linear_mmio_mask) == s->linear_mmio_mask)) {
2285 2286 2287 2288 2289 2290 2291
	/* memory-mapped I/O */
	ret = cirrus_mmio_blt_read(s, addr & 0xff);
    } else if (0) {
	/* XXX handle bitblt */
	ret = 0xff;
    } else {
	/* video memory */
2292
	if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2293
	    addr <<= 4;
2294
	} else if (s->vga.gr[0x0B] & 0x02) {
2295 2296 2297
	    addr <<= 3;
	}
	addr &= s->cirrus_addr_mask;
2298
	ret = *(s->vga.vram_ptr + addr);
2299 2300 2301 2302 2303
    }

    return ret;
}

A
Avi Kivity 已提交
2304
static void cirrus_linear_write(void *opaque, hwaddr addr,
2305
                                uint64_t val, unsigned size)
2306
{
2307
    CirrusVGAState *s = opaque;
2308 2309 2310
    unsigned mode;

    addr &= s->cirrus_addr_mask;
2311

2312
    if (((s->vga.sr[0x17] & 0x44) == 0x44) &&
2313
        ((addr & s->linear_mmio_mask) ==  s->linear_mmio_mask)) {
2314 2315 2316 2317 2318
	/* memory-mapped I/O */
	cirrus_mmio_blt_write(s, addr & 0xff, val);
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
	/* bitblt */
	*s->cirrus_srcptr++ = (uint8_t) val;
2319
	if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2320 2321 2322 2323
	    cirrus_bitblt_cputovideo_next(s);
	}
    } else {
	/* video memory */
2324
	if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2325
	    addr <<= 4;
2326
	} else if (s->vga.gr[0x0B] & 0x02) {
2327 2328 2329 2330
	    addr <<= 3;
	}
	addr &= s->cirrus_addr_mask;

2331 2332 2333
	mode = s->vga.gr[0x05] & 0x7;
	if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
	    *(s->vga.vram_ptr + addr) = (uint8_t) val;
2334
            memory_region_set_dirty(&s->vga.vram, addr, 1);
2335
	} else {
2336
	    if ((s->vga.gr[0x0B] & 0x14) != 0x14) {
2337 2338 2339 2340 2341 2342 2343 2344
		cirrus_mem_writeb_mode4and5_8bpp(s, mode, addr, val);
	    } else {
		cirrus_mem_writeb_mode4and5_16bpp(s, mode, addr, val);
	    }
	}
    }
}

2345 2346 2347 2348 2349 2350 2351
/***************************************
 *
 *  system to screen memory access
 *
 ***************************************/


2352
static uint64_t cirrus_linear_bitblt_read(void *opaque,
A
Avi Kivity 已提交
2353
                                          hwaddr addr,
2354
                                          unsigned size)
2355
{
2356
    CirrusVGAState *s = opaque;
2357 2358 2359
    uint32_t ret;

    /* XXX handle bitblt */
2360
    (void)s;
2361 2362 2363 2364
    ret = 0xff;
    return ret;
}

2365
static void cirrus_linear_bitblt_write(void *opaque,
A
Avi Kivity 已提交
2366
                                       hwaddr addr,
2367 2368
                                       uint64_t val,
                                       unsigned size)
2369
{
2370
    CirrusVGAState *s = opaque;
2371 2372 2373 2374 2375 2376 2377 2378 2379 2380

    if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
	/* bitblt */
	*s->cirrus_srcptr++ = (uint8_t) val;
	if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
	    cirrus_bitblt_cputovideo_next(s);
	}
    }
}

2381 2382 2383 2384
static const MemoryRegionOps cirrus_linear_bitblt_io_ops = {
    .read = cirrus_linear_bitblt_read,
    .write = cirrus_linear_bitblt_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
2385 2386 2387 2388
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
2389 2390
};

2391 2392
static void map_linear_vram_bank(CirrusVGAState *s, unsigned bank)
{
2393 2394
    MemoryRegion *mr = &s->cirrus_bank[bank];
    bool enabled = !(s->cirrus_srcptr != s->cirrus_srcptr_end)
2395 2396
        && !((s->vga.sr[0x07] & 0x01) == 0)
        && !((s->vga.gr[0x0B] & 0x14) == 0x14)
2397 2398 2399 2400
        && !(s->vga.gr[0x0B] & 0x02);

    memory_region_set_enabled(mr, enabled);
    memory_region_set_alias_offset(mr, s->cirrus_bank_base[bank]);
2401
}
A
aliguori 已提交
2402

2403 2404
static void map_linear_vram(CirrusVGAState *s)
{
J
Jan Kiszka 已提交
2405
    if (s->bustype == CIRRUS_BUSTYPE_PCI && !s->linear_vram) {
2406 2407 2408 2409 2410
        s->linear_vram = true;
        memory_region_add_subregion_overlap(&s->pci_bar, 0, &s->vga.vram, 1);
    }
    map_linear_vram_bank(s, 0);
    map_linear_vram_bank(s, 1);
A
aliguori 已提交
2411 2412 2413 2414
}

static void unmap_linear_vram(CirrusVGAState *s)
{
J
Jan Kiszka 已提交
2415
    if (s->bustype == CIRRUS_BUSTYPE_PCI && s->linear_vram) {
2416 2417
        s->linear_vram = false;
        memory_region_del_subregion(&s->pci_bar, &s->vga.vram);
2418
    }
2419 2420
    memory_region_set_enabled(&s->cirrus_bank[0], false);
    memory_region_set_enabled(&s->cirrus_bank[1], false);
A
aliguori 已提交
2421 2422
}

B
bellard 已提交
2423 2424 2425 2426 2427
/* Compute the memory access functions */
static void cirrus_update_memory_access(CirrusVGAState *s)
{
    unsigned mode;

2428
    memory_region_transaction_begin();
2429
    if ((s->vga.sr[0x17] & 0x44) == 0x44) {
B
bellard 已提交
2430 2431 2432 2433
        goto generic_io;
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
        goto generic_io;
    } else {
2434
	if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
B
bellard 已提交
2435
            goto generic_io;
2436
	} else if (s->vga.gr[0x0B] & 0x02) {
B
bellard 已提交
2437 2438
            goto generic_io;
        }
2439

2440 2441
	mode = s->vga.gr[0x05] & 0x7;
	if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
A
aliguori 已提交
2442
            map_linear_vram(s);
B
bellard 已提交
2443 2444
        } else {
        generic_io:
A
aliguori 已提交
2445
            unmap_linear_vram(s);
B
bellard 已提交
2446 2447
        }
    }
2448
    memory_region_transaction_commit();
B
bellard 已提交
2449 2450 2451
}


2452 2453
/* I/O ports */

2454 2455
static uint64_t cirrus_vga_ioport_read(void *opaque, hwaddr addr,
                                       unsigned size)
2456
{
2457 2458
    CirrusVGAState *c = opaque;
    VGACommonState *s = &c->vga;
2459 2460
    int val, index;

2461
    addr += 0x3b0;
2462

2463
    if (vga_ioport_invalid(s, addr)) {
2464 2465 2466 2467
	val = 0xff;
    } else {
	switch (addr) {
	case 0x3c0:
2468 2469
	    if (s->ar_flip_flop == 0) {
		val = s->ar_index;
2470 2471 2472 2473 2474
	    } else {
		val = 0;
	    }
	    break;
	case 0x3c1:
2475
	    index = s->ar_index & 0x1f;
2476
	    if (index < 21)
2477
		val = s->ar[index];
2478 2479 2480 2481
	    else
		val = 0;
	    break;
	case 0x3c2:
2482
	    val = s->st00;
2483 2484
	    break;
	case 0x3c4:
2485
	    val = s->sr_index;
2486 2487
	    break;
	case 0x3c5:
2488 2489
	    val = cirrus_vga_read_sr(c);
            break;
2490
#ifdef DEBUG_VGA_REG
2491
	    printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
2492 2493 2494
#endif
	    break;
	case 0x3c6:
2495
	    val = cirrus_read_hidden_dac(c);
2496 2497
	    break;
	case 0x3c7:
2498
	    val = s->dac_state;
2499
	    break;
2500
	case 0x3c8:
2501 2502
	    val = s->dac_write_index;
	    c->cirrus_hidden_dac_lockindex = 0;
2503 2504
	    break;
        case 0x3c9:
2505 2506
            val = cirrus_vga_read_palette(c);
            break;
2507
	case 0x3ca:
2508
	    val = s->fcr;
2509 2510
	    break;
	case 0x3cc:
2511
	    val = s->msr;
2512 2513
	    break;
	case 0x3ce:
2514
	    val = s->gr_index;
2515 2516
	    break;
	case 0x3cf:
2517
	    val = cirrus_vga_read_gr(c, s->gr_index);
2518
#ifdef DEBUG_VGA_REG
2519
	    printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
2520 2521 2522 2523
#endif
	    break;
	case 0x3b4:
	case 0x3d4:
2524
	    val = s->cr_index;
2525 2526 2527
	    break;
	case 0x3b5:
	case 0x3d5:
2528
            val = cirrus_vga_read_cr(c, s->cr_index);
2529
#ifdef DEBUG_VGA_REG
2530
	    printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
2531 2532 2533 2534 2535
#endif
	    break;
	case 0x3ba:
	case 0x3da:
	    /* just toggle to fool polling */
2536 2537
	    val = s->st01 = s->retrace(s);
	    s->ar_flip_flop = 0;
2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
	    break;
	default:
	    val = 0x00;
	    break;
	}
    }
#if defined(DEBUG_VGA)
    printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
#endif
    return val;
}

2550 2551
static void cirrus_vga_ioport_write(void *opaque, hwaddr addr, uint64_t val,
                                    unsigned size)
2552
{
2553 2554
    CirrusVGAState *c = opaque;
    VGACommonState *s = &c->vga;
2555 2556
    int index;

2557
    addr += 0x3b0;
2558

2559
    /* check port range access depending on color/monochrome mode */
2560
    if (vga_ioport_invalid(s, addr)) {
2561
	return;
2562
    }
2563 2564 2565 2566 2567 2568
#ifdef DEBUG_VGA
    printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
#endif

    switch (addr) {
    case 0x3c0:
2569
	if (s->ar_flip_flop == 0) {
2570
	    val &= 0x3f;
2571
	    s->ar_index = val;
2572
	} else {
2573
	    index = s->ar_index & 0x1f;
2574 2575
	    switch (index) {
	    case 0x00 ... 0x0f:
2576
		s->ar[index] = val & 0x3f;
2577 2578
		break;
	    case 0x10:
2579
		s->ar[index] = val & ~0x10;
2580 2581
		break;
	    case 0x11:
2582
		s->ar[index] = val;
2583 2584
		break;
	    case 0x12:
2585
		s->ar[index] = val & ~0xc0;
2586 2587
		break;
	    case 0x13:
2588
		s->ar[index] = val & ~0xf0;
2589 2590
		break;
	    case 0x14:
2591
		s->ar[index] = val & ~0xf0;
2592 2593 2594 2595 2596
		break;
	    default:
		break;
	    }
	}
2597
	s->ar_flip_flop ^= 1;
2598 2599
	break;
    case 0x3c2:
2600 2601
	s->msr = val & ~0x10;
	s->update_retrace_info(s);
2602 2603
	break;
    case 0x3c4:
2604
	s->sr_index = val;
2605 2606 2607
	break;
    case 0x3c5:
#ifdef DEBUG_VGA_REG
2608
	printf("vga: write SR%x = 0x%02" PRIu64 "\n", s->sr_index, val);
2609
#endif
2610 2611
	cirrus_vga_write_sr(c, val);
        break;
2612
    case 0x3c6:
2613
	cirrus_write_hidden_dac(c, val);
2614 2615
	break;
    case 0x3c7:
2616 2617 2618
	s->dac_read_index = val;
	s->dac_sub_index = 0;
	s->dac_state = 3;
2619 2620
	break;
    case 0x3c8:
2621 2622 2623
	s->dac_write_index = val;
	s->dac_sub_index = 0;
	s->dac_state = 0;
2624 2625
	break;
    case 0x3c9:
2626 2627
        cirrus_vga_write_palette(c, val);
        break;
2628
    case 0x3ce:
2629
	s->gr_index = val;
2630 2631 2632
	break;
    case 0x3cf:
#ifdef DEBUG_VGA_REG
2633
	printf("vga: write GR%x = 0x%02" PRIu64 "\n", s->gr_index, val);
2634
#endif
2635
	cirrus_vga_write_gr(c, s->gr_index, val);
2636 2637 2638
	break;
    case 0x3b4:
    case 0x3d4:
2639
	s->cr_index = val;
2640 2641 2642 2643
	break;
    case 0x3b5:
    case 0x3d5:
#ifdef DEBUG_VGA_REG
2644
	printf("vga: write CR%x = 0x%02"PRIu64"\n", s->cr_index, val);
2645
#endif
2646
	cirrus_vga_write_cr(c, val);
2647 2648 2649
	break;
    case 0x3ba:
    case 0x3da:
2650
	s->fcr = val & 0x10;
2651 2652 2653 2654
	break;
    }
}

2655 2656 2657 2658 2659 2660
/***************************************
 *
 *  memory-mapped I/O access
 *
 ***************************************/

A
Avi Kivity 已提交
2661
static uint64_t cirrus_mmio_read(void *opaque, hwaddr addr,
2662
                                 unsigned size)
2663
{
2664
    CirrusVGAState *s = opaque;
2665 2666 2667 2668

    if (addr >= 0x100) {
        return cirrus_mmio_blt_read(s, addr - 0x100);
    } else {
2669
        return cirrus_vga_ioport_read(s, addr + 0x10, size);
2670 2671 2672
    }
}

A
Avi Kivity 已提交
2673
static void cirrus_mmio_write(void *opaque, hwaddr addr,
2674
                              uint64_t val, unsigned size)
2675
{
2676
    CirrusVGAState *s = opaque;
2677 2678 2679 2680

    if (addr >= 0x100) {
	cirrus_mmio_blt_write(s, addr - 0x100, val);
    } else {
2681
        cirrus_vga_ioport_write(s, addr + 0x10, val, size);
2682 2683 2684
    }
}

2685 2686 2687 2688
static const MemoryRegionOps cirrus_mmio_io_ops = {
    .read = cirrus_mmio_read,
    .write = cirrus_mmio_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
2689 2690 2691 2692
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
2693 2694
};

B
bellard 已提交
2695 2696
/* load/save state */

2697
static int cirrus_post_load(void *opaque, int version_id)
B
bellard 已提交
2698 2699 2700
{
    CirrusVGAState *s = opaque;

2701 2702
    s->vga.gr[0x00] = s->cirrus_shadow_gr0 & 0x0f;
    s->vga.gr[0x01] = s->cirrus_shadow_gr1 & 0x0f;
B
bellard 已提交
2703

A
aliguori 已提交
2704
    cirrus_update_memory_access(s);
B
bellard 已提交
2705
    /* force refresh */
2706
    s->vga.graphic_mode = -1;
B
bellard 已提交
2707 2708 2709 2710 2711
    cirrus_update_bank_ptr(s, 0);
    cirrus_update_bank_ptr(s, 1);
    return 0;
}

J
Juan Quintela 已提交
2712 2713 2714 2715 2716
static const VMStateDescription vmstate_cirrus_vga = {
    .name = "cirrus_vga",
    .version_id = 2,
    .minimum_version_id = 1,
    .post_load = cirrus_post_load,
2717
    .fields = (VMStateField[]) {
J
Juan Quintela 已提交
2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
        VMSTATE_UINT32(vga.latch, CirrusVGAState),
        VMSTATE_UINT8(vga.sr_index, CirrusVGAState),
        VMSTATE_BUFFER(vga.sr, CirrusVGAState),
        VMSTATE_UINT8(vga.gr_index, CirrusVGAState),
        VMSTATE_UINT8(cirrus_shadow_gr0, CirrusVGAState),
        VMSTATE_UINT8(cirrus_shadow_gr1, CirrusVGAState),
        VMSTATE_BUFFER_START_MIDDLE(vga.gr, CirrusVGAState, 2),
        VMSTATE_UINT8(vga.ar_index, CirrusVGAState),
        VMSTATE_BUFFER(vga.ar, CirrusVGAState),
        VMSTATE_INT32(vga.ar_flip_flop, CirrusVGAState),
        VMSTATE_UINT8(vga.cr_index, CirrusVGAState),
        VMSTATE_BUFFER(vga.cr, CirrusVGAState),
        VMSTATE_UINT8(vga.msr, CirrusVGAState),
        VMSTATE_UINT8(vga.fcr, CirrusVGAState),
        VMSTATE_UINT8(vga.st00, CirrusVGAState),
        VMSTATE_UINT8(vga.st01, CirrusVGAState),
        VMSTATE_UINT8(vga.dac_state, CirrusVGAState),
        VMSTATE_UINT8(vga.dac_sub_index, CirrusVGAState),
        VMSTATE_UINT8(vga.dac_read_index, CirrusVGAState),
        VMSTATE_UINT8(vga.dac_write_index, CirrusVGAState),
        VMSTATE_BUFFER(vga.dac_cache, CirrusVGAState),
        VMSTATE_BUFFER(vga.palette, CirrusVGAState),
        VMSTATE_INT32(vga.bank_offset, CirrusVGAState),
        VMSTATE_UINT8(cirrus_hidden_dac_lockindex, CirrusVGAState),
        VMSTATE_UINT8(cirrus_hidden_dac_data, CirrusVGAState),
        VMSTATE_UINT32(hw_cursor_x, CirrusVGAState),
        VMSTATE_UINT32(hw_cursor_y, CirrusVGAState),
        /* XXX: we do not save the bitblt state - we assume we do not save
           the state when the blitter is active */
        VMSTATE_END_OF_LIST()
2748
    }
J
Juan Quintela 已提交
2749
};
2750

J
Juan Quintela 已提交
2751 2752 2753 2754
static const VMStateDescription vmstate_pci_cirrus_vga = {
    .name = "cirrus_vga",
    .version_id = 2,
    .minimum_version_id = 2,
2755
    .fields = (VMStateField[]) {
J
Juan Quintela 已提交
2756 2757 2758 2759 2760 2761
        VMSTATE_PCI_DEVICE(dev, PCICirrusVGAState),
        VMSTATE_STRUCT(cirrus_vga, PCICirrusVGAState, 0,
                       vmstate_cirrus_vga, CirrusVGAState),
        VMSTATE_END_OF_LIST()
    }
};
2762

2763 2764 2765 2766 2767 2768
/***************************************
 *
 *  initialize
 *
 ***************************************/

B
blueswir1 已提交
2769
static void cirrus_reset(void *opaque)
2770
{
B
blueswir1 已提交
2771
    CirrusVGAState *s = opaque;
2772

2773
    vga_common_reset(&s->vga);
2774
    unmap_linear_vram(s);
2775
    s->vga.sr[0x06] = 0x0f;
B
blueswir1 已提交
2776
    if (s->device_id == CIRRUS_ID_CLGD5446) {
2777
        /* 4MB 64 bit memory config, always PCI */
2778 2779 2780 2781 2782
        s->vga.sr[0x1F] = 0x2d;		// MemClock
        s->vga.gr[0x18] = 0x0f;             // fastest memory configuration
        s->vga.sr[0x0f] = 0x98;
        s->vga.sr[0x17] = 0x20;
        s->vga.sr[0x15] = 0x04; /* memory size, 3=2MB, 4=4MB */
2783
    } else {
2784 2785 2786 2787
        s->vga.sr[0x1F] = 0x22;		// MemClock
        s->vga.sr[0x0F] = CIRRUS_MEMSIZE_2M;
        s->vga.sr[0x17] = s->bustype;
        s->vga.sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
2788
    }
2789
    s->vga.cr[0x27] = s->device_id;
2790 2791 2792

    s->cirrus_hidden_dac_lockindex = 5;
    s->cirrus_hidden_dac_data = 0;
B
blueswir1 已提交
2793 2794
}

2795 2796 2797 2798
static const MemoryRegionOps cirrus_linear_io_ops = {
    .read = cirrus_linear_read,
    .write = cirrus_linear_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
2799 2800 2801 2802
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
2803 2804
};

2805 2806 2807 2808 2809 2810 2811 2812 2813 2814
static const MemoryRegionOps cirrus_vga_io_ops = {
    .read = cirrus_vga_ioport_read,
    .write = cirrus_vga_ioport_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
};

2815 2816
static void cirrus_init_common(CirrusVGAState *s, Object *owner,
                               int device_id, int is_pci,
2817 2818
                               MemoryRegion *system_memory,
                               MemoryRegion *system_io)
B
blueswir1 已提交
2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849
{
    int i;
    static int inited;

    if (!inited) {
        inited = 1;
        for(i = 0;i < 256; i++)
            rop_to_index[i] = CIRRUS_ROP_NOP_INDEX; /* nop rop */
        rop_to_index[CIRRUS_ROP_0] = 0;
        rop_to_index[CIRRUS_ROP_SRC_AND_DST] = 1;
        rop_to_index[CIRRUS_ROP_NOP] = 2;
        rop_to_index[CIRRUS_ROP_SRC_AND_NOTDST] = 3;
        rop_to_index[CIRRUS_ROP_NOTDST] = 4;
        rop_to_index[CIRRUS_ROP_SRC] = 5;
        rop_to_index[CIRRUS_ROP_1] = 6;
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_DST] = 7;
        rop_to_index[CIRRUS_ROP_SRC_XOR_DST] = 8;
        rop_to_index[CIRRUS_ROP_SRC_OR_DST] = 9;
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_NOTDST] = 10;
        rop_to_index[CIRRUS_ROP_SRC_NOTXOR_DST] = 11;
        rop_to_index[CIRRUS_ROP_SRC_OR_NOTDST] = 12;
        rop_to_index[CIRRUS_ROP_NOTSRC] = 13;
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_DST] = 14;
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_NOTDST] = 15;
        s->device_id = device_id;
        if (is_pci)
            s->bustype = CIRRUS_BUSTYPE_PCI;
        else
            s->bustype = CIRRUS_BUSTYPE_ISA;
    }

2850
    /* Register ioport 0x3b0 - 0x3df */
2851
    memory_region_init_io(&s->cirrus_vga_io, owner, &cirrus_vga_io_ops, s,
2852
                          "cirrus-io", 0x30);
2853
    memory_region_set_flush_coalesced(&s->cirrus_vga_io);
2854
    memory_region_add_subregion(system_io, 0x3b0, &s->cirrus_vga_io);
B
blueswir1 已提交
2855

2856
    memory_region_init(&s->low_mem_container, owner,
2857 2858 2859
                       "cirrus-lowmem-container",
                       0x20000);

2860
    memory_region_init_io(&s->low_mem, owner, &cirrus_vga_mem_ops, s,
2861 2862
                          "cirrus-low-memory", 0x20000);
    memory_region_add_subregion(&s->low_mem_container, 0, &s->low_mem);
2863 2864 2865
    for (i = 0; i < 2; ++i) {
        static const char *names[] = { "vga.bank0", "vga.bank1" };
        MemoryRegion *bank = &s->cirrus_bank[i];
2866 2867
        memory_region_init_alias(bank, owner, names[i], &s->vga.vram,
                                 0, 0x8000);
2868 2869 2870 2871
        memory_region_set_enabled(bank, false);
        memory_region_add_subregion_overlap(&s->low_mem_container, i * 0x8000,
                                            bank, 1);
    }
2872
    memory_region_add_subregion_overlap(system_memory,
2873 2874 2875 2876
                                        isa_mem_base + 0x000a0000,
                                        &s->low_mem_container,
                                        1);
    memory_region_set_coalescing(&s->low_mem);
B
bellard 已提交
2877

2878
    /* I/O handler for LFB */
2879
    memory_region_init_io(&s->cirrus_linear_io, owner, &cirrus_linear_io_ops, s,
2880 2881
                          "cirrus-linear-io", s->vga.vram_size_mb
                                              * 1024 * 1024);
2882
    memory_region_set_flush_coalesced(&s->cirrus_linear_io);
2883 2884

    /* I/O handler for LFB */
2885
    memory_region_init_io(&s->cirrus_linear_bitblt_io, owner,
2886 2887 2888 2889
                          &cirrus_linear_bitblt_io_ops,
                          s,
                          "cirrus-bitblt-mmio",
                          0x400000);
2890
    memory_region_set_flush_coalesced(&s->cirrus_linear_bitblt_io);
2891 2892

    /* I/O handler for memory-mapped I/O */
2893
    memory_region_init_io(&s->cirrus_mmio_io, owner, &cirrus_mmio_io_ops, s,
2894
                          "cirrus-mmio", CIRRUS_PNPMMIO_SIZE);
2895
    memory_region_set_flush_coalesced(&s->cirrus_mmio_io);
2896 2897 2898 2899

    s->real_vram_size =
        (s->device_id == CIRRUS_ID_CLGD5446) ? 4096 * 1024 : 2048 * 1024;

2900
    /* XXX: s->vga.vram_size must be a power of two */
2901 2902 2903
    s->cirrus_addr_mask = s->real_vram_size - 1;
    s->linear_mmio_mask = s->real_vram_size - 256;

2904 2905 2906 2907 2908
    s->vga.get_bpp = cirrus_get_bpp;
    s->vga.get_offsets = cirrus_get_offsets;
    s->vga.get_resolution = cirrus_get_resolution;
    s->vga.cursor_invalidate = cirrus_cursor_invalidate;
    s->vga.cursor_draw_line = cirrus_cursor_draw_line;
2909

2910
    qemu_register_reset(cirrus_reset, s);
2911 2912 2913 2914 2915 2916 2917 2918
}

/***************************************
 *
 *  ISA bus support
 *
 ***************************************/

2919
static void isa_cirrus_vga_realizefn(DeviceState *dev, Error **errp)
2920
{
2921
    ISADevice *isadev = ISA_DEVICE(dev);
2922
    ISACirrusVGAState *d = ISA_CIRRUS_VGA(dev);
2923 2924
    VGACommonState *s = &d->cirrus_vga.vga;

2925 2926 2927 2928 2929 2930 2931 2932
    /* follow real hardware, cirrus card emulated has 4 MB video memory.
       Also accept 8 MB/16 MB for backward compatibility. */
    if (s->vram_size_mb != 4 && s->vram_size_mb != 8 &&
        s->vram_size_mb != 16) {
        error_setg(errp, "Invalid cirrus_vga ram size '%u'",
                   s->vram_size_mb);
        return;
    }
G
Gerd Hoffmann 已提交
2933
    vga_common_init(s, OBJECT(dev), true);
2934
    cirrus_init_common(&d->cirrus_vga, OBJECT(dev), CIRRUS_ID_CLGD5430, 0,
2935 2936
                       isa_address_space(isadev),
                       isa_address_space_io(isadev));
2937
    s->con = graphic_console_init(dev, 0, s->hw_ops, s);
2938
    rom_add_vga(VGABIOS_CIRRUS_FILENAME);
2939
    /* XXX ISA-LFB support */
2940
    /* FIXME not qdev yet */
2941 2942
}

2943
static Property isa_cirrus_vga_properties[] = {
2944 2945 2946 2947 2948
    DEFINE_PROP_UINT32("vgamem_mb", struct ISACirrusVGAState,
                       cirrus_vga.vga.vram_size_mb, 8),
    DEFINE_PROP_END_OF_LIST(),
};

2949 2950
static void isa_cirrus_vga_class_init(ObjectClass *klass, void *data)
{
2951
    DeviceClass *dc = DEVICE_CLASS(klass);
2952

2953
    dc->vmsd  = &vmstate_cirrus_vga;
2954
    dc->realize = isa_cirrus_vga_realizefn;
2955
    dc->props = isa_cirrus_vga_properties;
2956
    set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
2957 2958
}

2959
static const TypeInfo isa_cirrus_vga_info = {
2960
    .name          = TYPE_ISA_CIRRUS_VGA,
2961 2962
    .parent        = TYPE_ISA_DEVICE,
    .instance_size = sizeof(ISACirrusVGAState),
2963
    .class_init = isa_cirrus_vga_class_init,
2964 2965
};

2966 2967 2968 2969 2970 2971
/***************************************
 *
 *  PCI bus support
 *
 ***************************************/

2972
static int pci_cirrus_vga_initfn(PCIDevice *dev)
G
Gerd Hoffmann 已提交
2973 2974 2975
{
     PCICirrusVGAState *d = DO_UPCAST(PCICirrusVGAState, dev, dev);
     CirrusVGAState *s = &d->cirrus_vga;
2976 2977
     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
     int16_t device_id = pc->device_id;
G
Gerd Hoffmann 已提交
2978

2979 2980 2981 2982 2983 2984 2985 2986
     /* follow real hardware, cirrus card emulated has 4 MB video memory.
       Also accept 8 MB/16 MB for backward compatibility. */
     if (s->vga.vram_size_mb != 4 && s->vga.vram_size_mb != 8 &&
         s->vga.vram_size_mb != 16) {
         error_report("Invalid cirrus_vga ram size '%u'",
                      s->vga.vram_size_mb);
         return -1;
     }
G
Gerd Hoffmann 已提交
2987
     /* setup VGA */
G
Gerd Hoffmann 已提交
2988
     vga_common_init(&s->vga, OBJECT(dev), true);
2989
     cirrus_init_common(s, OBJECT(dev), device_id, 1, pci_address_space(dev),
2990
                        pci_address_space_io(dev));
2991
     s->vga.con = graphic_console_init(DEVICE(dev), 0, s->vga.hw_ops, &s->vga);
G
Gerd Hoffmann 已提交
2992 2993 2994

     /* setup PCI */

2995
    memory_region_init(&s->pci_bar, OBJECT(dev), "cirrus-pci-bar0", 0x2000000);
2996 2997 2998 2999 3000 3001

    /* XXX: add byte swapping apertures */
    memory_region_add_subregion(&s->pci_bar, 0, &s->cirrus_linear_io);
    memory_region_add_subregion(&s->pci_bar, 0x1000000,
                                &s->cirrus_linear_bitblt_io);

G
Gerd Hoffmann 已提交
3002 3003 3004 3005
     /* setup memory space */
     /* memory #0 LFB */
     /* memory #1 memory-mapped I/O */
     /* XXX: s->vga.vram_size must be a power of two */
3006
     pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->pci_bar);
G
Gerd Hoffmann 已提交
3007
     if (device_id == CIRRUS_ID_CLGD5446) {
3008
         pci_register_bar(&d->dev, 1, 0, &s->cirrus_mmio_io);
G
Gerd Hoffmann 已提交
3009
     }
3010
     return 0;
G
Gerd Hoffmann 已提交
3011 3012
}

3013 3014 3015 3016 3017 3018
static Property pci_vga_cirrus_properties[] = {
    DEFINE_PROP_UINT32("vgamem_mb", struct PCICirrusVGAState,
                       cirrus_vga.vga.vram_size_mb, 8),
    DEFINE_PROP_END_OF_LIST(),
};

3019 3020
static void cirrus_vga_class_init(ObjectClass *klass, void *data)
{
3021
    DeviceClass *dc = DEVICE_CLASS(klass);
3022 3023 3024 3025 3026 3027 3028
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);

    k->init = pci_cirrus_vga_initfn;
    k->romfile = VGABIOS_CIRRUS_FILENAME;
    k->vendor_id = PCI_VENDOR_ID_CIRRUS;
    k->device_id = CIRRUS_ID_CLGD5446;
    k->class_id = PCI_CLASS_DISPLAY_VGA;
3029
    set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
3030 3031
    dc->desc = "Cirrus CLGD 54xx VGA";
    dc->vmsd = &vmstate_pci_cirrus_vga;
3032
    dc->props = pci_vga_cirrus_properties;
3033
    dc->hotpluggable = false;
3034 3035
}

3036
static const TypeInfo cirrus_vga_info = {
3037 3038 3039 3040
    .name          = "cirrus-vga",
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(PCICirrusVGAState),
    .class_init    = cirrus_vga_class_init,
G
Gerd Hoffmann 已提交
3041
};
3042

A
Andreas Färber 已提交
3043
static void cirrus_vga_register_types(void)
G
Gerd Hoffmann 已提交
3044
{
A
Andreas Färber 已提交
3045
    type_register_static(&isa_cirrus_vga_info);
3046
    type_register_static(&cirrus_vga_info);
3047
}
A
Andreas Färber 已提交
3048 3049

type_init(cirrus_vga_register_types)