cpu.h 8.8 KB
Newer Older
1 2 3
#ifndef CPU_SPARC_H
#define CPU_SPARC_H

4 5 6
#include "config.h"

#if !defined(TARGET_SPARC64)
B
bellard 已提交
7
#define TARGET_LONG_BITS 32
8
#define TARGET_FPREGS 32
B
bellard 已提交
9
#define TARGET_PAGE_BITS 12 /* 4k */
10 11 12
#else
#define TARGET_LONG_BITS 64
#define TARGET_FPREGS 64
B
blueswir1 已提交
13
#define TARGET_PAGE_BITS 13 /* 8k */
14
#endif
B
bellard 已提交
15

16 17
#define TARGET_PHYS_ADDR_BITS 64

18 19
#include "cpu-defs.h"

B
bellard 已提交
20 21
#include "softfloat.h"

B
bellard 已提交
22 23
#define TARGET_HAS_ICE 1

24 25 26 27 28 29
#if !defined(TARGET_SPARC64)
#define ELF_MACHINE	EM_SPARC
#else
#define ELF_MACHINE	EM_SPARCV9
#endif

30 31
/*#define EXCP_INTERRUPT 0x100*/

32
/* trap definitions */
B
bellard 已提交
33
#ifndef TARGET_SPARC64
B
bellard 已提交
34
#define TT_TFAULT   0x01
35
#define TT_ILL_INSN 0x02
36
#define TT_PRIV_INSN 0x03
B
bellard 已提交
37
#define TT_NFPU_INSN 0x04
38 39
#define TT_WIN_OVF  0x05
#define TT_WIN_UNF  0x06 
40
#define TT_UNALIGNED 0x07
41
#define TT_FP_EXCP  0x08
B
bellard 已提交
42
#define TT_DFAULT   0x09
43
#define TT_TOVF     0x0a
B
bellard 已提交
44
#define TT_EXTINT   0x10
45
#define TT_CODE_ACCESS 0x21
46
#define TT_DATA_ACCESS 0x29
47
#define TT_DIV_ZERO 0x2a
48
#define TT_NCP_INSN 0x24
49
#define TT_TRAP     0x80
B
bellard 已提交
50 51
#else
#define TT_TFAULT   0x08
B
bellard 已提交
52
#define TT_TMISS    0x09
53
#define TT_CODE_ACCESS 0x0a
B
bellard 已提交
54 55 56 57
#define TT_ILL_INSN 0x10
#define TT_PRIV_INSN 0x11
#define TT_NFPU_INSN 0x20
#define TT_FP_EXCP  0x21
58
#define TT_TOVF     0x23
B
bellard 已提交
59 60 61
#define TT_CLRWIN   0x24
#define TT_DIV_ZERO 0x28
#define TT_DFAULT   0x30
B
bellard 已提交
62
#define TT_DMISS    0x31
63 64
#define TT_DATA_ACCESS 0x32
#define TT_DPROT    0x33
65
#define TT_UNALIGNED 0x34
B
bellard 已提交
66
#define TT_PRIV_ACT 0x37
B
bellard 已提交
67 68 69 70 71 72
#define TT_EXTINT   0x40
#define TT_SPILL    0x80
#define TT_FILL     0xc0
#define TT_WOTHER   0x10
#define TT_TRAP     0x100
#endif
73 74 75 76 77

#define PSR_NEG   (1<<23)
#define PSR_ZERO  (1<<22)
#define PSR_OVF   (1<<21)
#define PSR_CARRY (1<<20)
78
#define PSR_ICC   (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
B
bellard 已提交
79 80
#define PSR_EF    (1<<12)
#define PSR_PIL   0xf00
81 82 83 84 85 86 87 88
#define PSR_S     (1<<7)
#define PSR_PS    (1<<6)
#define PSR_ET    (1<<5)
#define PSR_CWP   0x1f

/* Trap base register */
#define TBR_BASE_MASK 0xfffff000

B
bellard 已提交
89
#if defined(TARGET_SPARC64)
B
bellard 已提交
90 91
#define PS_IG    (1<<11)
#define PS_MG    (1<<10)
92
#define PS_RMO   (1<<7)
B
bellard 已提交
93
#define PS_RED   (1<<5)
B
bellard 已提交
94 95 96 97
#define PS_PEF   (1<<4)
#define PS_AM    (1<<3)
#define PS_PRIV  (1<<2)
#define PS_IE    (1<<1)
B
bellard 已提交
98
#define PS_AG    (1<<0)
B
bellard 已提交
99 100

#define FPRS_FEF (1<<2)
B
bellard 已提交
101 102
#endif

103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136
/* Fcc */
#define FSR_RD1        (1<<31)
#define FSR_RD0        (1<<30)
#define FSR_RD_MASK    (FSR_RD1 | FSR_RD0)
#define FSR_RD_NEAREST 0
#define FSR_RD_ZERO    FSR_RD0
#define FSR_RD_POS     FSR_RD1
#define FSR_RD_NEG     (FSR_RD1 | FSR_RD0)

#define FSR_NVM   (1<<27)
#define FSR_OFM   (1<<26)
#define FSR_UFM   (1<<25)
#define FSR_DZM   (1<<24)
#define FSR_NXM   (1<<23)
#define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)

#define FSR_NVA   (1<<9)
#define FSR_OFA   (1<<8)
#define FSR_UFA   (1<<7)
#define FSR_DZA   (1<<6)
#define FSR_NXA   (1<<5)
#define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)

#define FSR_NVC   (1<<4)
#define FSR_OFC   (1<<3)
#define FSR_UFC   (1<<2)
#define FSR_DZC   (1<<1)
#define FSR_NXC   (1<<0)
#define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)

#define FSR_FTT2   (1<<16)
#define FSR_FTT1   (1<<15)
#define FSR_FTT0   (1<<14)
#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
B
bellard 已提交
137 138
#define FSR_FTT_IEEE_EXCP (1 << 14)
#define FSR_FTT_UNIMPFPOP (3 << 14)
B
blueswir1 已提交
139
#define FSR_FTT_SEQ_ERROR (4 << 14)
B
bellard 已提交
140
#define FSR_FTT_INVAL_FPR (6 << 14)
141 142 143 144 145 146 147 148 149 150 151

#define FSR_FCC1  (1<<11)
#define FSR_FCC0  (1<<10)

/* MMU */
#define MMU_E	  (1<<0)
#define MMU_NF	  (1<<1)

#define PTE_ENTRYTYPE_MASK 3
#define PTE_ACCESS_MASK    0x1c
#define PTE_ACCESS_SHIFT   2
B
bellard 已提交
152
#define PTE_PPN_SHIFT      7
153 154 155 156 157 158 159 160 161 162
#define PTE_ADDR_MASK      0xffffff00

#define PG_ACCESSED_BIT	5
#define PG_MODIFIED_BIT	6
#define PG_CACHE_BIT    7

#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
#define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
#define PG_CACHE_MASK    (1 << PG_CACHE_BIT)

163 164
/* 2 <= NWINDOWS <= 32. In QEMU it must also be a power of two. */
#define NWINDOWS  8
165

B
blueswir1 已提交
166 167
typedef struct sparc_def_t sparc_def_t;

168
typedef struct CPUSPARCState {
169 170
    target_ulong gregs[8]; /* general registers */
    target_ulong *regwptr; /* pointer to current register window */
B
bellard 已提交
171
    float32 fpr[TARGET_FPREGS];  /* floating point registers */
172 173 174
    target_ulong pc;       /* program counter */
    target_ulong npc;      /* next program counter */
    target_ulong y;        /* multiply/divide register */
175
    uint32_t psr;      /* processor state register */
B
bellard 已提交
176
    target_ulong fsr;      /* FPU state register */
177 178 179
    uint32_t cwp;      /* index of current register window (extracted
                          from PSR) */
    uint32_t wim;      /* window invalid mask */
B
bellard 已提交
180
    target_ulong tbr;  /* trap base register */
181 182 183
    int      psrs;     /* supervisor mode (extracted from PSR) */
    int      psrps;    /* previous supervisor mode */
    int      psret;    /* enable traps */
B
bellard 已提交
184
    uint32_t psrpil;   /* interrupt level */
B
bellard 已提交
185
    int      psref;    /* enable fpu */
B
blueswir1 已提交
186
    target_ulong version;
187 188 189 190 191
    jmp_buf  jmp_env;
    int user_mode_only;
    int exception_index;
    int interrupt_index;
    int interrupt_request;
B
bellard 已提交
192
    int halted;
193
    /* NOTE: we allow 8 more registers to handle wrapping */
194
    target_ulong regbase[NWINDOWS * 16 + 8];
B
bellard 已提交
195

196 197
    CPU_COMMON

198
    /* MMU regs */
B
bellard 已提交
199 200 201 202 203 204 205 206 207 208 209
#if defined(TARGET_SPARC64)
    uint64_t lsu;
#define DMMU_E 0x8
#define IMMU_E 0x4
    uint64_t immuregs[16];
    uint64_t dmmuregs[16];
    uint64_t itlb_tag[64];
    uint64_t itlb_tte[64];
    uint64_t dtlb_tag[64];
    uint64_t dtlb_tte[64];
#else
210
    uint32_t mmuregs[16];
B
bellard 已提交
211
#endif
212
    /* temporary float registers */
B
bellard 已提交
213 214
    float32 ft0, ft1;
    float64 dt0, dt1;
B
bellard 已提交
215
    float_status fp_status;
216
#if defined(TARGET_SPARC64)
B
bellard 已提交
217 218 219 220 221 222 223 224 225 226 227
#define MAXTL 4
    uint64_t t0, t1, t2;
    uint64_t tpc[MAXTL];
    uint64_t tnpc[MAXTL];
    uint64_t tstate[MAXTL];
    uint32_t tt[MAXTL];
    uint32_t xcc;		/* Extended integer condition codes */
    uint32_t asi;
    uint32_t pstate;
    uint32_t tl;
    uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
B
bellard 已提交
228 229 230 231
    uint64_t agregs[8]; /* alternate general registers */
    uint64_t bgregs[8]; /* backup for normal global registers */
    uint64_t igregs[8]; /* interrupt general registers */
    uint64_t mgregs[8]; /* mmu general registers */
B
bellard 已提交
232
    uint64_t fprs;
B
bellard 已提交
233
    uint64_t tick_cmpr, stick_cmpr;
234
    void *tick, *stick;
B
bellard 已提交
235
    uint64_t gsr;
B
blueswir1 已提交
236 237 238
    uint32_t gl; // UA2005
    /* UA 2005 hyperprivileged registers */
    uint64_t hpstate, htstate[MAXTL], hintp, htba, hver, hstick_cmpr, ssr;
239
    void *hstick; // UA 2005
B
bellard 已提交
240 241 242
#endif
#if !defined(TARGET_SPARC64) && !defined(reg_T2)
    target_ulong t2;
243
#endif
244
} CPUSPARCState;
B
bellard 已提交
245 246 247 248 249 250 251 252 253 254 255
#if defined(TARGET_SPARC64)
#define GET_FSR32(env) (env->fsr & 0xcfc1ffff)
#define PUT_FSR32(env, val) do { uint32_t _tmp = val;			\
	env->fsr = (_tmp & 0xcfc1c3ff) | (env->fsr & 0x3f00000000ULL);	\
    } while (0)
#define GET_FSR64(env) (env->fsr & 0x3fcfc1ffffULL)
#define PUT_FSR64(env, val) do { uint64_t _tmp = val;	\
	env->fsr = _tmp & 0x3fcfc1c3ffULL;		\
    } while (0)
#else
#define GET_FSR32(env) (env->fsr)
256
#define PUT_FSR32(env, val) do { uint32_t _tmp = val;                   \
B
blueswir1 已提交
257
        env->fsr = (_tmp & 0xcfc1dfff) | (env->fsr & 0x000e0000);       \
B
bellard 已提交
258 259
    } while (0)
#endif
260 261 262 263

CPUSPARCState *cpu_sparc_init(void);
int cpu_sparc_exec(CPUSPARCState *s);
int cpu_sparc_close(CPUSPARCState *s);
B
blueswir1 已提交
264 265 266 267
int sparc_find_by_name (const unsigned char *name, const sparc_def_t **def);
void sparc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
                                                 ...));
int cpu_sparc_register (CPUSPARCState *env, const sparc_def_t *def);
268

B
blueswir1 已提交
269
#define GET_PSR(env) (env->version | (env->psr & PSR_ICC) |             \
B
bellard 已提交
270 271 272
		      (env->psref? PSR_EF : 0) |			\
		      (env->psrpil << 8) |				\
		      (env->psrs? PSR_S : 0) |				\
B
bellard 已提交
273
		      (env->psrps? PSR_PS : 0) |			\
B
bellard 已提交
274 275 276 277 278 279 280
		      (env->psret? PSR_ET : 0) | env->cwp)

#ifndef NO_CPU_IO_DEFS
void cpu_set_cwp(CPUSPARCState *env1, int new_cwp);
#endif

#define PUT_PSR(env, val) do { int _tmp = val;				\
281
	env->psr = _tmp & PSR_ICC;					\
B
bellard 已提交
282 283 284 285 286
	env->psref = (_tmp & PSR_EF)? 1 : 0;				\
	env->psrpil = (_tmp & PSR_PIL) >> 8;				\
	env->psrs = (_tmp & PSR_S)? 1 : 0;				\
	env->psrps = (_tmp & PSR_PS)? 1 : 0;				\
	env->psret = (_tmp & PSR_ET)? 1 : 0;				\
287
        cpu_set_cwp(env, _tmp & PSR_CWP);                               \
B
bellard 已提交
288 289
    } while (0)

B
bellard 已提交
290 291 292 293 294 295 296 297
#ifdef TARGET_SPARC64
#define GET_CCR(env) ((env->xcc << 4) | (env->psr & PSR_ICC))
#define PUT_CCR(env, val) do { int _tmp = val;				\
	env->xcc = _tmp >> 4;						\
	env->psr = (_tmp & 0xf) << 20;					\
    } while (0)
#endif

298
int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc);
299
void raise_exception(int tt);
300
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
301
                          int is_asi);
302 303 304
void do_tick_set_count(void *opaque, uint64_t count);
uint64_t do_tick_get_count(void *opaque);
void do_tick_set_limit(void *opaque, uint64_t limit);
305

306 307 308 309 310 311
#define CPUState CPUSPARCState
#define cpu_init cpu_sparc_init
#define cpu_exec cpu_sparc_exec
#define cpu_gen_code cpu_sparc_gen_code
#define cpu_signal_handler cpu_sparc_signal_handler

312 313 314
#include "cpu-all.h"

#endif