cpu.h 11.8 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  SH4 emulation
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2005 Samuel Tardieu
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18 19 20 21 22
 */
#ifndef _CPU_SH4_H
#define _CPU_SH4_H

#include "config.h"
23
#include "qemu-common.h"
B
bellard 已提交
24 25 26 27

#define TARGET_LONG_BITS 32
#define TARGET_HAS_ICE 1

28 29
#define ELF_MACHINE	EM_SH

A
aurel32 已提交
30 31 32 33 34 35
/* CPU Subtypes */
#define SH_CPU_SH7750  (1 << 0)
#define SH_CPU_SH7750S (1 << 1)
#define SH_CPU_SH7750R (1 << 2)
#define SH_CPU_SH7751  (1 << 3)
#define SH_CPU_SH7751R (1 << 4)
A
aurel32 已提交
36
#define SH_CPU_SH7785  (1 << 5)
A
aurel32 已提交
37 38 39
#define SH_CPU_SH7750_ALL (SH_CPU_SH7750 | SH_CPU_SH7750S | SH_CPU_SH7750R)
#define SH_CPU_SH7751_ALL (SH_CPU_SH7751 | SH_CPU_SH7751R)

40
#define CPUArchState struct CPUSH4State
41

42
#include "exec/cpu-defs.h"
B
bellard 已提交
43

44
#include "fpu/softfloat.h"
B
bellard 已提交
45

B
bellard 已提交
46 47
#define TARGET_PAGE_BITS 12	/* 4k XXXXX */

48 49 50
#define TARGET_PHYS_ADDR_SPACE_BITS 32
#define TARGET_VIRT_ADDR_SPACE_BITS 32

B
bellard 已提交
51 52 53 54 55 56
#define SR_MD (1 << 30)
#define SR_RB (1 << 29)
#define SR_BL (1 << 28)
#define SR_FD (1 << 15)
#define SR_M  (1 << 9)
#define SR_Q  (1 << 8)
57 58 59 60
#define SR_I3 (1 << 7)
#define SR_I2 (1 << 6)
#define SR_I1 (1 << 5)
#define SR_I0 (1 << 4)
B
bellard 已提交
61 62 63
#define SR_S  (1 << 1)
#define SR_T  (1 << 0)

64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
#define FPSCR_MASK             (0x003fffff)
#define FPSCR_FR               (1 << 21)
#define FPSCR_SZ               (1 << 20)
#define FPSCR_PR               (1 << 19)
#define FPSCR_DN               (1 << 18)
#define FPSCR_CAUSE_MASK       (0x3f << 12)
#define FPSCR_CAUSE_SHIFT      (12)
#define FPSCR_CAUSE_E          (1 << 17)
#define FPSCR_CAUSE_V          (1 << 16)
#define FPSCR_CAUSE_Z          (1 << 15)
#define FPSCR_CAUSE_O          (1 << 14)
#define FPSCR_CAUSE_U          (1 << 13)
#define FPSCR_CAUSE_I          (1 << 12)
#define FPSCR_ENABLE_MASK      (0x1f << 7)
#define FPSCR_ENABLE_SHIFT     (7)
#define FPSCR_ENABLE_V         (1 << 11)
#define FPSCR_ENABLE_Z         (1 << 10)
#define FPSCR_ENABLE_O         (1 << 9)
#define FPSCR_ENABLE_U         (1 << 8)
#define FPSCR_ENABLE_I         (1 << 7)
#define FPSCR_FLAG_MASK        (0x1f << 2)
#define FPSCR_FLAG_SHIFT       (2)
#define FPSCR_FLAG_V           (1 << 6)
#define FPSCR_FLAG_Z           (1 << 5)
#define FPSCR_FLAG_O           (1 << 4)
#define FPSCR_FLAG_U           (1 << 3)
#define FPSCR_FLAG_I           (1 << 2)
#define FPSCR_RM_MASK          (0x03 << 0)
#define FPSCR_RM_NEAREST       (0 << 0)
#define FPSCR_RM_ZERO          (1 << 0)

T
ths 已提交
95
#define DELAY_SLOT             (1 << 0)
B
bellard 已提交
96
#define DELAY_SLOT_CONDITIONAL (1 << 1)
T
ths 已提交
97 98 99 100 101 102 103 104
#define DELAY_SLOT_TRUE        (1 << 2)
#define DELAY_SLOT_CLEARME     (1 << 3)
/* The dynamic value of the DELAY_SLOT_TRUE flag determines whether the jump
 * after the delay slot should be taken or not. It is calculated from SR_T.
 *
 * It is unclear if it is permitted to modify the SR_T flag in a delay slot.
 * The use of DELAY_SLOT_TRUE flag makes us accept such SR_T modification.
 */
B
bellard 已提交
105 106 107 108

typedef struct tlb_t {
    uint32_t vpn;		/* virtual page number */
    uint32_t ppn;		/* physical page number */
109 110 111 112 113 114 115 116 117 118 119
    uint32_t size;		/* mapped page size in bytes */
    uint8_t asid;		/* address space identifier */
    uint8_t v:1;		/* validity */
    uint8_t sz:2;		/* page size */
    uint8_t sh:1;		/* share status */
    uint8_t c:1;		/* cacheability */
    uint8_t pr:2;		/* protection key */
    uint8_t d:1;		/* dirty */
    uint8_t wt:1;		/* write through */
    uint8_t sa:3;		/* space attribute (PCMCIA) */
    uint8_t tc:1;		/* timing control */
B
bellard 已提交
120 121 122 123 124
} tlb_t;

#define UTLB_SIZE 64
#define ITLB_SIZE 4

125 126
#define NB_MMU_MODES 2

A
aurel32 已提交
127 128
enum sh_features {
    SH_FEATURE_SH4A = 1,
129
    SH_FEATURE_BCR3_AND_BCR4 = 2,
A
aurel32 已提交
130 131
};

E
edgar_igl 已提交
132 133 134 135 136 137
typedef struct memory_content {
    uint32_t address;
    uint32_t value;
    struct memory_content *next;
} memory_content;

B
bellard 已提交
138 139 140
typedef struct CPUSH4State {
    uint32_t flags;		/* general execution flags */
    uint32_t gregs[24];		/* general registers */
141
    float32 fregs[32];		/* floating point registers */
B
bellard 已提交
142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
    uint32_t sr;		/* status register */
    uint32_t ssr;		/* saved status register */
    uint32_t spc;		/* saved program counter */
    uint32_t gbr;		/* global base register */
    uint32_t vbr;		/* vector base register */
    uint32_t sgr;		/* saved global register 15 */
    uint32_t dbr;		/* debug base register */
    uint32_t pc;		/* program counter */
    uint32_t delayed_pc;	/* target of delayed jump */
    uint32_t mach;		/* multiply and accumulate high */
    uint32_t macl;		/* multiply and accumulate low */
    uint32_t pr;		/* procedure register */
    uint32_t fpscr;		/* floating point status/control register */
    uint32_t fpul;		/* floating point communication register */

A
aurel32 已提交
157
    /* float point status register */
T
ths 已提交
158
    float_status fp_status;
B
bellard 已提交
159

A
aurel32 已提交
160 161 162
    /* The features that we should emulate. See sh_features above.  */
    uint32_t features;

B
bellard 已提交
163 164 165 166 167 168 169 170 171 172 173
    /* Those belong to the specific unit (SH7750) but are handled here */
    uint32_t mmucr;		/* MMU control register */
    uint32_t pteh;		/* page table entry high register */
    uint32_t ptel;		/* page table entry low register */
    uint32_t ptea;		/* page table entry assistance register */
    uint32_t ttb;		/* tranlation table base register */
    uint32_t tea;		/* TLB exception address register */
    uint32_t tra;		/* TRAPA exception register */
    uint32_t expevt;		/* exception event register */
    uint32_t intevt;		/* interrupt event register */

A
Aurelien Jarno 已提交
174 175 176 177 178 179 180 181
    tlb_t itlb[ITLB_SIZE];	/* instruction translation table */
    tlb_t utlb[UTLB_SIZE];	/* unified translation table */

    uint32_t ldst;

    CPU_COMMON

    int id;			/* CPU model */
A
aurel32 已提交
182

183
    void *intc_handle;
184
    int in_sleep;		/* SR_BL ignored during sleep */
E
edgar_igl 已提交
185 186
    memory_content *movcal_backup;
    memory_content **movcal_backup_tail;
B
bellard 已提交
187 188
} CPUSH4State;

A
Andreas Färber 已提交
189 190
#include "cpu-qom.h"

191
void sh4_translate_init(void);
192
SuperHCPU *cpu_sh4_init(const char *cpu_model);
B
bellard 已提交
193
int cpu_sh4_exec(CPUSH4State * s);
194
int cpu_sh4_signal_handler(int host_signum, void *pinfo,
195
                           void *puc);
A
aurel32 已提交
196
int cpu_sh4_handle_mmu_fault(CPUSH4State * env, target_ulong address, int rw,
197
                             int mmu_idx);
198
#define cpu_handle_mmu_fault cpu_sh4_handle_mmu_fault
A
aurel32 已提交
199

200
void sh4_cpu_list(FILE *f, fprintf_function cpu_fprintf);
P
Paul Brook 已提交
201
#if !defined(CONFIG_USER_ONLY)
A
Aurelien Jarno 已提交
202
void cpu_sh4_invalidate_tlb(CPUSH4State *s);
203
uint32_t cpu_sh4_read_mmaped_itlb_addr(CPUSH4State *s,
A
Avi Kivity 已提交
204 205
                                       hwaddr addr);
void cpu_sh4_write_mmaped_itlb_addr(CPUSH4State *s, hwaddr addr,
206
                                    uint32_t mem_value);
207
uint32_t cpu_sh4_read_mmaped_itlb_data(CPUSH4State *s,
A
Avi Kivity 已提交
208 209
                                       hwaddr addr);
void cpu_sh4_write_mmaped_itlb_data(CPUSH4State *s, hwaddr addr,
210
                                    uint32_t mem_value);
211
uint32_t cpu_sh4_read_mmaped_utlb_addr(CPUSH4State *s,
A
Avi Kivity 已提交
212 213
                                       hwaddr addr);
void cpu_sh4_write_mmaped_utlb_addr(CPUSH4State *s, hwaddr addr,
214
                                    uint32_t mem_value);
215
uint32_t cpu_sh4_read_mmaped_utlb_data(CPUSH4State *s,
A
Avi Kivity 已提交
216 217
                                       hwaddr addr);
void cpu_sh4_write_mmaped_utlb_data(CPUSH4State *s, hwaddr addr,
218
                                    uint32_t mem_value);
P
Paul Brook 已提交
219
#endif
B
bellard 已提交
220

E
edgar_igl 已提交
221 222
int cpu_sh4_is_cached(CPUSH4State * env, target_ulong addr);

223 224
void cpu_load_tlb(CPUSH4State * env);

225 226 227 228 229 230 231 232 233
static inline CPUSH4State *cpu_init(const char *cpu_model)
{
    SuperHCPU *cpu = cpu_sh4_init(cpu_model);
    if (cpu == NULL) {
        return NULL;
    }
    return &cpu->env;
}

234 235 236
#define cpu_exec cpu_sh4_exec
#define cpu_gen_code cpu_sh4_gen_code
#define cpu_signal_handler cpu_sh4_signal_handler
A
aurel32 已提交
237
#define cpu_list sh4_cpu_list
238

239 240 241 242
/* MMU modes definitions */
#define MMU_MODE0_SUFFIX _kernel
#define MMU_MODE1_SUFFIX _user
#define MMU_USER_IDX 1
243
static inline int cpu_mmu_index (CPUSH4State *env)
244 245 246 247
{
    return (env->sr & SR_MD) == 0 ? 1 : 0;
}

248
#include "exec/cpu-all.h"
B
bellard 已提交
249 250 251 252 253 254 255 256 257 258 259 260 261 262 263

/* Memory access type */
enum {
    /* Privilege */
    ACCESS_PRIV = 0x01,
    /* Direction */
    ACCESS_WRITE = 0x02,
    /* Type of instruction */
    ACCESS_CODE = 0x10,
    ACCESS_INT = 0x20
};

/* MMU control register */
#define MMUCR    0x1F000010
#define MMUCR_AT (1<<0)
A
Aurelien Jarno 已提交
264
#define MMUCR_TI (1<<2)
B
bellard 已提交
265
#define MMUCR_SV (1<<8)
A
aurel32 已提交
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
#define MMUCR_URC_BITS (6)
#define MMUCR_URC_OFFSET (10)
#define MMUCR_URC_SIZE (1 << MMUCR_URC_BITS)
#define MMUCR_URC_MASK (((MMUCR_URC_SIZE) - 1) << MMUCR_URC_OFFSET)
static inline int cpu_mmucr_urc (uint32_t mmucr)
{
    return ((mmucr & MMUCR_URC_MASK) >> MMUCR_URC_OFFSET);
}

/* PTEH : Page Translation Entry High register */
#define PTEH_ASID_BITS (8)
#define PTEH_ASID_SIZE (1 << PTEH_ASID_BITS)
#define PTEH_ASID_MASK (PTEH_ASID_SIZE - 1)
#define cpu_pteh_asid(pteh) ((pteh) & PTEH_ASID_MASK)
#define PTEH_VPN_BITS (22)
#define PTEH_VPN_OFFSET (10)
#define PTEH_VPN_SIZE (1 << PTEH_VPN_BITS)
#define PTEH_VPN_MASK (((PTEH_VPN_SIZE) - 1) << PTEH_VPN_OFFSET)
static inline int cpu_pteh_vpn (uint32_t pteh)
{
    return ((pteh & PTEH_VPN_MASK) >> PTEH_VPN_OFFSET);
}

/* PTEL : Page Translation Entry Low register */
#define PTEL_V        (1 << 8)
#define cpu_ptel_v(ptel) (((ptel) & PTEL_V) >> 8)
#define PTEL_C        (1 << 3)
#define cpu_ptel_c(ptel) (((ptel) & PTEL_C) >> 3)
#define PTEL_D        (1 << 2)
#define cpu_ptel_d(ptel) (((ptel) & PTEL_D) >> 2)
#define PTEL_SH       (1 << 1)
#define cpu_ptel_sh(ptel)(((ptel) & PTEL_SH) >> 1)
#define PTEL_WT       (1 << 0)
#define cpu_ptel_wt(ptel) ((ptel) & PTEL_WT)

#define PTEL_SZ_HIGH_OFFSET  (7)
#define PTEL_SZ_HIGH  (1 << PTEL_SZ_HIGH_OFFSET)
#define PTEL_SZ_LOW_OFFSET   (4)
#define PTEL_SZ_LOW   (1 << PTEL_SZ_LOW_OFFSET)
static inline int cpu_ptel_sz (uint32_t ptel)
{
    int sz;
    sz = (ptel & PTEL_SZ_HIGH) >> PTEL_SZ_HIGH_OFFSET;
    sz <<= 1;
    sz |= (ptel & PTEL_SZ_LOW) >> PTEL_SZ_LOW_OFFSET;
    return sz;
}

#define PTEL_PPN_BITS (19)
#define PTEL_PPN_OFFSET (10)
#define PTEL_PPN_SIZE (1 << PTEL_PPN_BITS)
#define PTEL_PPN_MASK (((PTEL_PPN_SIZE) - 1) << PTEL_PPN_OFFSET)
static inline int cpu_ptel_ppn (uint32_t ptel)
{
    return ((ptel & PTEL_PPN_MASK) >> PTEL_PPN_OFFSET);
}

#define PTEL_PR_BITS   (2)
#define PTEL_PR_OFFSET (5)
#define PTEL_PR_SIZE (1 << PTEL_PR_BITS)
#define PTEL_PR_MASK (((PTEL_PR_SIZE) - 1) << PTEL_PR_OFFSET)
static inline int cpu_ptel_pr (uint32_t ptel)
{
    return ((ptel & PTEL_PR_MASK) >> PTEL_PR_OFFSET);
}

/* PTEA : Page Translation Entry Assistance register */
#define PTEA_SA_BITS (3)
#define PTEA_SA_SIZE (1 << PTEA_SA_BITS)
#define PTEA_SA_MASK (PTEA_SA_SIZE - 1)
#define cpu_ptea_sa(ptea) ((ptea) & PTEA_SA_MASK)
#define PTEA_TC        (1 << 3)
#define cpu_ptea_tc(ptea) (((ptea) & PTEA_TC) >> 3)
B
bellard 已提交
339

E
edgar_igl 已提交
340 341
#define TB_FLAG_PENDING_MOVCA  (1 << 4)

342
static inline void cpu_get_tb_cpu_state(CPUSH4State *env, target_ulong *pc,
343 344 345 346 347 348 349
                                        target_ulong *cs_base, int *flags)
{
    *pc = env->pc;
    *cs_base = 0;
    *flags = (env->flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL
                    | DELAY_SLOT_TRUE | DELAY_SLOT_CLEARME))   /* Bits  0- 3 */
            | (env->fpscr & (FPSCR_FR | FPSCR_SZ | FPSCR_PR))  /* Bits 19-21 */
A
aurel32 已提交
350
            | (env->sr & (SR_MD | SR_RB))                      /* Bits 29-30 */
E
edgar_igl 已提交
351 352
            | (env->sr & SR_FD)                                /* Bit 15 */
            | (env->movcal_backup ? TB_FLAG_PENDING_MOVCA : 0); /* Bit 4 */
353 354
}

355
static inline bool cpu_has_work(CPUState *cpu)
356
{
357
    return cpu->interrupt_request & CPU_INTERRUPT_HARD;
358 359
}

360
#include "exec/exec-all.h"
361

362
static inline void cpu_pc_from_tb(CPUSH4State *env, TranslationBlock *tb)
363 364 365 366 367
{
    env->pc = tb->pc;
    env->flags = tb->flags;
}

B
bellard 已提交
368
#endif				/* _CPU_SH4_H */