mmu_helper.c 15.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * S390x MMU related functions
 *
 * Copyright (c) 2011 Alexander Graf
 * Copyright (c) 2015 Thomas Huth, IBM Corporation
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */

18 19
#include "qemu/error-report.h"
#include "exec/address-spaces.h"
20
#include "cpu.h"
21
#include "sysemu/kvm.h"
22 23
#include "trace.h"
#include "hw/s390x/storage-keys.h"
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49

/* #define DEBUG_S390 */
/* #define DEBUG_S390_PTE */
/* #define DEBUG_S390_STDOUT */

#ifdef DEBUG_S390
#ifdef DEBUG_S390_STDOUT
#define DPRINTF(fmt, ...) \
    do { fprintf(stderr, fmt, ## __VA_ARGS__); \
         qemu_log(fmt, ##__VA_ARGS__); } while (0)
#else
#define DPRINTF(fmt, ...) \
    do { qemu_log(fmt, ## __VA_ARGS__); } while (0)
#endif
#else
#define DPRINTF(fmt, ...) \
    do { } while (0)
#endif

#ifdef DEBUG_S390_PTE
#define PTE_DPRINTF DPRINTF
#else
#define PTE_DPRINTF(fmt, ...) \
    do { } while (0)
#endif

50 51 52
/* Fetch/store bits in the translation exception code: */
#define FS_READ  0x800
#define FS_WRITE 0x400
53

54 55 56 57 58 59 60 61 62 63 64 65 66 67
static void trigger_access_exception(CPUS390XState *env, uint32_t type,
                                     uint32_t ilen, uint64_t tec)
{
    S390CPU *cpu = s390_env_get_cpu(env);

    if (kvm_enabled()) {
        kvm_s390_access_exception(cpu, type, tec);
    } else {
        CPUState *cs = CPU(cpu);
        stq_phys(cs->as, env->psa + offsetof(LowCore, trans_exc_code), tec);
        trigger_pgm_exception(env, type, ilen);
    }
}

68
static void trigger_prot_fault(CPUS390XState *env, target_ulong vaddr,
69
                               uint64_t asc, int rw, bool exc)
70
{
71
    uint64_t tec;
72

73
    tec = vaddr | (rw == MMU_DATA_STORE ? FS_WRITE : FS_READ) | 4 | asc >> 46;
74 75

    DPRINTF("%s: trans_exc_code=%016" PRIx64 "\n", __func__, tec);
76

77 78 79 80
    if (!exc) {
        return;
    }

81
    trigger_access_exception(env, PGM_PROTECTION, ILEN_LATER_INC, tec);
82 83 84
}

static void trigger_page_fault(CPUS390XState *env, target_ulong vaddr,
85
                               uint32_t type, uint64_t asc, int rw, bool exc)
86 87
{
    int ilen = ILEN_LATER;
88 89
    uint64_t tec;

90
    tec = vaddr | (rw == MMU_DATA_STORE ? FS_WRITE : FS_READ) | asc >> 46;
91

92 93 94 95 96 97
    DPRINTF("%s: vaddr=%016" PRIx64 " bits=%d\n", __func__, vaddr, bits);

    if (!exc) {
        return;
    }

98
    /* Code accesses have an undefined ilc.  */
99
    if (rw == MMU_INST_FETCH) {
100 101 102
        ilen = 2;
    }

103
    trigger_access_exception(env, type, ilen, tec);
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
}

/**
 * Translate real address to absolute (= physical)
 * address by taking care of the prefix mapping.
 */
static target_ulong mmu_real2abs(CPUS390XState *env, target_ulong raddr)
{
    if (raddr < 0x2000) {
        return raddr + env->psa;    /* Map the lowcore. */
    } else if (raddr >= env->psa && raddr < env->psa + 0x2000) {
        return raddr - env->psa;    /* Map the 0 page. */
    }
    return raddr;
}

/* Decode page table entry (normal 4KB page) */
static int mmu_translate_pte(CPUS390XState *env, target_ulong vaddr,
122
                             uint64_t asc, uint64_t pt_entry,
123
                             target_ulong *raddr, int *flags, int rw, bool exc)
124
{
125 126
    if (pt_entry & _PAGE_INVALID) {
        DPRINTF("%s: PTE=0x%" PRIx64 " invalid\n", __func__, pt_entry);
127
        trigger_page_fault(env, vaddr, PGM_PAGE_TRANS, asc, rw, exc);
128 129
        return -1;
    }
130 131 132 133
    if (pt_entry & _PAGE_RES0) {
        trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw, exc);
        return -1;
    }
134
    if (pt_entry & _PAGE_RO) {
135 136 137
        *flags &= ~PAGE_WRITE;
    }

138
    *raddr = pt_entry & _ASCE_ORIGIN;
139

140
    PTE_DPRINTF("%s: PTE=0x%" PRIx64 "\n", __func__, pt_entry);
141 142 143 144

    return 0;
}

145 146 147 148 149
#define VADDR_PX    0xff000         /* Page index bits */

/* Decode segment table entry */
static int mmu_translate_segment(CPUS390XState *env, target_ulong vaddr,
                                 uint64_t asc, uint64_t st_entry,
150 151
                                 target_ulong *raddr, int *flags, int rw,
                                 bool exc)
152
{
153 154
    CPUState *cs = CPU(s390_env_get_cpu(env));
    uint64_t origin, offs, pt_entry;
155

156
    if (st_entry & _SEGMENT_ENTRY_RO) {
157 158 159
        *flags &= ~PAGE_WRITE;
    }

160 161 162 163 164 165
    if ((st_entry & _SEGMENT_ENTRY_FC) && (env->cregs[0] & CR0_EDAT)) {
        /* Decode EDAT1 segment frame absolute address (1MB page) */
        *raddr = (st_entry & 0xfffffffffff00000ULL) | (vaddr & 0xfffff);
        PTE_DPRINTF("%s: SEG=0x%" PRIx64 "\n", __func__, st_entry);
        return 0;
    }
166

167 168 169 170 171 172
    /* Look up 4KB page entry */
    origin = st_entry & _SEGMENT_ENTRY_ORIGIN;
    offs  = (vaddr & VADDR_PX) >> 9;
    pt_entry = ldq_phys(cs->as, origin + offs);
    PTE_DPRINTF("%s: 0x%" PRIx64 " + 0x%" PRIx64 " => 0x%016" PRIx64 "\n",
                __func__, origin, offs, pt_entry);
173
    return mmu_translate_pte(env, vaddr, asc, pt_entry, raddr, flags, rw, exc);
174 175
}

176 177 178
/* Decode region table entries */
static int mmu_translate_region(CPUS390XState *env, target_ulong vaddr,
                                uint64_t asc, uint64_t entry, int level,
179 180
                                target_ulong *raddr, int *flags, int rw,
                                bool exc)
181 182
{
    CPUState *cs = CPU(s390_env_get_cpu(env));
183
    uint64_t origin, offs, new_entry;
184 185 186 187
    const int pchks[4] = {
        PGM_SEGMENT_TRANS, PGM_REG_THIRD_TRANS,
        PGM_REG_SEC_TRANS, PGM_REG_FIRST_TRANS
    };
188 189

    PTE_DPRINTF("%s: 0x%" PRIx64 "\n", __func__, entry);
190

191 192 193 194 195 196
    origin = entry & _REGION_ENTRY_ORIGIN;
    offs = (vaddr >> (17 + 11 * level / 4)) & 0x3ff8;

    new_entry = ldq_phys(cs->as, origin + offs);
    PTE_DPRINTF("%s: 0x%" PRIx64 " + 0x%" PRIx64 " => 0x%016" PRIx64 "\n",
                __func__, origin, offs, new_entry);
197

198
    if ((new_entry & _REGION_ENTRY_INV) != 0) {
199
        DPRINTF("%s: invalid region\n", __func__);
200
        trigger_page_fault(env, vaddr, pchks[level / 4], asc, rw, exc);
201 202 203
        return -1;
    }

204
    if ((new_entry & _REGION_ENTRY_TYPE_MASK) != level) {
205
        trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw, exc);
206 207 208 209
        return -1;
    }

    if (level == _ASCE_TYPE_SEGMENT) {
210
        return mmu_translate_segment(env, vaddr, asc, new_entry, raddr, flags,
211
                                     rw, exc);
212
    }
213

214 215 216 217 218
    /* Check region table offset and length */
    offs = (vaddr >> (28 + 11 * (level - 4) / 4)) & 3;
    if (offs < ((new_entry & _REGION_ENTRY_TF) >> 6)
        || offs > (new_entry & _REGION_ENTRY_LENGTH)) {
        DPRINTF("%s: invalid offset or len (%lx)\n", __func__, new_entry);
219
        trigger_page_fault(env, vaddr, pchks[level / 4 - 1], asc, rw, exc);
220 221 222
        return -1;
    }

223 224 225 226
    if ((env->cregs[0] & CR0_EDAT) && (new_entry & _REGION_ENTRY_RO)) {
        *flags &= ~PAGE_WRITE;
    }

227 228
    /* yet another region */
    return mmu_translate_region(env, vaddr, asc, new_entry, level - 4,
229
                                raddr, flags, rw, exc);
230 231
}

232 233 234
static int mmu_translate_asce(CPUS390XState *env, target_ulong vaddr,
                              uint64_t asc, uint64_t asce, target_ulong *raddr,
                              int *flags, int rw, bool exc)
235
{
236
    int level;
237 238
    int r;

239 240 241 242 243 244
    if (asce & _ASCE_REAL_SPACE) {
        /* direct mapping */
        *raddr = vaddr;
        return 0;
    }

245 246
    level = asce & _ASCE_TYPE_MASK;
    switch (level) {
247
    case _ASCE_TYPE_REGION1:
248
        if ((vaddr >> 62) > (asce & _ASCE_TABLE_LENGTH)) {
249
            trigger_page_fault(env, vaddr, PGM_REG_FIRST_TRANS, asc, rw, exc);
250 251
            return -1;
        }
252 253 254 255 256
        break;
    case _ASCE_TYPE_REGION2:
        if (vaddr & 0xffe0000000000000ULL) {
            DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
                    " 0xffe0000000000000ULL\n", __func__, vaddr);
257
            trigger_page_fault(env, vaddr, PGM_ASCE_TYPE, asc, rw, exc);
258 259
            return -1;
        }
260
        if ((vaddr >> 51 & 3) > (asce & _ASCE_TABLE_LENGTH)) {
261
            trigger_page_fault(env, vaddr, PGM_REG_SEC_TRANS, asc, rw, exc);
262 263
            return -1;
        }
264 265 266 267 268
        break;
    case _ASCE_TYPE_REGION3:
        if (vaddr & 0xfffffc0000000000ULL) {
            DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
                    " 0xfffffc0000000000ULL\n", __func__, vaddr);
269
            trigger_page_fault(env, vaddr, PGM_ASCE_TYPE, asc, rw, exc);
270 271
            return -1;
        }
272
        if ((vaddr >> 40 & 3) > (asce & _ASCE_TABLE_LENGTH)) {
273
            trigger_page_fault(env, vaddr, PGM_REG_THIRD_TRANS, asc, rw, exc);
274 275
            return -1;
        }
276 277 278 279 280
        break;
    case _ASCE_TYPE_SEGMENT:
        if (vaddr & 0xffffffff80000000ULL) {
            DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
                    " 0xffffffff80000000ULL\n", __func__, vaddr);
281
            trigger_page_fault(env, vaddr, PGM_ASCE_TYPE, asc, rw, exc);
282 283
            return -1;
        }
284
        if ((vaddr >> 29 & 3) > (asce & _ASCE_TABLE_LENGTH)) {
285
            trigger_page_fault(env, vaddr, PGM_SEGMENT_TRANS, asc, rw, exc);
286 287
            return -1;
        }
288 289 290
        break;
    }

291 292
    r = mmu_translate_region(env, vaddr, asc, asce, level, raddr, flags, rw,
                             exc);
293
    if (rw == MMU_DATA_STORE && !(*flags & PAGE_WRITE)) {
294
        trigger_prot_fault(env, vaddr, asc, rw, exc);
295 296 297 298 299 300
        return -1;
    }

    return r;
}

301 302 303 304 305 306 307
/**
 * Translate a virtual (logical) address into a physical (absolute) address.
 * @param vaddr  the virtual address
 * @param rw     0 = read, 1 = write, 2 = code fetch
 * @param asc    address space control (one of the PSW_ASC_* modes)
 * @param raddr  the translated address is stored to this pointer
 * @param flags  the PAGE_READ/WRITE/EXEC flags are stored to this pointer
S
Stefan Weil 已提交
308 309
 * @param exc    true = inject a program check if a fault occurred
 * @return       0 if the translation was successful, -1 if a fault occurred
310
 */
311
int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc,
312
                  target_ulong *raddr, int *flags, bool exc)
313
{
314 315
    static S390SKeysState *ss;
    static S390SKeysClass *skeyclass;
316
    int r = -1;
317 318 319 320 321 322
    uint8_t key;

    if (unlikely(!ss)) {
        ss = s390_get_skeys_device();
        skeyclass = S390_SKEYS_GET_CLASS(ss);
    }
323 324 325 326 327 328 329 330 331 332 333 334

    *flags = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
    vaddr &= TARGET_PAGE_MASK;

    if (!(env->psw.mask & PSW_MASK_DAT)) {
        *raddr = vaddr;
        r = 0;
        goto out;
    }

    switch (asc) {
    case PSW_ASC_PRIMARY:
335 336 337 338
        PTE_DPRINTF("%s: asc=primary\n", __func__);
        r = mmu_translate_asce(env, vaddr, asc, env->cregs[1], raddr, flags,
                               rw, exc);
        break;
339
    case PSW_ASC_HOME:
340 341 342
        PTE_DPRINTF("%s: asc=home\n", __func__);
        r = mmu_translate_asce(env, vaddr, asc, env->cregs[13], raddr, flags,
                               rw, exc);
343 344
        break;
    case PSW_ASC_SECONDARY:
345
        PTE_DPRINTF("%s: asc=secondary\n", __func__);
346 347 348 349
        /*
         * Instruction: Primary
         * Data: Secondary
         */
350
        if (rw == MMU_INST_FETCH) {
351 352
            r = mmu_translate_asce(env, vaddr, PSW_ASC_PRIMARY, env->cregs[1],
                                   raddr, flags, rw, exc);
353 354
            *flags &= ~(PAGE_READ | PAGE_WRITE);
        } else {
355 356
            r = mmu_translate_asce(env, vaddr, PSW_ASC_SECONDARY, env->cregs[7],
                                   raddr, flags, rw, exc);
357 358 359 360 361 362 363 364 365 366 367 368 369
            *flags &= ~(PAGE_EXEC);
        }
        break;
    case PSW_ASC_ACCREG:
    default:
        hw_error("guest switched to unknown asc mode\n");
        break;
    }

 out:
    /* Convert real address -> absolute address */
    *raddr = mmu_real2abs(env, *raddr);

370 371 372 373 374 375
    if (r == 0 && *raddr < ram_size) {
        if (skeyclass->get_skeys(ss, *raddr / TARGET_PAGE_SIZE, 1, &key)) {
            trace_get_skeys_nonzero(r);
            return 0;
        }

376
        if (*flags & PAGE_READ) {
377
            key |= SK_R;
378 379 380
        }

        if (*flags & PAGE_WRITE) {
381 382 383 384 385 386
            key |= SK_C;
        }

        if (skeyclass->set_skeys(ss, *raddr / TARGET_PAGE_SIZE, 1, &key)) {
            trace_set_skeys_nonzero(r);
            return 0;
387 388 389 390 391
        }
    }

    return r;
}
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455

/**
 * lowprot_enabled: Check whether low-address protection is enabled
 */
static bool lowprot_enabled(const CPUS390XState *env)
{
    if (!(env->cregs[0] & CR0_LOWPROT)) {
        return false;
    }
    if (!(env->psw.mask & PSW_MASK_DAT)) {
        return true;
    }

    /* Check the private-space control bit */
    switch (env->psw.mask & PSW_MASK_ASC) {
    case PSW_ASC_PRIMARY:
        return !(env->cregs[1] & _ASCE_PRIVATE_SPACE);
    case PSW_ASC_SECONDARY:
        return !(env->cregs[7] & _ASCE_PRIVATE_SPACE);
    case PSW_ASC_HOME:
        return !(env->cregs[13] & _ASCE_PRIVATE_SPACE);
    default:
        /* We don't support access register mode */
        error_report("unsupported addressing mode");
        exit(1);
    }
}

/**
 * translate_pages: Translate a set of consecutive logical page addresses
 * to absolute addresses
 */
static int translate_pages(S390CPU *cpu, vaddr addr, int nr_pages,
                           target_ulong *pages, bool is_write)
{
    bool lowprot = is_write && lowprot_enabled(&cpu->env);
    uint64_t asc = cpu->env.psw.mask & PSW_MASK_ASC;
    CPUS390XState *env = &cpu->env;
    int ret, i, pflags;

    for (i = 0; i < nr_pages; i++) {
        /* Low-address protection? */
        if (lowprot && (addr < 512 || (addr >= 4096 && addr < 4096 + 512))) {
            trigger_access_exception(env, PGM_PROTECTION, ILEN_LATER_INC, 0);
            return -EACCES;
        }
        ret = mmu_translate(env, addr, is_write, asc, &pages[i], &pflags, true);
        if (ret) {
            return ret;
        }
        if (!address_space_access_valid(&address_space_memory, pages[i],
                                        TARGET_PAGE_SIZE, is_write)) {
            program_interrupt(env, PGM_ADDRESSING, 0);
            return -EFAULT;
        }
        addr += TARGET_PAGE_SIZE;
    }

    return 0;
}

/**
 * s390_cpu_virt_mem_rw:
 * @laddr:     the logical start address
456
 * @ar:        the access register number
457
 * @hostbuf:   buffer in host memory. NULL = do only checks w/o copying
S
Stefan Weil 已提交
458
 * @len:       length that should be transferred
459
 * @is_write:  true = write, false = read
S
Stefan Weil 已提交
460
 * Returns:    0 on success, non-zero if an exception occurred
461 462 463 464
 *
 * Copy from/to guest memory using logical addresses. Note that we inject a
 * program interrupt in case there is an error while accessing the memory.
 */
465
int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf,
466 467 468 469 470 471
                         int len, bool is_write)
{
    int currlen, nr_pages, i;
    target_ulong *pages;
    int ret;

472
    if (kvm_enabled()) {
473
        ret = kvm_s390_mem_op(cpu, laddr, ar, hostbuf, len, is_write);
474 475 476 477 478
        if (ret >= 0) {
            return ret;
        }
    }

479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
    nr_pages = (((laddr & ~TARGET_PAGE_MASK) + len - 1) >> TARGET_PAGE_BITS)
               + 1;
    pages = g_malloc(nr_pages * sizeof(*pages));

    ret = translate_pages(cpu, laddr, nr_pages, pages, is_write);
    if (ret == 0 && hostbuf != NULL) {
        /* Copy data by stepping through the area page by page */
        for (i = 0; i < nr_pages; i++) {
            currlen = MIN(len, TARGET_PAGE_SIZE - (laddr % TARGET_PAGE_SIZE));
            cpu_physical_memory_rw(pages[i] | (laddr & ~TARGET_PAGE_MASK),
                                   hostbuf, currlen, is_write);
            laddr += currlen;
            hostbuf += currlen;
            len -= currlen;
        }
    }

    g_free(pages);
    return ret;
}