cpu.c 6.3 KB
Newer Older
A
Andreas Färber 已提交
1 2 3
/*
 * QEMU Xtensa CPU
 *
4
 * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
A
Andreas Färber 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 * Copyright (c) 2012 SUSE LINUX Products GmbH
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *     * Redistributions of source code must retain the above copyright
 *       notice, this list of conditions and the following disclaimer.
 *     * Redistributions in binary form must reproduce the above copyright
 *       notice, this list of conditions and the following disclaimer in the
 *       documentation and/or other materials provided with the distribution.
 *     * Neither the name of the Open Source and Linux Lab nor the
 *       names of its contributors may be used to endorse or promote products
 *       derived from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 */

P
Peter Maydell 已提交
31
#include "qemu/osdep.h"
32
#include "qapi/error.h"
33
#include "cpu.h"
A
Andreas Färber 已提交
34
#include "qemu-common.h"
35
#include "migration/vmstate.h"
36
#include "exec/exec-all.h"
A
Andreas Färber 已提交
37 38


39 40 41 42 43 44 45
static void xtensa_cpu_set_pc(CPUState *cs, vaddr value)
{
    XtensaCPU *cpu = XTENSA_CPU(cs);

    cpu->env.pc = value;
}

46 47 48 49
static bool xtensa_cpu_has_work(CPUState *cs)
{
    XtensaCPU *cpu = XTENSA_CPU(cs);

M
Max Filippov 已提交
50
    return !cpu->env.runstall && cpu->env.pending_irq_level;
51 52
}

A
Andreas Färber 已提交
53 54 55 56 57 58 59 60 61
/* CPUClass::reset() */
static void xtensa_cpu_reset(CPUState *s)
{
    XtensaCPU *cpu = XTENSA_CPU(s);
    XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(cpu);
    CPUXtensaState *env = &cpu->env;

    xcc->parent_reset(s);

62
    env->exception_taken = 0;
63
    env->pc = env->config->exception_vector[EXC_RESET0 + env->static_vectors];
64 65 66 67 68
    env->sregs[LITBASE] &= ~1;
    env->sregs[PS] = xtensa_option_enabled(env->config,
            XTENSA_OPTION_INTERRUPT) ? 0x1f : 0x10;
    env->sregs[VECBASE] = env->config->vecbase;
    env->sregs[IBREAKENABLE] = 0;
69
    env->sregs[MEMCTL] = MEMCTL_IL0EN & env->config->memctl_mask;
70
    env->sregs[CACHEATTR] = 0x22222222;
M
Max Filippov 已提交
71 72
    env->sregs[ATOMCTL] = xtensa_option_enabled(env->config,
            XTENSA_OPTION_ATOMCTL) ? 0x28 : 0x15;
73 74
    env->sregs[CONFIGID0] = env->config->configid[0];
    env->sregs[CONFIGID1] = env->config->configid[1];
75 76 77

    env->pending_irq_level = 0;
    reset_mmu(env);
M
Max Filippov 已提交
78
    s->halted = env->runstall;
A
Andreas Färber 已提交
79 80
}

81 82 83 84 85
static ObjectClass *xtensa_cpu_class_by_name(const char *cpu_model)
{
    ObjectClass *oc;
    char *typename;

86
    typename = g_strdup_printf(XTENSA_CPU_TYPE_NAME("%s"), cpu_model);
87 88 89 90 91 92 93 94 95
    oc = object_class_by_name(typename);
    g_free(typename);
    if (oc == NULL || !object_class_dynamic_cast(oc, TYPE_XTENSA_CPU) ||
        object_class_is_abstract(oc)) {
        return NULL;
    }
    return oc;
}

96 97 98 99 100 101 102 103
static void xtensa_cpu_disas_set_info(CPUState *cs, disassemble_info *info)
{
    XtensaCPU *cpu = XTENSA_CPU(cs);

    info->private_data = cpu->env.config->isa;
    info->print_insn = print_insn_xtensa;
}

104 105
static void xtensa_cpu_realizefn(DeviceState *dev, Error **errp)
{
106
    CPUState *cs = CPU(dev);
107
    XtensaCPU *cpu = XTENSA_CPU(dev);
108
    XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(dev);
109 110
    Error *local_err = NULL;

111 112
    xtensa_irq_init(&cpu->env);

113 114 115 116 117
    cpu_exec_realizefn(cs, &local_err);
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
118

119 120
    cs->gdb_num_regs = xcc->config->gdb_regmap.num_regs;

121 122
    qemu_init_vcpu(cs);

123 124 125
    xcc->parent_realize(dev, errp);
}

126 127
static void xtensa_cpu_initfn(Object *obj)
{
128
    CPUState *cs = CPU(obj);
129
    XtensaCPU *cpu = XTENSA_CPU(obj);
130
    XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(obj);
131 132
    CPUXtensaState *env = &cpu->env;

133
    cs->env_ptr = env;
134
    env->config = xcc->config;
135

136 137 138 139 140
    env->address_space_er = g_malloc(sizeof(*env->address_space_er));
    env->system_er = g_malloc(sizeof(*env->system_er));
    memory_region_init_io(env->system_er, NULL, NULL, env, "er",
                          UINT64_C(0x100000000));
    address_space_init(env->address_space_er, env->system_er, "ER");
141 142
}

143 144 145 146 147
static const VMStateDescription vmstate_xtensa_cpu = {
    .name = "cpu",
    .unmigratable = 1,
};

A
Andreas Färber 已提交
148 149
static void xtensa_cpu_class_init(ObjectClass *oc, void *data)
{
150
    DeviceClass *dc = DEVICE_CLASS(oc);
A
Andreas Färber 已提交
151 152 153
    CPUClass *cc = CPU_CLASS(oc);
    XtensaCPUClass *xcc = XTENSA_CPU_CLASS(cc);

154 155 156
    xcc->parent_realize = dc->realize;
    dc->realize = xtensa_cpu_realizefn;

A
Andreas Färber 已提交
157 158
    xcc->parent_reset = cc->reset;
    cc->reset = xtensa_cpu_reset;
159

160
    cc->class_by_name = xtensa_cpu_class_by_name;
161
    cc->has_work = xtensa_cpu_has_work;
162
    cc->do_interrupt = xtensa_cpu_do_interrupt;
163
    cc->cpu_exec_interrupt = xtensa_cpu_exec_interrupt;
164
    cc->dump_state = xtensa_cpu_dump_state;
165
    cc->set_pc = xtensa_cpu_set_pc;
166 167
    cc->gdb_read_register = xtensa_cpu_gdb_read_register;
    cc->gdb_write_register = xtensa_cpu_gdb_write_register;
168
    cc->gdb_stop_before_watchpoint = true;
169
#ifndef CONFIG_USER_ONLY
170
    cc->do_unaligned_access = xtensa_cpu_do_unaligned_access;
171
    cc->get_phys_page_debug = xtensa_cpu_get_phys_page_debug;
172
    cc->do_unassigned_access = xtensa_cpu_do_unassigned_access;
173
#endif
174
    cc->debug_excp_handler = xtensa_breakpoint_handler;
175
    cc->disas_set_info = xtensa_cpu_disas_set_info;
176
    cc->tcg_initialize = xtensa_translate_init;
177
    dc->vmsd = &vmstate_xtensa_cpu;
A
Andreas Färber 已提交
178 179 180 181 182 183
}

static const TypeInfo xtensa_cpu_type_info = {
    .name = TYPE_XTENSA_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(XtensaCPU),
184
    .instance_init = xtensa_cpu_initfn,
185
    .abstract = true,
A
Andreas Färber 已提交
186 187 188 189 190 191 192 193 194 195
    .class_size = sizeof(XtensaCPUClass),
    .class_init = xtensa_cpu_class_init,
};

static void xtensa_cpu_register_types(void)
{
    type_register_static(&xtensa_cpu_type_info);
}

type_init(xtensa_cpu_register_types)