cpu.c 8.5 KB
Newer Older
A
Andreas Färber 已提交
1 2 3
/*
 * QEMU Alpha CPU
 *
A
Andreas Färber 已提交
4
 * Copyright (c) 2007 Jocelyn Mayer
A
Andreas Färber 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
 * Copyright (c) 2012 SUSE LINUX Products GmbH
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2.1 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see
 * <http://www.gnu.org/licenses/lgpl-2.1.html>
 */

P
Peter Maydell 已提交
22
#include "qemu/osdep.h"
23
#include "qapi/error.h"
24
#include "cpu.h"
A
Andreas Färber 已提交
25
#include "qemu-common.h"
26
#include "exec/exec-all.h"
A
Andreas Färber 已提交
27 28


29 30 31 32 33 34 35
static void alpha_cpu_set_pc(CPUState *cs, vaddr value)
{
    AlphaCPU *cpu = ALPHA_CPU(cs);

    cpu->env.pc = value;
}

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
static bool alpha_cpu_has_work(CPUState *cs)
{
    /* Here we are checking to see if the CPU should wake up from HALT.
       We will have gotten into this state only for WTINT from PALmode.  */
    /* ??? I'm not sure how the IPL state works with WTINT to keep a CPU
       asleep even if (some) interrupts have been asserted.  For now,
       assume that if a CPU really wants to stay asleep, it will mask
       interrupts at the chipset level, which will prevent these bits
       from being set in the first place.  */
    return cs->interrupt_request & (CPU_INTERRUPT_HARD
                                    | CPU_INTERRUPT_TIMER
                                    | CPU_INTERRUPT_SMP
                                    | CPU_INTERRUPT_MCHK);
}

51 52 53 54 55 56
static void alpha_cpu_disas_set_info(CPUState *cpu, disassemble_info *info)
{
    info->mach = bfd_mach_alpha_ev6;
    info->print_insn = print_insn_alpha;
}

57
static void alpha_cpu_realizefn(DeviceState *dev, Error **errp)
58
{
59
    CPUState *cs = CPU(dev);
60
    AlphaCPUClass *acc = ALPHA_CPU_GET_CLASS(dev);
61 62 63 64 65 66 67
    Error *local_err = NULL;

    cpu_exec_realizefn(cs, &local_err);
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
68

69 70
    qemu_init_vcpu(cs);

71
    acc->parent_realize(dev, errp);
72 73
}

74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
/* Sort alphabetically by type name. */
static gint alpha_cpu_list_compare(gconstpointer a, gconstpointer b)
{
    ObjectClass *class_a = (ObjectClass *)a;
    ObjectClass *class_b = (ObjectClass *)b;
    const char *name_a, *name_b;

    name_a = object_class_get_name(class_a);
    name_b = object_class_get_name(class_b);
    return strcmp(name_a, name_b);
}

static void alpha_cpu_list_entry(gpointer data, gpointer user_data)
{
    ObjectClass *oc = data;
89
    CPUListState *s = user_data;
90 91 92 93 94 95 96

    (*s->cpu_fprintf)(s->file, "  %s\n",
                      object_class_get_name(oc));
}

void alpha_cpu_list(FILE *f, fprintf_function cpu_fprintf)
{
97
    CPUListState s = {
98 99 100 101 102 103 104 105 106 107 108 109
        .file = f,
        .cpu_fprintf = cpu_fprintf,
    };
    GSList *list;

    list = object_class_get_list(TYPE_ALPHA_CPU, false);
    list = g_slist_sort(list, alpha_cpu_list_compare);
    (*cpu_fprintf)(f, "Available CPUs:\n");
    g_slist_foreach(list, alpha_cpu_list_entry, &s);
    g_slist_free(list);
}

110 111 112 113 114 115 116
/* Models */
typedef struct AlphaCPUAlias {
    const char *alias;
    const char *typename;
} AlphaCPUAlias;

static const AlphaCPUAlias alpha_cpu_aliases[] = {
117 118 119 120 121 122
    { "21064",   ALPHA_CPU_TYPE_NAME("ev4") },
    { "21164",   ALPHA_CPU_TYPE_NAME("ev5") },
    { "21164a",  ALPHA_CPU_TYPE_NAME("ev56") },
    { "21164pc", ALPHA_CPU_TYPE_NAME("pca56") },
    { "21264",   ALPHA_CPU_TYPE_NAME("ev6") },
    { "21264a",  ALPHA_CPU_TYPE_NAME("ev67") },
123 124 125 126
};

static ObjectClass *alpha_cpu_class_by_name(const char *cpu_model)
{
127
    ObjectClass *oc;
128 129 130 131
    char *typename;
    int i;

    oc = object_class_by_name(cpu_model);
132 133
    if (oc != NULL && object_class_dynamic_cast(oc, TYPE_ALPHA_CPU) != NULL &&
        !object_class_is_abstract(oc)) {
134 135 136 137 138 139
        return oc;
    }

    for (i = 0; i < ARRAY_SIZE(alpha_cpu_aliases); i++) {
        if (strcmp(cpu_model, alpha_cpu_aliases[i].alias) == 0) {
            oc = object_class_by_name(alpha_cpu_aliases[i].typename);
140
            assert(oc != NULL && !object_class_is_abstract(oc));
141 142 143 144
            return oc;
        }
    }

145
    typename = g_strdup_printf(ALPHA_CPU_TYPE_NAME("%s"), cpu_model);
146 147
    oc = object_class_by_name(typename);
    g_free(typename);
148 149 150
    if (oc != NULL && object_class_is_abstract(oc)) {
        oc = NULL;
    }
151

152 153 154
    /* TODO: remove match everything nonsense */
    /* Default to ev67; no reason not to emulate insns by default. */
    if (!oc) {
155
        oc = object_class_by_name(ALPHA_CPU_TYPE_NAME("ev67"));
156
    }
157

158
    return oc;
159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
}

static void ev4_cpu_initfn(Object *obj)
{
    AlphaCPU *cpu = ALPHA_CPU(obj);
    CPUAlphaState *env = &cpu->env;

    env->implver = IMPLVER_2106x;
}

static void ev5_cpu_initfn(Object *obj)
{
    AlphaCPU *cpu = ALPHA_CPU(obj);
    CPUAlphaState *env = &cpu->env;

    env->implver = IMPLVER_21164;
}

static void ev56_cpu_initfn(Object *obj)
{
    AlphaCPU *cpu = ALPHA_CPU(obj);
    CPUAlphaState *env = &cpu->env;

    env->amask |= AMASK_BWX;
}

static void pca56_cpu_initfn(Object *obj)
{
    AlphaCPU *cpu = ALPHA_CPU(obj);
    CPUAlphaState *env = &cpu->env;

    env->amask |= AMASK_MVI;
}

static void ev6_cpu_initfn(Object *obj)
{
    AlphaCPU *cpu = ALPHA_CPU(obj);
    CPUAlphaState *env = &cpu->env;

    env->implver = IMPLVER_21264;
    env->amask = AMASK_BWX | AMASK_FIX | AMASK_MVI | AMASK_TRAP;
}

static void ev67_cpu_initfn(Object *obj)
{
    AlphaCPU *cpu = ALPHA_CPU(obj);
    CPUAlphaState *env = &cpu->env;

    env->amask |= AMASK_CIX | AMASK_PREFETCH;
}

A
Andreas Färber 已提交
210 211
static void alpha_cpu_initfn(Object *obj)
{
212
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
213 214 215
    AlphaCPU *cpu = ALPHA_CPU(obj);
    CPUAlphaState *env = &cpu->env;

216
    cs->env_ptr = env;
217
    tlb_flush(cs);
A
Andreas Färber 已提交
218

219
    env->lock_addr = -1;
A
Andreas Färber 已提交
220
#if defined(CONFIG_USER_ONLY)
221
    env->flags = ENV_FLAG_PS_USER | ENV_FLAG_FEN;
A
Andreas Färber 已提交
222 223 224
    cpu_alpha_store_fpcr(env, (FPCR_INVD | FPCR_DZED | FPCR_OVFD
                               | FPCR_UNFD | FPCR_INED | FPCR_DNOD
                               | FPCR_DYN_NORMAL));
225 226
#else
    env->flags = ENV_FLAG_PAL_MODE | ENV_FLAG_FEN;
A
Andreas Färber 已提交
227 228 229
#endif
}

230 231
static void alpha_cpu_class_init(ObjectClass *oc, void *data)
{
232
    DeviceClass *dc = DEVICE_CLASS(oc);
233
    CPUClass *cc = CPU_CLASS(oc);
234 235 236 237
    AlphaCPUClass *acc = ALPHA_CPU_CLASS(oc);

    acc->parent_realize = dc->realize;
    dc->realize = alpha_cpu_realizefn;
238 239

    cc->class_by_name = alpha_cpu_class_by_name;
240
    cc->has_work = alpha_cpu_has_work;
241
    cc->do_interrupt = alpha_cpu_do_interrupt;
242
    cc->cpu_exec_interrupt = alpha_cpu_exec_interrupt;
243
    cc->dump_state = alpha_cpu_dump_state;
244
    cc->set_pc = alpha_cpu_set_pc;
245 246
    cc->gdb_read_register = alpha_cpu_gdb_read_register;
    cc->gdb_write_register = alpha_cpu_gdb_write_register;
247 248 249
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = alpha_cpu_handle_mmu_fault;
#else
250
    cc->do_transaction_failed = alpha_cpu_do_transaction_failed;
251
    cc->do_unaligned_access = alpha_cpu_do_unaligned_access;
252 253 254
    cc->get_phys_page_debug = alpha_cpu_get_phys_page_debug;
    dc->vmsd = &vmstate_alpha_cpu;
#endif
255
    cc->disas_set_info = alpha_cpu_disas_set_info;
256
    cc->tcg_initialize = alpha_translate_init;
257

258
    cc->gdb_num_core_regs = 67;
259 260
}

261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285
#define DEFINE_ALPHA_CPU_TYPE(base_type, cpu_model, initfn) \
     {                                                      \
         .parent = base_type,                               \
         .instance_init = initfn,                           \
         .name = ALPHA_CPU_TYPE_NAME(cpu_model),            \
     }

static const TypeInfo alpha_cpu_type_infos[] = {
    {
        .name = TYPE_ALPHA_CPU,
        .parent = TYPE_CPU,
        .instance_size = sizeof(AlphaCPU),
        .instance_init = alpha_cpu_initfn,
        .abstract = true,
        .class_size = sizeof(AlphaCPUClass),
        .class_init = alpha_cpu_class_init,
    },
    DEFINE_ALPHA_CPU_TYPE(TYPE_ALPHA_CPU, "ev4", ev4_cpu_initfn),
    DEFINE_ALPHA_CPU_TYPE(TYPE_ALPHA_CPU, "ev5", ev5_cpu_initfn),
    DEFINE_ALPHA_CPU_TYPE(ALPHA_CPU_TYPE_NAME("ev5"), "ev56", ev56_cpu_initfn),
    DEFINE_ALPHA_CPU_TYPE(ALPHA_CPU_TYPE_NAME("ev56"), "pca56",
                          pca56_cpu_initfn),
    DEFINE_ALPHA_CPU_TYPE(TYPE_ALPHA_CPU, "ev6", ev6_cpu_initfn),
    DEFINE_ALPHA_CPU_TYPE(ALPHA_CPU_TYPE_NAME("ev6"), "ev67", ev67_cpu_initfn),
    DEFINE_ALPHA_CPU_TYPE(ALPHA_CPU_TYPE_NAME("ev67"), "ev68", NULL),
A
Andreas Färber 已提交
286 287
};

288
DEFINE_TYPES(alpha_cpu_type_infos)