cpu-defs.h 6.9 KB
Newer Older
B
bellard 已提交
1 2
/*
 * common defines for all CPUs
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
 * Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
#ifndef CPU_DEFS_H
#define CPU_DEFS_H

P
pbrook 已提交
23 24 25 26
#ifndef NEED_CPU_H
#error cpu.h included from common code
#endif

B
bellard 已提交
27 28
#include "config.h"
#include <setjmp.h>
B
bellard 已提交
29 30
#include <inttypes.h>
#include "osdep.h"
B
bellard 已提交
31

B
bellard 已提交
32 33 34 35
#ifndef TARGET_LONG_BITS
#error TARGET_LONG_BITS must be defined before including this header
#endif

36
#ifndef TARGET_PHYS_ADDR_BITS
B
bellard 已提交
37
#if TARGET_LONG_BITS >= HOST_LONG_BITS
B
bellard 已提交
38
#define TARGET_PHYS_ADDR_BITS TARGET_LONG_BITS
B
bellard 已提交
39 40 41
#else
#define TARGET_PHYS_ADDR_BITS HOST_LONG_BITS
#endif
B
bellard 已提交
42 43
#endif

B
bellard 已提交
44 45
#define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8)

B
bellard 已提交
46
/* target_ulong is the type of a virtual address */
B
bellard 已提交
47 48 49
#if TARGET_LONG_SIZE == 4
typedef int32_t target_long;
typedef uint32_t target_ulong;
B
bellard 已提交
50
#define TARGET_FMT_lx "%08x"
51
#define TARGET_FMT_ld "%d"
J
j_mayer 已提交
52
#define TARGET_FMT_lu "%u"
B
bellard 已提交
53 54 55
#elif TARGET_LONG_SIZE == 8
typedef int64_t target_long;
typedef uint64_t target_ulong;
B
bellard 已提交
56
#define TARGET_FMT_lx "%016" PRIx64
57
#define TARGET_FMT_ld "%" PRId64
J
j_mayer 已提交
58
#define TARGET_FMT_lu "%" PRIu64
B
bellard 已提交
59 60 61 62
#else
#error TARGET_LONG_SIZE undefined
#endif

B
bellard 已提交
63
/* target_phys_addr_t is the type of a physical address (its size can
B
bellard 已提交
64 65 66 67 68
   be different from 'target_ulong'). We have sizeof(target_phys_addr)
   = max(sizeof(unsigned long),
   sizeof(size_of_target_physical_address)) because we must pass a
   host pointer to memory operations in some cases */

B
bellard 已提交
69 70
#if TARGET_PHYS_ADDR_BITS == 32
typedef uint32_t target_phys_addr_t;
71
#define TARGET_FMT_plx "%08x"
B
bellard 已提交
72 73
#elif TARGET_PHYS_ADDR_BITS == 64
typedef uint64_t target_phys_addr_t;
74
#define TARGET_FMT_plx "%016" PRIx64
B
bellard 已提交
75 76 77 78
#else
#error TARGET_PHYS_ADDR_BITS undefined
#endif

79 80
#define HOST_LONG_SIZE (HOST_LONG_BITS / 8)

81 82 83
#define EXCP_INTERRUPT 	0x10000 /* async interruption */
#define EXCP_HLT        0x10001 /* hlt instruction reached */
#define EXCP_DEBUG      0x10002 /* cpu stopped after a breakpoint or singlestep */
B
bellard 已提交
84
#define EXCP_HALTED     0x10003 /* cpu is halted (waiting for external event) */
B
bellard 已提交
85
#define MAX_BREAKPOINTS 32
86
#define MAX_WATCHPOINTS 32
B
bellard 已提交
87

88 89 90
#define TB_JMP_CACHE_BITS 12
#define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)

91 92 93 94 95 96 97 98
/* Only the bottom TB_JMP_PAGE_BITS of the jump cache hash bits vary for
   addresses on the same page.  The top bits are the same.  This allows
   TLB invalidation to quickly clear a subset of the hash table.  */
#define TB_JMP_PAGE_BITS (TB_JMP_CACHE_BITS / 2)
#define TB_JMP_PAGE_SIZE (1 << TB_JMP_PAGE_BITS)
#define TB_JMP_ADDR_MASK (TB_JMP_PAGE_SIZE - 1)
#define TB_JMP_PAGE_MASK (TB_JMP_CACHE_SIZE - TB_JMP_PAGE_SIZE)

B
bellard 已提交
99 100
#define CPU_TLB_BITS 8
#define CPU_TLB_SIZE (1 << CPU_TLB_BITS)
B
bellard 已提交
101

102 103 104 105 106 107
#if TARGET_PHYS_ADDR_BITS == 32 && TARGET_LONG_BITS == 32
#define CPU_TLB_ENTRY_BITS 4
#else
#define CPU_TLB_ENTRY_BITS 5
#endif

B
bellard 已提交
108
typedef struct CPUTLBEntry {
109
    /* bit 31 to TARGET_PAGE_BITS : virtual address
B
bellard 已提交
110 111 112 113 114
       bit TARGET_PAGE_BITS-1..IO_MEM_SHIFT : if non zero, memory io
                                              zone number
       bit 3                      : indicates that the entry is invalid
       bit 2..0                   : zero
    */
115 116 117
    target_ulong addr_read;
    target_ulong addr_write;
    target_ulong addr_code;
B
bellard 已提交
118
    /* addend to virtual address to get physical address */
119 120 121 122
#if TARGET_PHYS_ADDR_BITS == 64
    /* on i386 Linux make sure it is aligned */
    target_phys_addr_t addend __attribute__((aligned(8)));
#else
123
    target_phys_addr_t addend;
124 125 126 127 128 129
#endif
    /* padding to get a power of two size */
    uint8_t dummy[(1 << CPU_TLB_ENTRY_BITS) - 
                  (sizeof(target_ulong) * 3 + 
                   ((-sizeof(target_ulong) * 3) & (sizeof(target_phys_addr_t) - 1)) + 
                   sizeof(target_phys_addr_t))];
B
bellard 已提交
130 131
} CPUTLBEntry;

132
#define CPU_TEMP_BUF_NLONGS 128
133 134 135 136 137 138 139 140 141 142
#define CPU_COMMON                                                      \
    struct TranslationBlock *current_tb; /* currently executing TB  */  \
    /* soft mmu support */                                              \
    /* in order to avoid passing too many arguments to the memory       \
       write helpers, we store some rarely used information in the CPU  \
       context) */                                                      \
    unsigned long mem_write_pc; /* host pc at which the memory was      \
                                   written */                           \
    target_ulong mem_write_vaddr; /* target virtual addr at which the   \
                                     memory was written */              \
B
bellard 已提交
143
    int halted; /* TRUE if the CPU is in suspend state */               \
T
ths 已提交
144
    /* The meaning of the MMU modes is defined in the target code. */   \
145
    CPUTLBEntry tlb_table[NB_MMU_MODES][CPU_TLB_SIZE];                  \
146
    struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE];           \
147 148
    /* buffer for temporaries in the code generator */                  \
    long temp_buf[CPU_TEMP_BUF_NLONGS];                                 \
149 150 151 152 153 154 155
                                                                        \
    /* from this point: preserved by CPU reset */                       \
    /* ice debug support */                                             \
    target_ulong breakpoints[MAX_BREAKPOINTS];                          \
    int nb_breakpoints;                                                 \
    int singlestep_enabled;                                             \
                                                                        \
156 157
    struct {                                                            \
        target_ulong vaddr;                                             \
158
        target_phys_addr_t addend;                                      \
159 160 161 162
    } watchpoint[MAX_WATCHPOINTS];                                      \
    int nb_watchpoints;                                                 \
    int watchpoint_hit;                                                 \
                                                                        \
B
bellard 已提交
163 164
    void *next_cpu; /* next CPU sharing TB cache */                     \
    int cpu_index; /* CPU index (informative) */                        \
165
    /* user data */                                                     \
166 167 168
    void *opaque;                                                       \
                                                                        \
    const char *cpu_model_str;
169

B
bellard 已提交
170
#endif