acpi-build.c 68.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/* Support for generating ACPI tables and passing them to Guests
 *
 * Copyright (C) 2008-2010  Kevin O'Connor <kevin@koconnor.net>
 * Copyright (C) 2006 Fabrice Bellard
 * Copyright (C) 2013 Red Hat Inc
 *
 * Author: Michael S. Tsirkin <mst@redhat.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.

 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.

 * You should have received a copy of the GNU General Public License along
 * with this program; if not, see <http://www.gnu.org/licenses/>.
 */

#include "acpi-build.h"
#include <stddef.h>
#include <glib.h>
#include "qemu-common.h"
#include "qemu/bitmap.h"
28 29
#include "qemu/osdep.h"
#include "qemu/error-report.h"
30 31 32 33 34
#include "hw/pci/pci.h"
#include "qom/cpu.h"
#include "hw/i386/pc.h"
#include "target-i386/cpu.h"
#include "hw/timer/hpet.h"
35
#include "hw/acpi/acpi-defs.h"
36 37
#include "hw/acpi/acpi.h"
#include "hw/nvram/fw_cfg.h"
38
#include "hw/acpi/bios-linker-loader.h"
39
#include "hw/loader.h"
G
Gabriel L. Somlo 已提交
40
#include "hw/isa/isa.h"
41
#include "hw/acpi/memory_hotplug.h"
42
#include "hw/mem/nvdimm.h"
S
Stefan Berger 已提交
43 44
#include "sysemu/tpm.h"
#include "hw/acpi/tpm.h"
S
Stefan Berger 已提交
45
#include "sysemu/tpm_backend.h"
46
#include "hw/timer/mc146818rtc_regs.h"
47 48 49

/* Supported chipsets: */
#include "hw/acpi/piix4.h"
50
#include "hw/acpi/pcihp.h"
51 52 53
#include "hw/i386/ich9.h"
#include "hw/pci/pci_bus.h"
#include "hw/pci-host/q35.h"
54
#include "hw/i386/intel_iommu.h"
55 56 57 58

#include "hw/i386/q35-acpi-dsdt.hex"
#include "hw/i386/acpi-dsdt.hex"

59 60
#include "hw/acpi/aml-build.h"

61 62 63
#include "qapi/qmp/qint.h"
#include "qom/qom-qobject.h"

64 65 66 67 68 69 70 71
/* These are used to size the ACPI tables for -M pc-i440fx-1.7 and
 * -M pc-i440fx-2.0.  Even if the actual amount of AML generated grows
 * a little bit, there should be plenty of free space since the DSDT
 * shrunk by ~1.5k between QEMU 2.0 and QEMU 2.1.
 */
#define ACPI_BUILD_LEGACY_CPU_AML_SIZE    97
#define ACPI_BUILD_ALIGN_SIZE             0x1000

72
#define ACPI_BUILD_TABLE_SIZE             0x20000
73

74 75 76 77 78 79 80 81
/* #define DEBUG_ACPI_BUILD */
#ifdef DEBUG_ACPI_BUILD
#define ACPI_BUILD_DPRINTF(fmt, ...)        \
    do {printf("ACPI_BUILD: " fmt, ## __VA_ARGS__); } while (0)
#else
#define ACPI_BUILD_DPRINTF(fmt, ...)
#endif

82
typedef struct AcpiCpuInfo {
83
    DECLARE_BITMAP(found_cpus, ACPI_CPU_HOTPLUG_ID_LIMIT);
84 85 86 87 88 89 90 91 92 93
} AcpiCpuInfo;

typedef struct AcpiMcfgInfo {
    uint64_t mcfg_base;
    uint32_t mcfg_size;
} AcpiMcfgInfo;

typedef struct AcpiPmInfo {
    bool s3_disabled;
    bool s4_disabled;
94
    bool pcihp_bridge_en;
95 96 97 98 99 100 101
    uint8_t s4_val;
    uint16_t sci_int;
    uint8_t acpi_enable_cmd;
    uint8_t acpi_disable_cmd;
    uint32_t gpe0_blk;
    uint32_t gpe0_blk_len;
    uint32_t io_base;
102 103
    uint16_t cpu_hp_io_base;
    uint16_t cpu_hp_io_len;
104 105
    uint16_t mem_hp_io_base;
    uint16_t mem_hp_io_len;
106 107
    uint16_t pcihp_io_base;
    uint16_t pcihp_io_len;
108 109 110 111
} AcpiPmInfo;

typedef struct AcpiMiscInfo {
    bool has_hpet;
S
Stefan Berger 已提交
112
    TPMVersion tpm_version;
113 114 115
    const unsigned char *dsdt_code;
    unsigned dsdt_size;
    uint16_t pvpanic_port;
116
    uint16_t applesmc_io_base;
117 118
} AcpiMiscInfo;

119 120 121 122
typedef struct AcpiBuildPciBusHotplugState {
    GArray *device_table;
    GArray *notify_table;
    struct AcpiBuildPciBusHotplugState *parent;
123
    bool pcihp_bridge_en;
124 125
} AcpiBuildPciBusHotplugState;

126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149
static void acpi_get_dsdt(AcpiMiscInfo *info)
{
    Object *piix = piix4_pm_find();
    Object *lpc = ich9_lpc_find();
    assert(!!piix != !!lpc);

    if (piix) {
        info->dsdt_code = AcpiDsdtAmlCode;
        info->dsdt_size = sizeof AcpiDsdtAmlCode;
    }
    if (lpc) {
        info->dsdt_code = Q35AcpiDsdtAmlCode;
        info->dsdt_size = sizeof Q35AcpiDsdtAmlCode;
    }
}

static
int acpi_add_cpu_info(Object *o, void *opaque)
{
    AcpiCpuInfo *cpu = opaque;
    uint64_t apic_id;

    if (object_dynamic_cast(o, TYPE_CPU)) {
        apic_id = object_property_get_int(o, "apic-id", NULL);
150
        assert(apic_id < ACPI_CPU_HOTPLUG_ID_LIMIT);
151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173

        set_bit(apic_id, cpu->found_cpus);
    }

    object_child_foreach(o, acpi_add_cpu_info, opaque);
    return 0;
}

static void acpi_get_cpu_info(AcpiCpuInfo *cpu)
{
    Object *root = object_get_root();

    memset(cpu->found_cpus, 0, sizeof cpu->found_cpus);
    object_child_foreach(root, acpi_add_cpu_info, cpu);
}

static void acpi_get_pm_info(AcpiPmInfo *pm)
{
    Object *piix = piix4_pm_find();
    Object *lpc = ich9_lpc_find();
    Object *obj = NULL;
    QObject *o;

174
    pm->cpu_hp_io_base = 0;
175 176
    pm->pcihp_io_base = 0;
    pm->pcihp_io_len = 0;
177 178
    if (piix) {
        obj = piix;
179
        pm->cpu_hp_io_base = PIIX4_CPU_HOTPLUG_IO_BASE;
180 181 182 183
        pm->pcihp_io_base =
            object_property_get_int(obj, ACPI_PCIHP_IO_BASE_PROP, NULL);
        pm->pcihp_io_len =
            object_property_get_int(obj, ACPI_PCIHP_IO_LEN_PROP, NULL);
184 185 186
    }
    if (lpc) {
        obj = lpc;
187
        pm->cpu_hp_io_base = ICH9_CPU_HOTPLUG_IO_BASE;
188 189 190
    }
    assert(obj);

191
    pm->cpu_hp_io_len = ACPI_GPE_PROC_LEN;
192 193 194
    pm->mem_hp_io_base = ACPI_MEMORY_HOTPLUG_BASE;
    pm->mem_hp_io_len = ACPI_MEMORY_HOTPLUG_IO_LEN;

195 196 197 198 199 200 201
    /* Fill in optional s3/s4 related properties */
    o = object_property_get_qobject(obj, ACPI_PM_PROP_S3_DISABLED, NULL);
    if (o) {
        pm->s3_disabled = qint_get_int(qobject_to_qint(o));
    } else {
        pm->s3_disabled = false;
    }
202
    qobject_decref(o);
203 204 205 206 207 208
    o = object_property_get_qobject(obj, ACPI_PM_PROP_S4_DISABLED, NULL);
    if (o) {
        pm->s4_disabled = qint_get_int(qobject_to_qint(o));
    } else {
        pm->s4_disabled = false;
    }
209
    qobject_decref(o);
210 211 212 213 214 215
    o = object_property_get_qobject(obj, ACPI_PM_PROP_S4_VAL, NULL);
    if (o) {
        pm->s4_val = qint_get_int(qobject_to_qint(o));
    } else {
        pm->s4_val = false;
    }
216
    qobject_decref(o);
217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232

    /* Fill in mandatory properties */
    pm->sci_int = object_property_get_int(obj, ACPI_PM_PROP_SCI_INT, NULL);

    pm->acpi_enable_cmd = object_property_get_int(obj,
                                                  ACPI_PM_PROP_ACPI_ENABLE_CMD,
                                                  NULL);
    pm->acpi_disable_cmd = object_property_get_int(obj,
                                                  ACPI_PM_PROP_ACPI_DISABLE_CMD,
                                                  NULL);
    pm->io_base = object_property_get_int(obj, ACPI_PM_PROP_PM_IO_BASE,
                                          NULL);
    pm->gpe0_blk = object_property_get_int(obj, ACPI_PM_PROP_GPE0_BLK,
                                           NULL);
    pm->gpe0_blk_len = object_property_get_int(obj, ACPI_PM_PROP_GPE0_BLK_LEN,
                                               NULL);
233 234 235
    pm->pcihp_bridge_en =
        object_property_get_bool(obj, "acpi-pci-hotplug-with-bridge-support",
                                 NULL);
236 237 238 239 240
}

static void acpi_get_misc_info(AcpiMiscInfo *info)
{
    info->has_hpet = hpet_find();
S
Stefan Berger 已提交
241
    info->tpm_version = tpm_get_version();
242
    info->pvpanic_port = pvpanic_port();
243
    info->applesmc_io_base = applesmc_port();
244 245
}

246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
/*
 * Because of the PXB hosts we cannot simply query TYPE_PCI_HOST_BRIDGE.
 * On i386 arch we only have two pci hosts, so we can look only for them.
 */
static Object *acpi_get_i386_pci_host(void)
{
    PCIHostState *host;

    host = OBJECT_CHECK(PCIHostState,
                        object_resolve_path("/machine/i440fx", NULL),
                        TYPE_PCI_HOST_BRIDGE);
    if (!host) {
        host = OBJECT_CHECK(PCIHostState,
                            object_resolve_path("/machine/q35", NULL),
                            TYPE_PCI_HOST_BRIDGE);
    }

    return OBJECT(host);
}

266 267 268 269
static void acpi_get_pci_info(PcPciInfo *info)
{
    Object *pci_host;

270 271

    pci_host = acpi_get_i386_pci_host();
272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
    g_assert(pci_host);

    info->w32.begin = object_property_get_int(pci_host,
                                              PCI_HOST_PROP_PCI_HOLE_START,
                                              NULL);
    info->w32.end = object_property_get_int(pci_host,
                                            PCI_HOST_PROP_PCI_HOLE_END,
                                            NULL);
    info->w64.begin = object_property_get_int(pci_host,
                                              PCI_HOST_PROP_PCI_HOLE64_START,
                                              NULL);
    info->w64.end = object_property_get_int(pci_host,
                                            PCI_HOST_PROP_PCI_HOLE64_END,
                                            NULL);
}

#define ACPI_PORT_SMI_CMD           0x00b2 /* TODO: this is APM_CNT_IOPORT */

static void acpi_align_size(GArray *blob, unsigned align)
{
    /* Align size to multiple of given size. This reduces the chance
     * we need to change size in the future (breaking cross version migration).
     */
295
    g_array_set_size(blob, ROUND_UP(acpi_data_len(blob), align));
296 297 298 299 300 301 302
}

/* FACS */
static void
build_facs(GArray *table_data, GArray *linker, PcGuestInfo *guest_info)
{
    AcpiFacsDescriptorRev1 *facs = acpi_data_push(table_data, sizeof *facs);
303
    memcpy(&facs->signature, "FACS", 4);
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
    facs->length = cpu_to_le32(sizeof(*facs));
}

/* Load chipset information in FADT */
static void fadt_setup(AcpiFadtDescriptorRev1 *fadt, AcpiPmInfo *pm)
{
    fadt->model = 1;
    fadt->reserved1 = 0;
    fadt->sci_int = cpu_to_le16(pm->sci_int);
    fadt->smi_cmd = cpu_to_le32(ACPI_PORT_SMI_CMD);
    fadt->acpi_enable = pm->acpi_enable_cmd;
    fadt->acpi_disable = pm->acpi_disable_cmd;
    /* EVT, CNT, TMR offset matches hw/acpi/core.c */
    fadt->pm1a_evt_blk = cpu_to_le32(pm->io_base);
    fadt->pm1a_cnt_blk = cpu_to_le32(pm->io_base + 0x04);
    fadt->pm_tmr_blk = cpu_to_le32(pm->io_base + 0x08);
    fadt->gpe0_blk = cpu_to_le32(pm->gpe0_blk);
    /* EVT, CNT, TMR length matches hw/acpi/core.c */
    fadt->pm1_evt_len = 4;
    fadt->pm1_cnt_len = 2;
    fadt->pm_tmr_len = 4;
    fadt->gpe0_blk_len = pm->gpe0_blk_len;
    fadt->plvl2_lat = cpu_to_le16(0xfff); /* C2 state not supported */
    fadt->plvl3_lat = cpu_to_le16(0xfff); /* C3 state not supported */
    fadt->flags = cpu_to_le32((1 << ACPI_FADT_F_WBINVD) |
                              (1 << ACPI_FADT_F_PROC_C1) |
                              (1 << ACPI_FADT_F_SLP_BUTTON) |
                              (1 << ACPI_FADT_F_RTC_S4));
    fadt->flags |= cpu_to_le32(1 << ACPI_FADT_F_USE_PLATFORM_CLOCK);
333 334 335 336 337 338
    /* APIC destination mode ("Flat Logical") has an upper limit of 8 CPUs
     * For more than 8 CPUs, "Clustered Logical" mode has to be used
     */
    if (max_cpus > 8) {
        fadt->flags |= cpu_to_le32(1 << ACPI_FADT_F_FORCE_APIC_CLUSTER_MODEL);
    }
339
    fadt->century = RTC_CENTURY;
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366
}


/* FADT */
static void
build_fadt(GArray *table_data, GArray *linker, AcpiPmInfo *pm,
           unsigned facs, unsigned dsdt)
{
    AcpiFadtDescriptorRev1 *fadt = acpi_data_push(table_data, sizeof(*fadt));

    fadt->firmware_ctrl = cpu_to_le32(facs);
    /* FACS address to be filled by Guest linker */
    bios_linker_loader_add_pointer(linker, ACPI_BUILD_TABLE_FILE,
                                   ACPI_BUILD_TABLE_FILE,
                                   table_data, &fadt->firmware_ctrl,
                                   sizeof fadt->firmware_ctrl);

    fadt->dsdt = cpu_to_le32(dsdt);
    /* DSDT address to be filled by Guest linker */
    bios_linker_loader_add_pointer(linker, ACPI_BUILD_TABLE_FILE,
                                   ACPI_BUILD_TABLE_FILE,
                                   table_data, &fadt->dsdt,
                                   sizeof fadt->dsdt);

    fadt_setup(fadt, pm);

    build_header(linker, table_data,
367
                 (void *)fadt, "FACP", sizeof(*fadt), 1, NULL);
368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
}

static void
build_madt(GArray *table_data, GArray *linker, AcpiCpuInfo *cpu,
           PcGuestInfo *guest_info)
{
    int madt_start = table_data->len;

    AcpiMultipleApicTable *madt;
    AcpiMadtIoApic *io_apic;
    AcpiMadtIntsrcovr *intsrcovr;
    AcpiMadtLocalNmi *local_nmi;
    int i;

    madt = acpi_data_push(table_data, sizeof *madt);
    madt->local_apic_address = cpu_to_le32(APIC_DEFAULT_ADDRESS);
    madt->flags = cpu_to_le32(1);

    for (i = 0; i < guest_info->apic_id_limit; i++) {
        AcpiMadtProcessorApic *apic = acpi_data_push(table_data, sizeof *apic);
        apic->type = ACPI_APIC_PROCESSOR;
        apic->length = sizeof(*apic);
        apic->processor_id = i;
        apic->local_apic_id = i;
        if (test_bit(i, cpu->found_cpus)) {
            apic->flags = cpu_to_le32(1);
        } else {
            apic->flags = cpu_to_le32(0);
        }
    }
    io_apic = acpi_data_push(table_data, sizeof *io_apic);
    io_apic->type = ACPI_APIC_IO;
    io_apic->length = sizeof(*io_apic);
#define ACPI_BUILD_IOAPIC_ID 0x0
    io_apic->io_apic_id = ACPI_BUILD_IOAPIC_ID;
    io_apic->address = cpu_to_le32(IO_APIC_DEFAULT_ADDRESS);
    io_apic->interrupt = cpu_to_le32(0);

    if (guest_info->apic_xrupt_override) {
        intsrcovr = acpi_data_push(table_data, sizeof *intsrcovr);
        intsrcovr->type   = ACPI_APIC_XRUPT_OVERRIDE;
        intsrcovr->length = sizeof(*intsrcovr);
        intsrcovr->source = 0;
        intsrcovr->gsi    = cpu_to_le32(2);
        intsrcovr->flags  = cpu_to_le16(0); /* conforms to bus specifications */
    }
    for (i = 1; i < 16; i++) {
#define ACPI_BUILD_PCI_IRQS ((1<<5) | (1<<9) | (1<<10) | (1<<11))
        if (!(ACPI_BUILD_PCI_IRQS & (1 << i))) {
            /* No need for a INT source override structure. */
            continue;
        }
        intsrcovr = acpi_data_push(table_data, sizeof *intsrcovr);
        intsrcovr->type   = ACPI_APIC_XRUPT_OVERRIDE;
        intsrcovr->length = sizeof(*intsrcovr);
        intsrcovr->source = i;
        intsrcovr->gsi    = cpu_to_le32(i);
        intsrcovr->flags  = cpu_to_le16(0xd); /* active high, level triggered */
    }

    local_nmi = acpi_data_push(table_data, sizeof *local_nmi);
    local_nmi->type         = ACPI_APIC_LOCAL_NMI;
    local_nmi->length       = sizeof(*local_nmi);
    local_nmi->processor_id = 0xff; /* all processors */
    local_nmi->flags        = cpu_to_le16(0);
    local_nmi->lint         = 1; /* ACPI_LINT1 */

    build_header(linker, table_data,
436
                 (void *)(table_data->data + madt_start), "APIC",
437
                 table_data->len - madt_start, 1, NULL);
438 439
}

440 441 442 443 444 445 446 447
/* Assign BSEL property to all buses.  In the future, this can be changed
 * to only assign to buses that support hotplug.
 */
static void *acpi_set_bsel(PCIBus *bus, void *opaque)
{
    unsigned *bsel_alloc = opaque;
    unsigned *bus_bsel;

448
    if (qbus_is_hotpluggable(BUS(bus))) {
449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469
        bus_bsel = g_malloc(sizeof *bus_bsel);

        *bus_bsel = (*bsel_alloc)++;
        object_property_add_uint32_ptr(OBJECT(bus), ACPI_PCIHP_PROP_BSEL,
                                       bus_bsel, NULL);
    }

    return bsel_alloc;
}

static void acpi_set_pci_info(void)
{
    PCIBus *bus = find_i440fx(); /* TODO: Q35 support */
    unsigned bsel_alloc = 0;

    if (bus) {
        /* Scan all PCI buses. Set property to enable acpi based hotplug. */
        pci_for_each_bus_depth_first(bus, acpi_set_bsel, NULL, &bsel_alloc);
    }
}

470
static void build_append_pcihp_notify_entry(Aml *method, int slot)
471
{
472 473 474
    Aml *if_ctx;
    int32_t devfn = PCI_DEVFN(slot, 0);

475
    if_ctx = aml_if(aml_and(aml_arg(0), aml_int(0x1U << slot), NULL));
476 477
    aml_append(if_ctx, aml_notify(aml_name("S%.02X", devfn), aml_arg(1)));
    aml_append(method, if_ctx);
478 479
}

480
static void build_append_pci_bus_devices(Aml *parent_scope, PCIBus *bus,
481
                                         bool pcihp_bridge_en)
482
{
483
    Aml *dev, *notify_method, *method;
484
    QObject *bsel;
485 486
    PCIBus *sec;
    int i;
487

488 489
    bsel = object_property_get_qobject(OBJECT(bus), ACPI_PCIHP_PROP_BSEL, NULL);
    if (bsel) {
490 491 492
        int64_t bsel_val = qint_get_int(qobject_to_qint(bsel));

        aml_append(parent_scope, aml_name_decl("BSEL", aml_int(bsel_val)));
X
Xiao Guangrong 已提交
493
        notify_method = aml_method("DVNT", 2, AML_NOTSERIALIZED);
494
    }
495

496 497 498 499 500
    for (i = 0; i < ARRAY_SIZE(bus->devices); i += PCI_FUNC_MAX) {
        DeviceClass *dc;
        PCIDeviceClass *pc;
        PCIDevice *pdev = bus->devices[i];
        int slot = PCI_SLOT(i);
501
        bool hotplug_enabled_dev;
502
        bool bridge_in_acpi;
503

504
        if (!pdev) {
505
            if (bsel) { /* add hotplug slots for non present devices */
506 507 508
                dev = aml_device("S%.02X", PCI_DEVFN(slot, 0));
                aml_append(dev, aml_name_decl("_SUN", aml_int(slot)));
                aml_append(dev, aml_name_decl("_ADR", aml_int(slot << 16)));
X
Xiao Guangrong 已提交
509
                method = aml_method("_EJ0", 1, AML_NOTSERIALIZED);
510 511 512 513 514 515 516
                aml_append(method,
                    aml_call2("PCEJ", aml_name("BSEL"), aml_name("_SUN"))
                );
                aml_append(dev, method);
                aml_append(parent_scope, dev);

                build_append_pcihp_notify_entry(notify_method, slot);
517
            }
518 519
            continue;
        }
520

521 522
        pc = PCI_DEVICE_GET_CLASS(pdev);
        dc = DEVICE_GET_CLASS(pdev);
523

524 525 526
        /* When hotplug for bridges is enabled, bridges are
         * described in ACPI separately (see build_pci_bus_end).
         * In this case they aren't themselves hot-pluggable.
527
         * Hotplugged bridges *are* hot-pluggable.
528
         */
529 530 531 532
        bridge_in_acpi = pc->is_bridge && pcihp_bridge_en &&
            !DEVICE(pdev)->hotplugged;

        hotplug_enabled_dev = bsel && dc->hotpluggable && !bridge_in_acpi;
533

534 535
        if (pc->class_id == PCI_CLASS_BRIDGE_ISA) {
            continue;
536 537
        }

538 539 540 541
        /* start to compose PCI slot descriptor */
        dev = aml_device("S%.02X", PCI_DEVFN(slot, 0));
        aml_append(dev, aml_name_decl("_ADR", aml_int(slot << 16)));

542
        if (pc->class_id == PCI_CLASS_DISPLAY_VGA) {
543 544 545
            /* add VGA specific AML methods */
            int s3d;

546
            if (object_dynamic_cast(OBJECT(pdev), "qxl-vga")) {
547
                s3d = 3;
548
            } else {
549
                s3d = 0;
550
            }
551

X
Xiao Guangrong 已提交
552
            method = aml_method("_S1D", 0, AML_NOTSERIALIZED);
553 554 555
            aml_append(method, aml_return(aml_int(0)));
            aml_append(dev, method);

X
Xiao Guangrong 已提交
556
            method = aml_method("_S2D", 0, AML_NOTSERIALIZED);
557 558 559
            aml_append(method, aml_return(aml_int(0)));
            aml_append(dev, method);

X
Xiao Guangrong 已提交
560
            method = aml_method("_S3D", 0, AML_NOTSERIALIZED);
561 562
            aml_append(method, aml_return(aml_int(s3d)));
            aml_append(dev, method);
563
        } else if (hotplug_enabled_dev) {
564 565
            /* add _SUN/_EJ0 to make slot hotpluggable  */
            aml_append(dev, aml_name_decl("_SUN", aml_int(slot)));
566

X
Xiao Guangrong 已提交
567
            method = aml_method("_EJ0", 1, AML_NOTSERIALIZED);
568 569 570 571 572 573 574 575
            aml_append(method,
                aml_call2("PCEJ", aml_name("BSEL"), aml_name("_SUN"))
            );
            aml_append(dev, method);

            if (bsel) {
                build_append_pcihp_notify_entry(notify_method, slot);
            }
576
        } else if (bridge_in_acpi) {
577 578 579 580
            /*
             * device is coldplugged bridge,
             * add child device descriptions into its scope
             */
581 582
            PCIBus *sec_bus = pci_bridge_get_sec_bus(PCI_BRIDGE(pdev));

583
            build_append_pci_bus_devices(dev, sec_bus, pcihp_bridge_en);
584
        }
585 586
        /* slot descriptor has been composed, add it into parent context */
        aml_append(parent_scope, dev);
587 588 589
    }

    if (bsel) {
590
        aml_append(parent_scope, notify_method);
591 592 593 594
    }

    /* Append PCNT method to notify about events on local and child buses.
     * Add unconditionally for root since DSDT expects it.
595
     */
X
Xiao Guangrong 已提交
596
    method = aml_method("PCNT", 0, AML_NOTSERIALIZED);
597

598 599
    /* If bus supports hotplug select it and notify about local events */
    if (bsel) {
600 601 602 603 604 605 606 607
        int64_t bsel_val = qint_get_int(qobject_to_qint(bsel));
        aml_append(method, aml_store(aml_int(bsel_val), aml_name("BNUM")));
        aml_append(method,
            aml_call2("DVNT", aml_name("PCIU"), aml_int(1) /* Device Check */)
        );
        aml_append(method,
            aml_call2("DVNT", aml_name("PCID"), aml_int(3)/* Eject Request */)
        );
608
    }
609

610 611 612
    /* Notify about child bus events in any case */
    if (pcihp_bridge_en) {
        QLIST_FOREACH(sec, &bus->child, sibling) {
613 614 615
            int32_t devfn = sec->parent_dev->devfn;

            aml_append(method, aml_name("^S%.02X.PCNT", devfn));
616
        }
617
    }
618
    aml_append(parent_scope, method);
619
    qobject_decref(bsel);
620 621
}

622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
/*
 * initialize_route - Initialize the interrupt routing rule
 * through a specific LINK:
 *  if (lnk_idx == idx)
 *      route using link 'link_name'
 */
static Aml *initialize_route(Aml *route, const char *link_name,
                             Aml *lnk_idx, int idx)
{
    Aml *if_ctx = aml_if(aml_equal(lnk_idx, aml_int(idx)));
    Aml *pkg = aml_package(4);

    aml_append(pkg, aml_int(0));
    aml_append(pkg, aml_int(0));
    aml_append(pkg, aml_name("%s", link_name));
    aml_append(pkg, aml_int(0));
    aml_append(if_ctx, aml_store(pkg, route));

    return if_ctx;
}

/*
 * build_prt - Define interrupt rounting rules
 *
 * Returns an array of 128 routes, one for each device,
 * based on device location.
 * The main goal is to equaly distribute the interrupts
 * over the 4 existing ACPI links (works only for i440fx).
 * The hash function is  (slot + pin) & 3 -> "LNK[D|A|B|C]".
 *
 */
static Aml *build_prt(void)
{
    Aml *method, *while_ctx, *pin, *res;

X
Xiao Guangrong 已提交
657
    method = aml_method("_PRT", 0, AML_NOTSERIALIZED);
658 659 660 661 662 663 664 665 666 667 668 669 670 671
    res = aml_local(0);
    pin = aml_local(1);
    aml_append(method, aml_store(aml_package(128), res));
    aml_append(method, aml_store(aml_int(0), pin));

    /* while (pin < 128) */
    while_ctx = aml_while(aml_lless(pin, aml_int(128)));
    {
        Aml *slot = aml_local(2);
        Aml *lnk_idx = aml_local(3);
        Aml *route = aml_local(4);

        /* slot = pin >> 2 */
        aml_append(while_ctx,
672
                   aml_store(aml_shiftright(pin, aml_int(2), NULL), slot));
673 674
        /* lnk_idx = (slot + pin) & 3 */
        aml_append(while_ctx,
675 676
            aml_store(aml_and(aml_add(pin, slot, NULL), aml_int(3), NULL),
                      lnk_idx));
677 678 679 680 681 682 683 684 685

        /* route[2] = "LNK[D|A|B|C]", selection based on pin % 3  */
        aml_append(while_ctx, initialize_route(route, "LNKD", lnk_idx, 0));
        aml_append(while_ctx, initialize_route(route, "LNKA", lnk_idx, 1));
        aml_append(while_ctx, initialize_route(route, "LNKB", lnk_idx, 2));
        aml_append(while_ctx, initialize_route(route, "LNKC", lnk_idx, 3));

        /* route[0] = 0x[slot]FFFF */
        aml_append(while_ctx,
686 687
            aml_store(aml_or(aml_shiftleft(slot, aml_int(16)), aml_int(0xFFFF),
                             NULL),
688 689 690
                      aml_index(route, aml_int(0))));
        /* route[1] = pin & 3 */
        aml_append(while_ctx,
691 692
            aml_store(aml_and(pin, aml_int(3), NULL),
                      aml_index(route, aml_int(1))));
693 694 695 696 697 698 699 700 701 702 703 704
        /* res[pin] = route */
        aml_append(while_ctx, aml_store(route, aml_index(res, pin)));
        /* pin++ */
        aml_append(while_ctx, aml_increment(pin));
    }
    aml_append(method, while_ctx);
    /* return res*/
    aml_append(method, aml_return(res));

    return method;
}

705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
typedef struct CrsRangeEntry {
    uint64_t base;
    uint64_t limit;
} CrsRangeEntry;

static void crs_range_insert(GPtrArray *ranges, uint64_t base, uint64_t limit)
{
    CrsRangeEntry *entry;

    entry = g_malloc(sizeof(*entry));
    entry->base = base;
    entry->limit = limit;

    g_ptr_array_add(ranges, entry);
}

static void crs_range_free(gpointer data)
{
    CrsRangeEntry *entry = (CrsRangeEntry *)data;
    g_free(entry);
}

727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
static gint crs_range_compare(gconstpointer a, gconstpointer b)
{
     CrsRangeEntry *entry_a = *(CrsRangeEntry **)a;
     CrsRangeEntry *entry_b = *(CrsRangeEntry **)b;

     return (int64_t)entry_a->base - (int64_t)entry_b->base;
}

/*
 * crs_replace_with_free_ranges - given the 'used' ranges within [start - end]
 * interval, computes the 'free' ranges from the same interval.
 * Example: If the input array is { [a1 - a2],[b1 - b2] }, the function
 * will return { [base - a1], [a2 - b1], [b2 - limit] }.
 */
static void crs_replace_with_free_ranges(GPtrArray *ranges,
                                         uint64_t start, uint64_t end)
{
    GPtrArray *free_ranges = g_ptr_array_new_with_free_func(crs_range_free);
    uint64_t free_base = start;
    int i;

    g_ptr_array_sort(ranges, crs_range_compare);
    for (i = 0; i < ranges->len; i++) {
        CrsRangeEntry *used = g_ptr_array_index(ranges, i);

        if (free_base < used->base) {
            crs_range_insert(free_ranges, free_base, used->base - 1);
        }

        free_base = used->limit + 1;
    }

    if (free_base < end) {
        crs_range_insert(free_ranges, free_base, end);
    }

    g_ptr_array_set_size(ranges, 0);
    for (i = 0; i < free_ranges->len; i++) {
        g_ptr_array_add(ranges, g_ptr_array_index(free_ranges, i));
    }

    g_ptr_array_free(free_ranges, false);
}

771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810
/*
 * crs_range_merge - merges adjacent ranges in the given array.
 * Array elements are deleted and replaced with the merged ranges.
 */
static void crs_range_merge(GPtrArray *range)
{
    GPtrArray *tmp =  g_ptr_array_new_with_free_func(crs_range_free);
    CrsRangeEntry *entry;
    uint64_t range_base, range_limit;
    int i;

    if (!range->len) {
        return;
    }

    g_ptr_array_sort(range, crs_range_compare);

    entry = g_ptr_array_index(range, 0);
    range_base = entry->base;
    range_limit = entry->limit;
    for (i = 1; i < range->len; i++) {
        entry = g_ptr_array_index(range, i);
        if (entry->base - 1 == range_limit) {
            range_limit = entry->limit;
        } else {
            crs_range_insert(tmp, range_base, range_limit);
            range_base = entry->base;
            range_limit = entry->limit;
        }
    }
    crs_range_insert(tmp, range_base, range_limit);

    g_ptr_array_set_size(range, 0);
    for (i = 0; i < tmp->len; i++) {
        entry = g_ptr_array_index(tmp, i);
        crs_range_insert(range, entry->base, entry->limit);
    }
    g_ptr_array_free(tmp, true);
}

811 812 813 814
static Aml *build_crs(PCIHostState *host,
                      GPtrArray *io_ranges, GPtrArray *mem_ranges)
{
    Aml *crs = aml_resource_template();
815 816 817
    GPtrArray *host_io_ranges = g_ptr_array_new_with_free_func(crs_range_free);
    GPtrArray *host_mem_ranges = g_ptr_array_new_with_free_func(crs_range_free);
    CrsRangeEntry *entry;
818 819 820
    uint8_t max_bus = pci_bus_num(host->bus);
    uint8_t type;
    int devfn;
821
    int i;
822 823 824 825 826 827 828 829 830 831 832 833 834 835 836

    for (devfn = 0; devfn < ARRAY_SIZE(host->bus->devices); devfn++) {
        uint64_t range_base, range_limit;
        PCIDevice *dev = host->bus->devices[devfn];

        if (!dev) {
            continue;
        }

        for (i = 0; i < PCI_NUM_REGIONS; i++) {
            PCIIORegion *r = &dev->io_regions[i];

            range_base = r->addr;
            range_limit = r->addr + r->size - 1;

837 838 839 840 841 842 843 844
            /*
             * Work-around for old bioses
             * that do not support multiple root buses
             */
            if (!range_base || range_base > range_limit) {
                continue;
            }

845
            if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
846
                crs_range_insert(host_io_ranges, range_base, range_limit);
847
            } else { /* "memory" */
848
                crs_range_insert(host_mem_ranges, range_base, range_limit);
849 850 851 852 853 854 855 856 857 858 859 860
            }
        }

        type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
        if (type == PCI_HEADER_TYPE_BRIDGE) {
            uint8_t subordinate = dev->config[PCI_SUBORDINATE_BUS];
            if (subordinate > max_bus) {
                max_bus = subordinate;
            }

            range_base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO);
            range_limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO);
861 862 863 864 865

            /*
             * Work-around for old bioses
             * that do not support multiple root buses
             */
866
            if (range_base && range_base <= range_limit) {
867
                crs_range_insert(host_io_ranges, range_base, range_limit);
868
            }
869 870 871 872 873

            range_base =
                pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
            range_limit =
                pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
874 875 876 877 878

            /*
             * Work-around for old bioses
             * that do not support multiple root buses
             */
879
            if (range_base && range_base <= range_limit) {
880
                crs_range_insert(host_mem_ranges, range_base, range_limit);
881
            }
882 883 884 885 886

            range_base =
                pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
            range_limit =
                pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
887 888 889 890 891

            /*
             * Work-around for old bioses
             * that do not support multiple root buses
             */
892
            if (range_base && range_base <= range_limit) {
893
                crs_range_insert(host_mem_ranges, range_base, range_limit);
894
            }
895 896 897
        }
    }

898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
    crs_range_merge(host_io_ranges);
    for (i = 0; i < host_io_ranges->len; i++) {
        entry = g_ptr_array_index(host_io_ranges, i);
        aml_append(crs,
                   aml_word_io(AML_MIN_FIXED, AML_MAX_FIXED,
                               AML_POS_DECODE, AML_ENTIRE_RANGE,
                               0, entry->base, entry->limit, 0,
                               entry->limit - entry->base + 1));
        crs_range_insert(io_ranges, entry->base, entry->limit);
    }
    g_ptr_array_free(host_io_ranges, true);

    crs_range_merge(host_mem_ranges);
    for (i = 0; i < host_mem_ranges->len; i++) {
        entry = g_ptr_array_index(host_mem_ranges, i);
        aml_append(crs,
                   aml_dword_memory(AML_POS_DECODE, AML_MIN_FIXED,
                                    AML_MAX_FIXED, AML_NON_CACHEABLE,
                                    AML_READ_WRITE,
                                    0, entry->base, entry->limit, 0,
                                    entry->limit - entry->base + 1));
        crs_range_insert(mem_ranges, entry->base, entry->limit);
    }
    g_ptr_array_free(host_mem_ranges, true);

923
    aml_append(crs,
924
        aml_word_bus_number(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE,
925 926 927 928 929 930 931 932 933
                            0,
                            pci_bus_num(host->bus),
                            max_bus,
                            0,
                            max_bus - pci_bus_num(host->bus) + 1));

    return crs;
}

934 935 936 937 938 939 940 941 942 943 944 945 946
static void build_memory_devices(Aml *sb_scope, int nr_mem,
                                 uint16_t io_base, uint16_t io_len)
{
    int i;
    Aml *scope;
    Aml *crs;
    Aml *field;
    Aml *dev;
    Aml *method;
    Aml *ifctx;

    /* build memory devices */
    assert(nr_mem <= ACPI_MAX_RAM_SLOTS);
947
    scope = aml_scope("\\_SB.PCI0." MEMORY_HOTPLUG_DEVICE);
948
    aml_append(scope,
949
        aml_name_decl(MEMORY_SLOTS_NUMBER, aml_int(nr_mem))
950 951 952 953 954 955 956 957 958
    );

    crs = aml_resource_template();
    aml_append(crs,
        aml_io(AML_DECODE16, io_base, io_base, 0, io_len)
    );
    aml_append(scope, aml_name_decl("_CRS", crs));

    aml_append(scope, aml_operation_region(
959
        MEMORY_HOTPLUG_IO_REGION, AML_SYSTEM_IO,
960 961 962
        io_base, io_len)
    );

963
    field = aml_field(MEMORY_HOTPLUG_IO_REGION, AML_DWORD_ACC,
964 965
                      AML_NOLOCK, AML_PRESERVE);
    aml_append(field, /* read only */
966
        aml_named_field(MEMORY_SLOT_ADDR_LOW, 32));
967
    aml_append(field, /* read only */
968
        aml_named_field(MEMORY_SLOT_ADDR_HIGH, 32));
969
    aml_append(field, /* read only */
970
        aml_named_field(MEMORY_SLOT_SIZE_LOW, 32));
971
    aml_append(field, /* read only */
972
        aml_named_field(MEMORY_SLOT_SIZE_HIGH, 32));
973
    aml_append(field, /* read only */
974
        aml_named_field(MEMORY_SLOT_PROXIMITY, 32));
975 976
    aml_append(scope, field);

977
    field = aml_field(MEMORY_HOTPLUG_IO_REGION, AML_BYTE_ACC,
978 979 980
                      AML_NOLOCK, AML_WRITE_AS_ZEROS);
    aml_append(field, aml_reserved_field(160 /* bits, Offset(20) */));
    aml_append(field, /* 1 if enabled, read only */
981
        aml_named_field(MEMORY_SLOT_ENABLED, 1));
982 983
    aml_append(field,
        /*(read) 1 if has a insert event. (write) 1 to clear event */
984
        aml_named_field(MEMORY_SLOT_INSERT_EVENT, 1));
985 986
    aml_append(field,
        /* (read) 1 if has a remove event. (write) 1 to clear event */
987
        aml_named_field(MEMORY_SLOT_REMOVE_EVENT, 1));
988 989
    aml_append(field,
        /* initiates device eject, write only */
990
        aml_named_field(MEMORY_SLOT_EJECT, 1));
991 992
    aml_append(scope, field);

993
    field = aml_field(MEMORY_HOTPLUG_IO_REGION, AML_DWORD_ACC,
994 995
                      AML_NOLOCK, AML_PRESERVE);
    aml_append(field, /* DIMM selector, write only */
996
        aml_named_field(MEMORY_SLOT_SLECTOR, 32));
997
    aml_append(field, /* _OST event code, write only */
998
        aml_named_field(MEMORY_SLOT_OST_EVENT, 32));
999
    aml_append(field, /* _OST status code, write only */
1000
        aml_named_field(MEMORY_SLOT_OST_STATUS, 32));
1001 1002 1003 1004
    aml_append(scope, field);
    aml_append(sb_scope, scope);

    for (i = 0; i < nr_mem; i++) {
1005
        #define BASEPATH "\\_SB.PCI0." MEMORY_HOTPLUG_DEVICE "."
1006 1007 1008 1009 1010 1011 1012
        const char *s;

        dev = aml_device("MP%02X", i);
        aml_append(dev, aml_name_decl("_UID", aml_string("0x%02X", i)));
        aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0C80")));

        method = aml_method("_CRS", 0, AML_NOTSERIALIZED);
1013
        s = BASEPATH MEMORY_SLOT_CRS_METHOD;
1014 1015 1016 1017
        aml_append(method, aml_return(aml_call1(s, aml_name("_UID"))));
        aml_append(dev, method);

        method = aml_method("_STA", 0, AML_NOTSERIALIZED);
1018
        s = BASEPATH MEMORY_SLOT_STATUS_METHOD;
1019 1020 1021 1022
        aml_append(method, aml_return(aml_call1(s, aml_name("_UID"))));
        aml_append(dev, method);

        method = aml_method("_PXM", 0, AML_NOTSERIALIZED);
1023
        s = BASEPATH MEMORY_SLOT_PROXIMITY_METHOD;
1024 1025 1026 1027
        aml_append(method, aml_return(aml_call1(s, aml_name("_UID"))));
        aml_append(dev, method);

        method = aml_method("_OST", 3, AML_NOTSERIALIZED);
1028 1029
        s = BASEPATH MEMORY_SLOT_OST_METHOD;

1030 1031 1032 1033 1034 1035
        aml_append(method, aml_return(aml_call4(
            s, aml_name("_UID"), aml_arg(0), aml_arg(1), aml_arg(2)
        )));
        aml_append(dev, method);

        method = aml_method("_EJ0", 1, AML_NOTSERIALIZED);
1036
        s = BASEPATH MEMORY_SLOT_EJECT_METHOD;
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
        aml_append(method, aml_return(aml_call2(
                   s, aml_name("_UID"), aml_arg(0))));
        aml_append(dev, method);

        aml_append(sb_scope, dev);
    }

    /* build Method(MEMORY_SLOT_NOTIFY_METHOD, 2) {
     *     If (LEqual(Arg0, 0x00)) {Notify(MP00, Arg1)} ... }
     */
1047
    method = aml_method(MEMORY_SLOT_NOTIFY_METHOD, 2, AML_NOTSERIALIZED);
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
    for (i = 0; i < nr_mem; i++) {
        ifctx = aml_if(aml_equal(aml_arg(0), aml_int(i)));
        aml_append(ifctx,
            aml_notify(aml_name("MP%.02X", i), aml_arg(1))
        );
        aml_append(method, ifctx);
    }
    aml_append(sb_scope, method);
}

1058 1059 1060 1061 1062
static void
build_ssdt(GArray *table_data, GArray *linker,
           AcpiCpuInfo *cpu, AcpiPmInfo *pm, AcpiMiscInfo *misc,
           PcPciInfo *pci, PcGuestInfo *guest_info)
{
1063 1064
    MachineState *machine = MACHINE(qdev_get_machine());
    uint32_t nr_mem = machine->ram_slots;
1065
    unsigned acpi_cpus = guest_info->apic_id_limit;
1066
    Aml *ssdt, *sb_scope, *scope, *pkg, *dev, *method, *crs, *field, *ifctx;
1067
    PCIBus *bus = NULL;
1068 1069
    GPtrArray *io_ranges = g_ptr_array_new_with_free_func(crs_range_free);
    GPtrArray *mem_ranges = g_ptr_array_new_with_free_func(crs_range_free);
1070 1071
    CrsRangeEntry *entry;
    int root_bus_limit = 0xFF;
1072 1073
    int i;

1074
    ssdt = init_aml_allocator();
1075 1076 1077 1078 1079
    /* The current AML generator can cover the APIC ID range [0..255],
     * inclusive, for VCPU hotplug. */
    QEMU_BUILD_BUG_ON(ACPI_CPU_HOTPLUG_ID_LIMIT > 256);
    g_assert(acpi_cpus <= ACPI_CPU_HOTPLUG_ID_LIMIT);

1080 1081
    /* Reserve space for header */
    acpi_data_push(ssdt->buf, sizeof(AcpiTableHeader));
1082

1083
    build_cpu_hotplug_aml(ssdt);
1084 1085 1086
    build_memory_hotplug_aml(ssdt, nr_mem, pm->mem_hp_io_base,
                             pm->mem_hp_io_len);

1087 1088 1089 1090 1091 1092
    scope =  aml_scope("\\_GPE");
    method = aml_method("_E03", 0, AML_NOTSERIALIZED);
    aml_append(method, aml_call0(MEMORY_HOTPLUG_HANDLER_PATH));
    aml_append(scope, method);
    aml_append(ssdt, scope);

1093
    bus = PC_MACHINE(machine)->bus;
1094 1095 1096
    if (bus) {
        QLIST_FOREACH(bus, &bus->child, sibling) {
            uint8_t bus_num = pci_bus_num(bus);
1097
            uint8_t numa_node = pci_bus_numa_node(bus);
1098 1099 1100 1101 1102 1103

            /* look only for expander root buses */
            if (!pci_bus_is_root(bus)) {
                continue;
            }

1104 1105 1106 1107
            if (bus_num < root_bus_limit) {
                root_bus_limit = bus_num - 1;
            }

1108 1109
            scope = aml_scope("\\_SB");
            dev = aml_device("PC%.02X", bus_num);
1110 1111
            aml_append(dev, aml_name_decl("_UID", aml_int(bus_num)));
            aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0A03")));
1112
            aml_append(dev, aml_name_decl("_BBN", aml_int(bus_num)));
1113 1114 1115 1116 1117

            if (numa_node != NUMA_NODE_UNASSIGNED) {
                aml_append(dev, aml_name_decl("_PXM", aml_int(numa_node)));
            }

1118
            aml_append(dev, build_prt());
1119 1120 1121
            crs = build_crs(PCI_HOST_BRIDGE(BUS(bus)->parent),
                            io_ranges, mem_ranges);
            aml_append(dev, aml_name_decl("_CRS", crs));
1122 1123 1124 1125 1126
            aml_append(scope, dev);
            aml_append(ssdt, scope);
        }
    }

1127
    scope = aml_scope("\\_SB.PCI0");
1128 1129 1130
    /* build PCI0._CRS */
    crs = aml_resource_template();
    aml_append(crs,
1131
        aml_word_bus_number(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE,
1132 1133
                            0x0000, 0x0, root_bus_limit,
                            0x0000, root_bus_limit + 1));
1134
    aml_append(crs, aml_io(AML_DECODE16, 0x0CF8, 0x0CF8, 0x01, 0x08));
1135 1136

    aml_append(crs,
1137 1138
        aml_word_io(AML_MIN_FIXED, AML_MAX_FIXED,
                    AML_POS_DECODE, AML_ENTIRE_RANGE,
1139
                    0x0000, 0x0000, 0x0CF7, 0x0000, 0x0CF8));
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150

    crs_replace_with_free_ranges(io_ranges, 0x0D00, 0xFFFF);
    for (i = 0; i < io_ranges->len; i++) {
        entry = g_ptr_array_index(io_ranges, i);
        aml_append(crs,
            aml_word_io(AML_MIN_FIXED, AML_MAX_FIXED,
                        AML_POS_DECODE, AML_ENTIRE_RANGE,
                        0x0000, entry->base, entry->limit,
                        0x0000, entry->limit - entry->base + 1));
    }

1151
    aml_append(crs,
1152 1153
        aml_dword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
                         AML_CACHEABLE, AML_READ_WRITE,
1154
                         0, 0x000A0000, 0x000BFFFF, 0, 0x00020000));
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165

    crs_replace_with_free_ranges(mem_ranges, pci->w32.begin, pci->w32.end - 1);
    for (i = 0; i < mem_ranges->len; i++) {
        entry = g_ptr_array_index(mem_ranges, i);
        aml_append(crs,
            aml_dword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
                             AML_NON_CACHEABLE, AML_READ_WRITE,
                             0, entry->base, entry->limit,
                             0, entry->limit - entry->base + 1));
    }

1166 1167
    if (pci->w64.begin) {
        aml_append(crs,
1168 1169
            aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
                             AML_CACHEABLE, AML_READ_WRITE,
1170 1171 1172 1173 1174
                             0, pci->w64.begin, pci->w64.end - 1, 0,
                             pci->w64.end - pci->w64.begin));
    }
    aml_append(scope, aml_name_decl("_CRS", crs));

1175 1176 1177 1178 1179 1180 1181 1182
    /* reserve GPE0 block resources */
    dev = aml_device("GPE0");
    aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A06")));
    aml_append(dev, aml_name_decl("_UID", aml_string("GPE0 resources")));
    /* device present, functioning, decoding, not shown in UI */
    aml_append(dev, aml_name_decl("_STA", aml_int(0xB)));
    crs = aml_resource_template();
    aml_append(crs,
1183
        aml_io(AML_DECODE16, pm->gpe0_blk, pm->gpe0_blk, 1, pm->gpe0_blk_len)
1184 1185 1186 1187
    );
    aml_append(dev, aml_name_decl("_CRS", crs));
    aml_append(scope, dev);

1188 1189 1190
    g_ptr_array_free(io_ranges, true);
    g_ptr_array_free(mem_ranges, true);

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
    /* reserve PCIHP resources */
    if (pm->pcihp_io_len) {
        dev = aml_device("PHPR");
        aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A06")));
        aml_append(dev,
            aml_name_decl("_UID", aml_string("PCI Hotplug resources")));
        /* device present, functioning, decoding, not shown in UI */
        aml_append(dev, aml_name_decl("_STA", aml_int(0xB)));
        crs = aml_resource_template();
        aml_append(crs,
1201
            aml_io(AML_DECODE16, pm->pcihp_io_base, pm->pcihp_io_base, 1,
1202 1203 1204 1205 1206 1207 1208
                   pm->pcihp_io_len)
        );
        aml_append(dev, aml_name_decl("_CRS", crs));
        aml_append(scope, dev);
    }
    aml_append(ssdt, scope);

1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
    /*  create S3_ / S4_ / S5_ packages if necessary */
    scope = aml_scope("\\");
    if (!pm->s3_disabled) {
        pkg = aml_package(4);
        aml_append(pkg, aml_int(1)); /* PM1a_CNT.SLP_TYP */
        aml_append(pkg, aml_int(1)); /* PM1b_CNT.SLP_TYP, FIXME: not impl. */
        aml_append(pkg, aml_int(0)); /* reserved */
        aml_append(pkg, aml_int(0)); /* reserved */
        aml_append(scope, aml_name_decl("_S3", pkg));
    }

    if (!pm->s4_disabled) {
        pkg = aml_package(4);
        aml_append(pkg, aml_int(pm->s4_val)); /* PM1a_CNT.SLP_TYP */
        /* PM1b_CNT.SLP_TYP, FIXME: not impl. */
        aml_append(pkg, aml_int(pm->s4_val));
        aml_append(pkg, aml_int(0)); /* reserved */
        aml_append(pkg, aml_int(0)); /* reserved */
        aml_append(scope, aml_name_decl("_S4", pkg));
    }

    pkg = aml_package(4);
    aml_append(pkg, aml_int(0)); /* PM1a_CNT.SLP_TYP */
    aml_append(pkg, aml_int(0)); /* PM1b_CNT.SLP_TYP not impl. */
    aml_append(pkg, aml_int(0)); /* reserved */
    aml_append(pkg, aml_int(0)); /* reserved */
    aml_append(scope, aml_name_decl("_S5", pkg));
    aml_append(ssdt, scope);

1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
    if (misc->applesmc_io_base) {
        scope = aml_scope("\\_SB.PCI0.ISA");
        dev = aml_device("SMC");

        aml_append(dev, aml_name_decl("_HID", aml_eisaid("APP0001")));
        /* device present, functioning, decoding, not shown in UI */
        aml_append(dev, aml_name_decl("_STA", aml_int(0xB)));

        crs = aml_resource_template();
        aml_append(crs,
1248
            aml_io(AML_DECODE16, misc->applesmc_io_base, misc->applesmc_io_base,
1249 1250 1251 1252 1253 1254 1255 1256 1257
                   0x01, APPLESMC_MAX_DATA_LENGTH)
        );
        aml_append(crs, aml_irq_no_flags(6));
        aml_append(dev, aml_name_decl("_CRS", crs));

        aml_append(scope, dev);
        aml_append(ssdt, scope);
    }

1258 1259 1260
    if (misc->pvpanic_port) {
        scope = aml_scope("\\_SB.PCI0.ISA");

1261
        dev = aml_device("PEVT");
I
Igor Mammedov 已提交
1262
        aml_append(dev, aml_name_decl("_HID", aml_string("QEMU0001")));
1263 1264 1265

        crs = aml_resource_template();
        aml_append(crs,
1266
            aml_io(AML_DECODE16, misc->pvpanic_port, misc->pvpanic_port, 1, 1)
1267 1268 1269
        );
        aml_append(dev, aml_name_decl("_CRS", crs));

1270
        aml_append(dev, aml_operation_region("PEOR", AML_SYSTEM_IO,
1271
                                              misc->pvpanic_port, 1));
1272
        field = aml_field("PEOR", AML_BYTE_ACC, AML_NOLOCK, AML_PRESERVE);
1273 1274 1275
        aml_append(field, aml_named_field("PEPT", 8));
        aml_append(dev, field);

1276 1277
        /* device present, functioning, decoding, shown in UI */
        aml_append(dev, aml_name_decl("_STA", aml_int(0xF)));
1278

X
Xiao Guangrong 已提交
1279
        method = aml_method("RDPT", 0, AML_NOTSERIALIZED);
1280 1281 1282 1283
        aml_append(method, aml_store(aml_name("PEPT"), aml_local(0)));
        aml_append(method, aml_return(aml_local(0)));
        aml_append(dev, method);

X
Xiao Guangrong 已提交
1284
        method = aml_method("WRPT", 1, AML_NOTSERIALIZED);
1285 1286 1287 1288 1289 1290 1291
        aml_append(method, aml_store(aml_arg(0), aml_name("PEPT")));
        aml_append(dev, method);

        aml_append(scope, dev);
        aml_append(ssdt, scope);
    }

1292
    sb_scope = aml_scope("\\_SB");
1293
    {
1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
        /* create PCI0.PRES device and its _CRS to reserve CPU hotplug MMIO */
        dev = aml_device("PCI0." stringify(CPU_HOTPLUG_RESOURCE_DEVICE));
        aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0A06")));
        aml_append(dev,
            aml_name_decl("_UID", aml_string("CPU Hotplug resources"))
        );
        /* device present, functioning, decoding, not shown in UI */
        aml_append(dev, aml_name_decl("_STA", aml_int(0xB)));
        crs = aml_resource_template();
        aml_append(crs,
1304
            aml_io(AML_DECODE16, pm->cpu_hp_io_base, pm->cpu_hp_io_base, 1,
1305 1306 1307 1308 1309 1310
                   pm->cpu_hp_io_len)
        );
        aml_append(dev, aml_name_decl("_CRS", crs));
        aml_append(sb_scope, dev);
        /* declare CPU hotplug MMIO region and PRS field to access it */
        aml_append(sb_scope, aml_operation_region(
1311
            "PRST", AML_SYSTEM_IO, pm->cpu_hp_io_base, pm->cpu_hp_io_len));
1312
        field = aml_field("PRST", AML_BYTE_ACC, AML_NOLOCK, AML_PRESERVE);
1313 1314 1315
        aml_append(field, aml_named_field("PRS", 256));
        aml_append(sb_scope, field);

1316 1317
        /* build Processor object for each processor */
        for (i = 0; i < acpi_cpus; i++) {
1318 1319
            dev = aml_processor(i, 0, 0, "CP%.02X", i);

X
Xiao Guangrong 已提交
1320
            method = aml_method("_MAT", 0, AML_NOTSERIALIZED);
1321 1322
            aml_append(method,
                aml_return(aml_call1(CPU_MAT_METHOD, aml_int(i))));
1323 1324
            aml_append(dev, method);

X
Xiao Guangrong 已提交
1325
            method = aml_method("_STA", 0, AML_NOTSERIALIZED);
1326 1327
            aml_append(method,
                aml_return(aml_call1(CPU_STATUS_METHOD, aml_int(i))));
1328 1329
            aml_append(dev, method);

X
Xiao Guangrong 已提交
1330
            method = aml_method("_EJ0", 1, AML_NOTSERIALIZED);
1331
            aml_append(method,
1332
                aml_return(aml_call2(CPU_EJECT_METHOD, aml_int(i), aml_arg(0)))
1333 1334 1335 1336
            );
            aml_append(dev, method);

            aml_append(sb_scope, dev);
1337 1338 1339 1340 1341 1342
        }

        /* build this code:
         *   Method(NTFY, 2) {If (LEqual(Arg0, 0x00)) {Notify(CP00, Arg1)} ...}
         */
        /* Arg0 = Processor ID = APIC ID */
X
Xiao Guangrong 已提交
1343
        method = aml_method("NTFY", 2, AML_NOTSERIALIZED);
1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
        for (i = 0; i < acpi_cpus; i++) {
            ifctx = aml_if(aml_equal(aml_arg(0), aml_int(i)));
            aml_append(ifctx,
                aml_notify(aml_name("CP%.02X", i), aml_arg(1))
            );
            aml_append(method, ifctx);
        }
        aml_append(sb_scope, method);

        /* build "Name(CPON, Package() { One, One, ..., Zero, Zero, ... })"
         *
         * Note: The ability to create variable-sized packages was first
1356
         * introduced in ACPI 2.0. ACPI 1.0 only allowed fixed-size packages
1357 1358 1359 1360 1361
         * ith up to 255 elements. Windows guests up to win2k8 fail when
         * VarPackageOp is used.
         */
        pkg = acpi_cpus <= 255 ? aml_package(acpi_cpus) :
                                 aml_varpackage(acpi_cpus);
1362

1363 1364 1365
        for (i = 0; i < acpi_cpus; i++) {
            uint8_t b = test_bit(i, cpu->found_cpus) ? 0x01 : 0x00;
            aml_append(pkg, aml_int(b));
1366
        }
1367
        aml_append(sb_scope, aml_name_decl(CPU_ON_BITMAP, pkg));
1368

1369 1370
        build_memory_devices(sb_scope, nr_mem, pm->mem_hp_io_base,
                             pm->mem_hp_io_len);
1371

1372
        {
1373 1374 1375
            Object *pci_host;
            PCIBus *bus = NULL;

1376 1377
            pci_host = acpi_get_i386_pci_host();
            if (pci_host) {
1378 1379
                bus = PCI_HOST_BRIDGE(pci_host)->bus;
            }
1380

1381
            if (bus) {
1382
                Aml *scope = aml_scope("PCI0");
1383
                /* Scan all PCI buses. Generate tables to support hotplug. */
1384
                build_append_pci_bus_devices(scope, bus, pm->pcihp_bridge_en);
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397

                if (misc->tpm_version != TPM_VERSION_UNSPEC) {
                    dev = aml_device("ISA.TPM");
                    aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0C31")));
                    aml_append(dev, aml_name_decl("_STA", aml_int(0xF)));
                    crs = aml_resource_template();
                    aml_append(crs, aml_memory32_fixed(TPM_TIS_ADDR_BASE,
                               TPM_TIS_ADDR_SIZE, AML_READ_WRITE));
                    aml_append(crs, aml_irq_no_flags(TPM_TIS_IRQ));
                    aml_append(dev, aml_name_decl("_CRS", crs));
                    aml_append(scope, dev);
                }

1398
                aml_append(sb_scope, scope);
1399 1400
            }
        }
1401
        aml_append(ssdt, sb_scope);
1402 1403
    }

1404 1405
    /* copy AML table into ACPI tables blob and patch header there */
    g_array_append_vals(table_data, ssdt->buf->data, ssdt->buf->len);
1406
    build_header(linker, table_data,
1407
        (void *)(table_data->data + table_data->len - ssdt->buf->len),
1408
        "SSDT", ssdt->buf->len, 1, NULL);
1409
    free_aml_allocator();
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
}

static void
build_hpet(GArray *table_data, GArray *linker)
{
    Acpi20Hpet *hpet;

    hpet = acpi_data_push(table_data, sizeof(*hpet));
    /* Note timer_block_id value must be kept in sync with value advertised by
     * emulated hpet
     */
    hpet->timer_block_id = cpu_to_le32(0x8086a201);
    hpet->addr.address = cpu_to_le64(HPET_BASE);
    build_header(linker, table_data,
1424
                 (void *)hpet, "HPET", sizeof(*hpet), 1, NULL);
1425 1426
}

S
Stefan Berger 已提交
1427
static void
1428
build_tpm_tcpa(GArray *table_data, GArray *linker, GArray *tcpalog)
S
Stefan Berger 已提交
1429 1430
{
    Acpi20Tcpa *tcpa = acpi_data_push(table_data, sizeof *tcpa);
1431
    uint64_t log_area_start_address = acpi_data_len(tcpalog);
S
Stefan Berger 已提交
1432 1433 1434 1435 1436

    tcpa->platform_class = cpu_to_le16(TPM_TCPA_ACPI_CLASS_CLIENT);
    tcpa->log_area_minimum_length = cpu_to_le32(TPM_LOG_AREA_MINIMUM_SIZE);
    tcpa->log_area_start_address = cpu_to_le64(log_area_start_address);

1437 1438 1439
    bios_linker_loader_alloc(linker, ACPI_BUILD_TPMLOG_FILE, 1,
                             false /* high memory */);

S
Stefan Berger 已提交
1440 1441
    /* log area start address to be filled by Guest linker */
    bios_linker_loader_add_pointer(linker, ACPI_BUILD_TABLE_FILE,
1442
                                   ACPI_BUILD_TPMLOG_FILE,
S
Stefan Berger 已提交
1443 1444 1445 1446
                                   table_data, &tcpa->log_area_start_address,
                                   sizeof(tcpa->log_area_start_address));

    build_header(linker, table_data,
1447
                 (void *)tcpa, "TCPA", sizeof(*tcpa), 2, NULL);
S
Stefan Berger 已提交
1448

1449
    acpi_data_push(tcpalog, TPM_LOG_AREA_MINIMUM_SIZE);
S
Stefan Berger 已提交
1450 1451
}

S
Stefan Berger 已提交
1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
static void
build_tpm2(GArray *table_data, GArray *linker)
{
    Acpi20TPM2 *tpm2_ptr;

    tpm2_ptr = acpi_data_push(table_data, sizeof *tpm2_ptr);

    tpm2_ptr->platform_class = cpu_to_le16(TPM2_ACPI_CLASS_CLIENT);
    tpm2_ptr->control_area_address = cpu_to_le64(0);
    tpm2_ptr->start_method = cpu_to_le32(TPM2_START_METHOD_MMIO);

    build_header(linker, table_data,
1464
                 (void *)tpm2_ptr, "TPM2", sizeof(*tpm2_ptr), 4, NULL);
S
Stefan Berger 已提交
1465 1466
}

1467 1468 1469 1470 1471 1472 1473
typedef enum {
    MEM_AFFINITY_NOFLAGS      = 0,
    MEM_AFFINITY_ENABLED      = (1 << 0),
    MEM_AFFINITY_HOTPLUGGABLE = (1 << 1),
    MEM_AFFINITY_NON_VOLATILE = (1 << 2),
} MemoryAffinityFlags;

1474
static void
1475 1476
acpi_build_srat_memory(AcpiSratMemoryAffinity *numamem, uint64_t base,
                       uint64_t len, int node, MemoryAffinityFlags flags)
1477 1478 1479 1480 1481
{
    numamem->type = ACPI_SRAT_MEMORY;
    numamem->length = sizeof(*numamem);
    memset(numamem->proximity, 0, 4);
    numamem->proximity[0] = node;
1482
    numamem->flags = cpu_to_le32(flags);
1483 1484 1485 1486 1487
    numamem->base_addr = cpu_to_le64(base);
    numamem->range_length = cpu_to_le64(len);
}

static void
1488
build_srat(GArray *table_data, GArray *linker, PcGuestInfo *guest_info)
1489 1490 1491 1492 1493 1494 1495 1496 1497
{
    AcpiSystemResourceAffinityTable *srat;
    AcpiSratProcessorAffinity *core;
    AcpiSratMemoryAffinity *numamem;

    int i;
    uint64_t curnode;
    int srat_start, numa_start, slots;
    uint64_t mem_len, mem_base, next_base;
1498 1499 1500 1501
    PCMachineState *pcms = PC_MACHINE(qdev_get_machine());
    ram_addr_t hotplugabble_address_space_size =
        object_property_get_int(OBJECT(pcms), PC_MACHINE_MEMHP_REGION_SIZE,
                                NULL);
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517

    srat_start = table_data->len;

    srat = acpi_data_push(table_data, sizeof *srat);
    srat->reserved1 = cpu_to_le32(1);
    core = (void *)(srat + 1);

    for (i = 0; i < guest_info->apic_id_limit; ++i) {
        core = acpi_data_push(table_data, sizeof *core);
        core->type = ACPI_SRAT_PROCESSOR;
        core->length = sizeof(*core);
        core->local_apic_id = i;
        curnode = guest_info->node_cpu[i];
        core->proximity_lo = curnode;
        memset(core->proximity_hi, 0, 3);
        core->local_sapic_eid = 0;
1518
        core->flags = cpu_to_le32(1);
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
    }


    /* the memory map is a bit tricky, it contains at least one hole
     * from 640k-1M and possibly another one from 3.5G-4G.
     */
    next_base = 0;
    numa_start = table_data->len;

    numamem = acpi_data_push(table_data, sizeof *numamem);
1529
    acpi_build_srat_memory(numamem, 0, 640*1024, 0, MEM_AFFINITY_ENABLED);
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
    next_base = 1024 * 1024;
    for (i = 1; i < guest_info->numa_nodes + 1; ++i) {
        mem_base = next_base;
        mem_len = guest_info->node_mem[i - 1];
        if (i == 1) {
            mem_len -= 1024 * 1024;
        }
        next_base = mem_base + mem_len;

        /* Cut out the ACPI_PCI hole */
1540 1541 1542
        if (mem_base <= guest_info->ram_size_below_4g &&
            next_base > guest_info->ram_size_below_4g) {
            mem_len -= next_base - guest_info->ram_size_below_4g;
1543 1544
            if (mem_len > 0) {
                numamem = acpi_data_push(table_data, sizeof *numamem);
1545 1546
                acpi_build_srat_memory(numamem, mem_base, mem_len, i - 1,
                                       MEM_AFFINITY_ENABLED);
1547 1548
            }
            mem_base = 1ULL << 32;
1549 1550
            mem_len = next_base - guest_info->ram_size_below_4g;
            next_base += (1ULL << 32) - guest_info->ram_size_below_4g;
1551 1552
        }
        numamem = acpi_data_push(table_data, sizeof *numamem);
1553 1554
        acpi_build_srat_memory(numamem, mem_base, mem_len, i - 1,
                               MEM_AFFINITY_ENABLED);
1555 1556 1557 1558
    }
    slots = (table_data->len - numa_start) / sizeof *numamem;
    for (; slots < guest_info->numa_nodes + 2; slots++) {
        numamem = acpi_data_push(table_data, sizeof *numamem);
1559
        acpi_build_srat_memory(numamem, 0, 0, 0, MEM_AFFINITY_NOFLAGS);
1560 1561
    }

1562 1563 1564 1565 1566 1567 1568
    /*
     * Entry is required for Windows to enable memory hotplug in OS.
     * Memory devices may override proximity set by this entry,
     * providing _PXM method if necessary.
     */
    if (hotplugabble_address_space_size) {
        numamem = acpi_data_push(table_data, sizeof *numamem);
1569
        acpi_build_srat_memory(numamem, pcms->hotplug_memory.base,
1570 1571 1572 1573 1574
                               hotplugabble_address_space_size, 0,
                               MEM_AFFINITY_HOTPLUGGABLE |
                               MEM_AFFINITY_ENABLED);
    }

1575 1576
    build_header(linker, table_data,
                 (void *)(table_data->data + srat_start),
1577
                 "SRAT",
1578
                 table_data->len - srat_start, 1, NULL);
1579 1580 1581 1582 1583 1584
}

static void
build_mcfg_q35(GArray *table_data, GArray *linker, AcpiMcfgInfo *info)
{
    AcpiTableMcfg *mcfg;
1585
    const char *sig;
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
    int len = sizeof(*mcfg) + 1 * sizeof(mcfg->allocation[0]);

    mcfg = acpi_data_push(table_data, len);
    mcfg->allocation[0].address = cpu_to_le64(info->mcfg_base);
    /* Only a single allocation so no need to play with segments */
    mcfg->allocation[0].pci_segment = cpu_to_le16(0);
    mcfg->allocation[0].start_bus_number = 0;
    mcfg->allocation[0].end_bus_number = PCIE_MMCFG_BUS(info->mcfg_size - 1);

    /* MCFG is used for ECAM which can be enabled or disabled by guest.
     * To avoid table size changes (which create migration issues),
     * always create the table even if there are no allocations,
     * but set the signature to a reserved value in this case.
     * ACPI spec requires OSPMs to ignore such tables.
     */
    if (info->mcfg_base == PCIE_BASE_ADDR_UNMAPPED) {
1602 1603
        /* Reserved signature: ignored by OSPM */
        sig = "QEMU";
1604
    } else {
1605
        sig = "MCFG";
1606
    }
1607
    build_header(linker, table_data, (void *)mcfg, sig, len, 1, NULL);
1608 1609
}

1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
static void
build_dmar_q35(GArray *table_data, GArray *linker)
{
    int dmar_start = table_data->len;

    AcpiTableDmar *dmar;
    AcpiDmarHardwareUnit *drhd;

    dmar = acpi_data_push(table_data, sizeof(*dmar));
    dmar->host_address_width = VTD_HOST_ADDRESS_WIDTH - 1;
    dmar->flags = 0;    /* No intr_remap for now */

    /* DMAR Remapping Hardware Unit Definition structure */
    drhd = acpi_data_push(table_data, sizeof(*drhd));
    drhd->type = cpu_to_le16(ACPI_DMAR_TYPE_HARDWARE_UNIT);
    drhd->length = cpu_to_le16(sizeof(*drhd));   /* No device scope now */
    drhd->flags = ACPI_DMAR_INCLUDE_PCI_ALL;
    drhd->pci_segment = cpu_to_le16(0);
    drhd->address = cpu_to_le64(Q35_HOST_BRIDGE_IOMMU_ADDR);

    build_header(linker, table_data, (void *)(table_data->data + dmar_start),
1631
                 "DMAR", table_data->len - dmar_start, 1, NULL);
1632 1633
}

1634 1635 1636
static void
build_dsdt(GArray *table_data, GArray *linker, AcpiMiscInfo *misc)
{
1637 1638
    AcpiTableHeader *dsdt;

1639
    assert(misc->dsdt_code && misc->dsdt_size);
1640

1641 1642
    dsdt = acpi_data_push(table_data, misc->dsdt_size);
    memcpy(dsdt, misc->dsdt_code, misc->dsdt_size);
1643 1644

    memset(dsdt, 0, sizeof *dsdt);
1645
    build_header(linker, table_data, dsdt, "DSDT",
1646
                 misc->dsdt_size, 1, NULL);
1647 1648 1649 1650 1651 1652 1653
}

static GArray *
build_rsdp(GArray *rsdp_table, GArray *linker, unsigned rsdt)
{
    AcpiRsdpDescriptor *rsdp = acpi_data_push(rsdp_table, sizeof *rsdp);

M
Michael S. Tsirkin 已提交
1654
    bios_linker_loader_alloc(linker, ACPI_BUILD_RSDP_FILE, 16,
1655 1656
                             true /* fseg memory */);

1657
    memcpy(&rsdp->signature, "RSD PTR ", 8);
1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
    memcpy(rsdp->oem_id, ACPI_BUILD_APPNAME6, 6);
    rsdp->rsdt_physical_address = cpu_to_le32(rsdt);
    /* Address to be filled by Guest linker */
    bios_linker_loader_add_pointer(linker, ACPI_BUILD_RSDP_FILE,
                                   ACPI_BUILD_TABLE_FILE,
                                   rsdp_table, &rsdp->rsdt_physical_address,
                                   sizeof rsdp->rsdt_physical_address);
    rsdp->checksum = 0;
    /* Checksum to be filled by Guest linker */
    bios_linker_loader_add_checksum(linker, ACPI_BUILD_RSDP_FILE,
                                    rsdp, rsdp, sizeof *rsdp, &rsdp->checksum);

    return rsdp_table;
}

typedef
struct AcpiBuildState {
    /* Copy of table in RAM (for patching). */
1676
    MemoryRegion *table_mr;
1677 1678 1679
    /* Is table patched? */
    uint8_t patched;
    PcGuestInfo *guest_info;
1680
    void *rsdp;
1681 1682
    MemoryRegion *rsdp_mr;
    MemoryRegion *linker_mr;
1683 1684 1685 1686 1687 1688 1689
} AcpiBuildState;

static bool acpi_get_mcfg(AcpiMcfgInfo *mcfg)
{
    Object *pci_host;
    QObject *o;

1690
    pci_host = acpi_get_i386_pci_host();
1691 1692 1693 1694 1695 1696 1697
    g_assert(pci_host);

    o = object_property_get_qobject(pci_host, PCIE_HOST_MCFG_BASE, NULL);
    if (!o) {
        return false;
    }
    mcfg->mcfg_base = qint_get_int(qobject_to_qint(o));
1698
    qobject_decref(o);
1699 1700 1701 1702

    o = object_property_get_qobject(pci_host, PCIE_HOST_MCFG_SIZE, NULL);
    assert(o);
    mcfg->mcfg_size = qint_get_int(qobject_to_qint(o));
1703
    qobject_decref(o);
1704 1705 1706
    return true;
}

1707 1708 1709 1710 1711 1712 1713 1714 1715 1716
static bool acpi_has_iommu(void)
{
    bool ambiguous;
    Object *intel_iommu;

    intel_iommu = object_resolve_path_type("", TYPE_INTEL_IOMMU_DEVICE,
                                           &ambiguous);
    return intel_iommu && !ambiguous;
}

1717 1718 1719 1720 1721 1722 1723
static bool acpi_has_nvdimm(void)
{
    PCMachineState *pcms = PC_MACHINE(qdev_get_machine());

    return pcms->nvdimm;
}

1724 1725 1726 1727
static
void acpi_build(PcGuestInfo *guest_info, AcpiBuildTables *tables)
{
    GArray *table_offsets;
1728
    unsigned facs, ssdt, dsdt, rsdt;
1729 1730 1731 1732 1733 1734
    AcpiCpuInfo cpu;
    AcpiPmInfo pm;
    AcpiMiscInfo misc;
    AcpiMcfgInfo mcfg;
    PcPciInfo pci;
    uint8_t *u;
1735
    size_t aml_len = 0;
1736
    GArray *tables_blob = tables->table_data;
1737 1738 1739 1740 1741 1742 1743 1744 1745

    acpi_get_cpu_info(&cpu);
    acpi_get_pm_info(&pm);
    acpi_get_dsdt(&misc);
    acpi_get_misc_info(&misc);
    acpi_get_pci_info(&pci);

    table_offsets = g_array_new(false, true /* clear */,
                                        sizeof(uint32_t));
1746
    ACPI_BUILD_DPRINTF("init ACPI tables\n");
1747 1748 1749 1750 1751 1752 1753 1754 1755 1756

    bios_linker_loader_alloc(tables->linker, ACPI_BUILD_TABLE_FILE,
                             64 /* Ensure FACS is aligned */,
                             false /* high memory */);

    /*
     * FACS is pointed to by FADT.
     * We place it first since it's the only table that has alignment
     * requirements.
     */
1757 1758
    facs = tables_blob->len;
    build_facs(tables_blob, tables->linker, guest_info);
1759 1760

    /* DSDT is pointed to by FADT */
1761 1762
    dsdt = tables_blob->len;
    build_dsdt(tables_blob, tables->linker, &misc);
1763

1764 1765 1766
    /* Count the size of the DSDT and SSDT, we will need it for legacy
     * sizing of ACPI tables.
     */
1767
    aml_len += tables_blob->len - dsdt;
1768

1769
    /* ACPI tables pointed to by RSDT */
1770 1771
    acpi_add_table(table_offsets, tables_blob);
    build_fadt(tables_blob, tables->linker, &pm, facs, dsdt);
1772

1773 1774 1775
    ssdt = tables_blob->len;
    acpi_add_table(table_offsets, tables_blob);
    build_ssdt(tables_blob, tables->linker, &cpu, &pm, &misc, &pci,
1776
               guest_info);
1777
    aml_len += tables_blob->len - ssdt;
1778

1779 1780
    acpi_add_table(table_offsets, tables_blob);
    build_madt(tables_blob, tables->linker, &cpu, guest_info);
1781

1782
    if (misc.has_hpet) {
1783 1784
        acpi_add_table(table_offsets, tables_blob);
        build_hpet(tables_blob, tables->linker);
S
Stefan Berger 已提交
1785
    }
S
Stefan Berger 已提交
1786
    if (misc.tpm_version != TPM_VERSION_UNSPEC) {
1787 1788
        acpi_add_table(table_offsets, tables_blob);
        build_tpm_tcpa(tables_blob, tables->linker, tables->tcpalog);
S
Stefan Berger 已提交
1789

1790 1791
        if (misc.tpm_version == TPM_VERSION_2_0) {
            acpi_add_table(table_offsets, tables_blob);
S
Stefan Berger 已提交
1792 1793
            build_tpm2(tables_blob, tables->linker);
        }
1794 1795
    }
    if (guest_info->numa_nodes) {
1796 1797
        acpi_add_table(table_offsets, tables_blob);
        build_srat(tables_blob, tables->linker, guest_info);
1798 1799
    }
    if (acpi_get_mcfg(&mcfg)) {
1800 1801
        acpi_add_table(table_offsets, tables_blob);
        build_mcfg_q35(tables_blob, tables->linker, &mcfg);
1802
    }
1803
    if (acpi_has_iommu()) {
1804 1805
        acpi_add_table(table_offsets, tables_blob);
        build_dmar_q35(tables_blob, tables->linker);
1806
    }
1807

1808 1809 1810 1811
    if (acpi_has_nvdimm()) {
        nvdimm_build_acpi(table_offsets, tables_blob, tables->linker);
    }

1812 1813 1814 1815
    /* Add tables supplied by user (if any) */
    for (u = acpi_table_first(); u; u = acpi_table_next(u)) {
        unsigned len = acpi_table_len(u);

1816 1817
        acpi_add_table(table_offsets, tables_blob);
        g_array_append_vals(tables_blob, u, len);
1818 1819 1820
    }

    /* RSDT is pointed to by RSDP */
1821 1822
    rsdt = tables_blob->len;
    build_rsdt(tables_blob, tables->linker, table_offsets);
1823 1824 1825 1826

    /* RSDP is in FSEG memory, so allocate it separately */
    build_rsdp(tables->rsdp, tables->linker, rsdt);

1827
    /* We'll expose it all to Guest so we want to reduce
1828
     * chance of size changes.
1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
     *
     * We used to align the tables to 4k, but of course this would
     * too simple to be enough.  4k turned out to be too small an
     * alignment very soon, and in fact it is almost impossible to
     * keep the table size stable for all (max_cpus, max_memory_slots)
     * combinations.  So the table size is always 64k for pc-i440fx-2.1
     * and we give an error if the table grows beyond that limit.
     *
     * We still have the problem of migrating from "-M pc-i440fx-2.0".  For
     * that, we exploit the fact that QEMU 2.1 generates _smaller_ tables
     * than 2.0 and we can always pad the smaller tables with zeros.  We can
     * then use the exact size of the 2.0 tables.
     *
     * All this is for PIIX4, since QEMU 2.0 didn't support Q35 migration.
1843
     */
1844 1845 1846 1847 1848 1849 1850 1851
    if (guest_info->legacy_acpi_table_size) {
        /* Subtracting aml_len gives the size of fixed tables.  Then add the
         * size of the PIIX4 DSDT/SSDT in QEMU 2.0.
         */
        int legacy_aml_len =
            guest_info->legacy_acpi_table_size +
            ACPI_BUILD_LEGACY_CPU_AML_SIZE * max_cpus;
        int legacy_table_size =
1852
            ROUND_UP(tables_blob->len - aml_len + legacy_aml_len,
1853
                     ACPI_BUILD_ALIGN_SIZE);
1854
        if (tables_blob->len > legacy_table_size) {
1855
            /* Should happen only with PCI bridges and -M pc-i440fx-2.0.  */
1856
            error_report("Warning: migration may not work.");
1857
        }
1858
        g_array_set_size(tables_blob, legacy_table_size);
1859
    } else {
1860
        /* Make sure we have a buffer in case we need to resize the tables. */
1861
        if (tables_blob->len > ACPI_BUILD_TABLE_SIZE / 2) {
1862
            /* As of QEMU 2.1, this fires with 160 VCPUs and 255 memory slots.  */
1863 1864 1865 1866
            error_report("Warning: ACPI tables are larger than 64k.");
            error_report("Warning: migration may not work.");
            error_report("Warning: please remove CPUs, NUMA nodes, "
                         "memory slots or PCI bridges.");
1867
        }
1868
        acpi_align_size(tables_blob, ACPI_BUILD_TABLE_SIZE);
1869
    }
1870

1871
    acpi_align_size(tables->linker, ACPI_BUILD_ALIGN_SIZE);
1872 1873 1874 1875 1876

    /* Cleanup memory that's no longer used. */
    g_array_free(table_offsets, true);
}

1877
static void acpi_ram_update(MemoryRegion *mr, GArray *data)
1878 1879 1880 1881
{
    uint32_t size = acpi_data_len(data);

    /* Make sure RAM size is correct - in case it got changed e.g. by migration */
1882
    memory_region_ram_resize(mr, size, &error_abort);
1883

1884 1885
    memcpy(memory_region_get_ram_ptr(mr), data->data, size);
    memory_region_set_dirty(mr, 0, size);
1886 1887
}

1888
static void acpi_build_update(void *build_opaque)
1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
{
    AcpiBuildState *build_state = build_opaque;
    AcpiBuildTables tables;

    /* No state to update or already patched? Nothing to do. */
    if (!build_state || build_state->patched) {
        return;
    }
    build_state->patched = 1;

    acpi_build_tables_init(&tables);

    acpi_build(build_state->guest_info, &tables);

1903
    acpi_ram_update(build_state->table_mr, tables.table_data);
1904

1905 1906 1907
    if (build_state->rsdp) {
        memcpy(build_state->rsdp, tables.rsdp->data, acpi_data_len(tables.rsdp));
    } else {
1908
        acpi_ram_update(build_state->rsdp_mr, tables.rsdp);
1909
    }
1910

1911
    acpi_ram_update(build_state->linker_mr, tables.linker);
1912 1913 1914 1915 1916 1917 1918 1919 1920
    acpi_build_tables_cleanup(&tables, true);
}

static void acpi_build_reset(void *build_opaque)
{
    AcpiBuildState *build_state = build_opaque;
    build_state->patched = 0;
}

1921 1922 1923
static MemoryRegion *acpi_add_rom_blob(AcpiBuildState *build_state,
                                       GArray *blob, const char *name,
                                       uint64_t max_size)
1924
{
1925 1926
    return rom_add_blob(name, blob->data, acpi_data_len(blob), max_size, -1,
                        name, acpi_build_update, build_state);
1927 1928 1929 1930 1931 1932
}

static const VMStateDescription vmstate_acpi_build = {
    .name = "acpi_build",
    .version_id = 1,
    .minimum_version_id = 1,
1933
    .fields = (VMStateField[]) {
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944
        VMSTATE_UINT8(patched, AcpiBuildState),
        VMSTATE_END_OF_LIST()
    },
};

void acpi_setup(PcGuestInfo *guest_info)
{
    AcpiBuildTables tables;
    AcpiBuildState *build_state;

    if (!guest_info->fw_cfg) {
1945
        ACPI_BUILD_DPRINTF("No fw cfg. Bailing out.\n");
1946 1947 1948 1949
        return;
    }

    if (!guest_info->has_acpi_build) {
1950
        ACPI_BUILD_DPRINTF("ACPI build disabled. Bailing out.\n");
1951 1952 1953
        return;
    }

1954
    if (!acpi_enabled) {
1955
        ACPI_BUILD_DPRINTF("ACPI disabled. Bailing out.\n");
1956 1957 1958
        return;
    }

1959 1960 1961 1962
    build_state = g_malloc0(sizeof *build_state);

    build_state->guest_info = guest_info;

1963 1964
    acpi_set_pci_info();

1965 1966 1967 1968
    acpi_build_tables_init(&tables);
    acpi_build(build_state->guest_info, &tables);

    /* Now expose it all to Guest */
1969
    build_state->table_mr = acpi_add_rom_blob(build_state, tables.table_data,
1970 1971
                                               ACPI_BUILD_TABLE_FILE,
                                               ACPI_BUILD_TABLE_MAX_SIZE);
1972
    assert(build_state->table_mr != NULL);
1973

1974
    build_state->linker_mr =
1975
        acpi_add_rom_blob(build_state, tables.linker, "etc/table-loader", 0);
1976

1977 1978 1979
    fw_cfg_add_file(guest_info->fw_cfg, ACPI_BUILD_TPMLOG_FILE,
                    tables.tcpalog->data, acpi_data_len(tables.tcpalog));

1980
    if (!guest_info->rsdp_in_ram) {
1981 1982 1983
        /*
         * Keep for compatibility with old machine types.
         * Though RSDP is small, its contents isn't immutable, so
1984
         * we'll update it along with the rest of tables on guest access.
1985
         */
1986 1987 1988
        uint32_t rsdp_size = acpi_data_len(tables.rsdp);

        build_state->rsdp = g_memdup(tables.rsdp->data, rsdp_size);
1989 1990
        fw_cfg_add_file_callback(guest_info->fw_cfg, ACPI_BUILD_RSDP_FILE,
                                 acpi_build_update, build_state,
1991
                                 build_state->rsdp, rsdp_size);
1992
        build_state->rsdp_mr = NULL;
1993
    } else {
1994
        build_state->rsdp = NULL;
1995
        build_state->rsdp_mr = acpi_add_rom_blob(build_state, tables.rsdp,
1996
                                                  ACPI_BUILD_RSDP_FILE, 0);
1997
    }
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007

    qemu_register_reset(acpi_build_reset, build_state);
    acpi_build_reset(build_state);
    vmstate_register(NULL, 0, &vmstate_acpi_build, build_state);

    /* Cleanup tables but don't free the memory: we track it
     * in build_state.
     */
    acpi_build_tables_cleanup(&tables, false);
}