rc4030.c 18.6 KB
Newer Older
A
aurel32 已提交
1 2 3
/*
 * QEMU JAZZ RC4030 chipset
 *
H
Hervé Poussineau 已提交
4
 * Copyright (c) 2007-2013 Hervé Poussineau
A
aurel32 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */

P
Peter Maydell 已提交
25
#include "qemu/osdep.h"
26
#include "hw/hw.h"
P
Paolo Bonzini 已提交
27
#include "hw/mips/mips.h"
H
Hervé Poussineau 已提交
28
#include "hw/sysbus.h"
29
#include "qemu/timer.h"
30
#include "qemu/log.h"
31
#include "exec/address-spaces.h"
32
#include "trace.h"
33 34 35 36 37 38 39

/********************************************************/
/* rc4030 emulation                                     */

typedef struct dma_pagetable_entry {
    int32_t frame;
    int32_t owner;
40
} QEMU_PACKED dma_pagetable_entry;
41 42 43 44 45 46 47 48 49 50 51 52

#define DMA_PAGESIZE    4096
#define DMA_REG_ENABLE  1
#define DMA_REG_COUNT   2
#define DMA_REG_ADDRESS 3

#define DMA_FLAG_ENABLE     0x0001
#define DMA_FLAG_MEM_TO_DEV 0x0002
#define DMA_FLAG_TC_INTR    0x0100
#define DMA_FLAG_MEM_INTR   0x0200
#define DMA_FLAG_ADDR_INTR  0x0400

H
Hervé Poussineau 已提交
53 54 55 56
#define TYPE_RC4030 "rc4030"
#define RC4030(obj) \
    OBJECT_CHECK(rc4030State, (obj), TYPE_RC4030)

A
aurel32 已提交
57 58
typedef struct rc4030State
{
H
Hervé Poussineau 已提交
59 60
    SysBusDevice parent;

A
aurel32 已提交
61
    uint32_t config; /* 0x0000: RC4030 config register */
A
aurel32 已提交
62
    uint32_t revision; /* 0x0008: RC4030 Revision register */
A
aurel32 已提交
63 64 65 66 67 68 69 70
    uint32_t invalid_address_register; /* 0x0010: Invalid Address register */

    /* DMA */
    uint32_t dma_regs[8][4];
    uint32_t dma_tl_base; /* 0x0018: DMA transl. table base */
    uint32_t dma_tl_limit; /* 0x0020: DMA transl. table limit */

    /* cache */
A
aurel32 已提交
71
    uint32_t cache_maint; /* 0x0030: Cache Maintenance */
A
aurel32 已提交
72 73 74 75 76 77
    uint32_t remote_failed_address; /* 0x0038: Remote Failed Address */
    uint32_t memory_failed_address; /* 0x0040: Memory Failed Address */
    uint32_t cache_ptag; /* 0x0048: I/O Cache Physical Tag */
    uint32_t cache_ltag; /* 0x0050: I/O Cache Logical Tag */
    uint32_t cache_bmask; /* 0x0058: I/O Cache Byte Mask */

A
aurel32 已提交
78
    uint32_t nmi_interrupt; /* 0x0200: interrupt source */
79
    uint32_t memory_refresh_rate; /* 0x0210: memory refresh rate */
A
aurel32 已提交
80
    uint32_t nvram_protect; /* 0x0220: NV ram protect register */
A
aurel32 已提交
81
    uint32_t rem_speed[16];
A
aurel32 已提交
82 83 84 85 86 87 88 89 90
    uint32_t imr_jazz; /* Local bus int enable mask */
    uint32_t isr_jazz; /* Local bus int source */

    /* timer */
    QEMUTimer *periodic_timer;
    uint32_t itr; /* Interval timer reload */

    qemu_irq timer_irq;
    qemu_irq jazz_bus_irq;
A
Avi Kivity 已提交
91

92
    /* whole DMA memory region, root of DMA address space */
93
    IOMMUMemoryRegion dma_mr;
94 95
    AddressSpace dma_as;

A
Avi Kivity 已提交
96 97
    MemoryRegion iomem_chipset;
    MemoryRegion iomem_jazzio;
A
aurel32 已提交
98 99 100 101
} rc4030State;

static void set_next_tick(rc4030State *s)
{
102
    uint32_t tm_hz;
103
    qemu_irq_lower(s->timer_irq);
A
aurel32 已提交
104

105
    tm_hz = 1000 / (s->itr + 1);
A
aurel32 已提交
106

107
    timer_mod(s->periodic_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
108
                   NANOSECONDS_PER_SECOND / tm_hz);
A
aurel32 已提交
109 110 111
}

/* called for accesses to rc4030 */
112
static uint64_t rc4030_read(void *opaque, hwaddr addr, unsigned int size)
A
aurel32 已提交
113 114 115 116 117 118 119 120 121 122
{
    rc4030State *s = opaque;
    uint32_t val;

    addr &= 0x3fff;
    switch (addr & ~0x3) {
    /* Global config register */
    case 0x0000:
        val = s->config;
        break;
A
aurel32 已提交
123 124 125 126
    /* Revision register */
    case 0x0008:
        val = s->revision;
        break;
A
aurel32 已提交
127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
    /* Invalid Address register */
    case 0x0010:
        val = s->invalid_address_register;
        break;
    /* DMA transl. table base */
    case 0x0018:
        val = s->dma_tl_base;
        break;
    /* DMA transl. table limit */
    case 0x0020:
        val = s->dma_tl_limit;
        break;
    /* Remote Failed Address */
    case 0x0038:
        val = s->remote_failed_address;
        break;
    /* Memory Failed Address */
    case 0x0040:
        val = s->memory_failed_address;
        break;
    /* I/O Cache Byte Mask */
    case 0x0058:
        val = s->cache_bmask;
        /* HACK */
        if (s->cache_bmask == (uint32_t)-1)
            s->cache_bmask = 0;
        break;
    /* Remote Speed Registers */
    case 0x0070:
    case 0x0078:
    case 0x0080:
    case 0x0088:
    case 0x0090:
    case 0x0098:
    case 0x00a0:
    case 0x00a8:
    case 0x00b0:
    case 0x00b8:
    case 0x00c0:
    case 0x00c8:
    case 0x00d0:
    case 0x00d8:
    case 0x00e0:
A
aurel32 已提交
170
    case 0x00e8:
A
aurel32 已提交
171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202
        val = s->rem_speed[(addr - 0x0070) >> 3];
        break;
    /* DMA channel base address */
    case 0x0100:
    case 0x0108:
    case 0x0110:
    case 0x0118:
    case 0x0120:
    case 0x0128:
    case 0x0130:
    case 0x0138:
    case 0x0140:
    case 0x0148:
    case 0x0150:
    case 0x0158:
    case 0x0160:
    case 0x0168:
    case 0x0170:
    case 0x0178:
    case 0x0180:
    case 0x0188:
    case 0x0190:
    case 0x0198:
    case 0x01a0:
    case 0x01a8:
    case 0x01b0:
    case 0x01b8:
    case 0x01c0:
    case 0x01c8:
    case 0x01d0:
    case 0x01d8:
    case 0x01e0:
203
    case 0x01e8:
A
aurel32 已提交
204 205 206 207 208 209 210 211
    case 0x01f0:
    case 0x01f8:
        {
            int entry = (addr - 0x0100) >> 5;
            int idx = (addr & 0x1f) >> 3;
            val = s->dma_regs[entry][idx];
        }
        break;
A
aurel32 已提交
212 213 214 215 216
    /* Interrupt source */
    case 0x0200:
        val = s->nmi_interrupt;
        break;
    /* Error type */
A
aurel32 已提交
217
    case 0x0208:
218
        val = 0;
A
aurel32 已提交
219
        break;
220
    /* Memory refresh rate */
A
aurel32 已提交
221
    case 0x0210:
222
        val = s->memory_refresh_rate;
A
aurel32 已提交
223 224 225 226 227 228 229
        break;
    /* NV ram protect register */
    case 0x0220:
        val = s->nvram_protect;
        break;
    /* Interval timer count */
    case 0x0230:
230
        val = 0;
A
aurel32 已提交
231 232
        qemu_irq_lower(s->timer_irq);
        break;
A
aurel32 已提交
233
    /* EISA interrupt */
A
aurel32 已提交
234
    case 0x0238:
A
aurel32 已提交
235
        val = 7; /* FIXME: should be read from EISA controller */
A
aurel32 已提交
236 237
        break;
    default:
238 239
        qemu_log_mask(LOG_GUEST_ERROR,
                      "rc4030: invalid read at 0x%x", (int)addr);
A
aurel32 已提交
240 241 242 243
        val = 0;
        break;
    }

244
    if ((addr & ~3) != 0x230) {
245
        trace_rc4030_read(addr, val);
246
    }
A
aurel32 已提交
247 248 249 250

    return val;
}

251 252
static void rc4030_write(void *opaque, hwaddr addr, uint64_t data,
                         unsigned int size)
A
aurel32 已提交
253 254
{
    rc4030State *s = opaque;
255
    uint32_t val = data;
A
aurel32 已提交
256 257
    addr &= 0x3fff;

258
    trace_rc4030_write(addr, val);
A
aurel32 已提交
259 260 261 262 263 264 265 266

    switch (addr & ~0x3) {
    /* Global config register */
    case 0x0000:
        s->config = val;
        break;
    /* DMA transl. table base */
    case 0x0018:
267
        s->dma_tl_base = val;
A
aurel32 已提交
268 269 270
        break;
    /* DMA transl. table limit */
    case 0x0020:
271
        s->dma_tl_limit = val;
A
aurel32 已提交
272
        break;
273 274 275 276 277
    /* DMA transl. table invalidated */
    case 0x0028:
        break;
    /* Cache Maintenance */
    case 0x0030:
A
aurel32 已提交
278
        s->cache_maint = val;
279
        break;
A
aurel32 已提交
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
    /* I/O Cache Physical Tag */
    case 0x0048:
        s->cache_ptag = val;
        break;
    /* I/O Cache Logical Tag */
    case 0x0050:
        s->cache_ltag = val;
        break;
    /* I/O Cache Byte Mask */
    case 0x0058:
        s->cache_bmask |= val; /* HACK */
        break;
    /* I/O Cache Buffer Window */
    case 0x0060:
        /* HACK */
        if (s->cache_ltag == 0x80000001 && s->cache_bmask == 0xf0f0f0f) {
A
Avi Kivity 已提交
296
            hwaddr dest = s->cache_ptag & ~0x1;
A
aurel32 已提交
297
            dest += (s->cache_maint & 0x3) << 3;
298
            cpu_physical_memory_write(dest, &val, 4);
A
aurel32 已提交
299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
        }
        break;
    /* Remote Speed Registers */
    case 0x0070:
    case 0x0078:
    case 0x0080:
    case 0x0088:
    case 0x0090:
    case 0x0098:
    case 0x00a0:
    case 0x00a8:
    case 0x00b0:
    case 0x00b8:
    case 0x00c0:
    case 0x00c8:
    case 0x00d0:
    case 0x00d8:
    case 0x00e0:
A
aurel32 已提交
317
    case 0x00e8:
A
aurel32 已提交
318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
        s->rem_speed[(addr - 0x0070) >> 3] = val;
        break;
    /* DMA channel base address */
    case 0x0100:
    case 0x0108:
    case 0x0110:
    case 0x0118:
    case 0x0120:
    case 0x0128:
    case 0x0130:
    case 0x0138:
    case 0x0140:
    case 0x0148:
    case 0x0150:
    case 0x0158:
    case 0x0160:
    case 0x0168:
    case 0x0170:
    case 0x0178:
    case 0x0180:
    case 0x0188:
    case 0x0190:
    case 0x0198:
    case 0x01a0:
    case 0x01a8:
    case 0x01b0:
    case 0x01b8:
    case 0x01c0:
    case 0x01c8:
    case 0x01d0:
    case 0x01d8:
    case 0x01e0:
350
    case 0x01e8:
A
aurel32 已提交
351 352 353 354 355 356 357 358
    case 0x01f0:
    case 0x01f8:
        {
            int entry = (addr - 0x0100) >> 5;
            int idx = (addr & 0x1f) >> 3;
            s->dma_regs[entry][idx] = val;
        }
        break;
359
    /* Memory refresh rate */
A
aurel32 已提交
360
    case 0x0210:
361
        s->memory_refresh_rate = val;
A
aurel32 已提交
362 363 364
        break;
    /* Interval timer reload */
    case 0x0228:
365
        s->itr = val & 0x01FF;
A
aurel32 已提交
366 367 368
        qemu_irq_lower(s->timer_irq);
        set_next_tick(s);
        break;
A
aurel32 已提交
369 370 371
    /* EISA interrupt */
    case 0x0238:
        break;
A
aurel32 已提交
372
    default:
373 374 375
        qemu_log_mask(LOG_GUEST_ERROR,
                      "rc4030: invalid write of 0x%02x at 0x%x",
                      val, (int)addr);
A
aurel32 已提交
376 377 378 379
        break;
    }
}

A
Avi Kivity 已提交
380
static const MemoryRegionOps rc4030_ops = {
381 382 383 384
    .read = rc4030_read,
    .write = rc4030_write,
    .impl.min_access_size = 4,
    .impl.max_access_size = 4,
A
Avi Kivity 已提交
385
    .endianness = DEVICE_NATIVE_ENDIAN,
A
aurel32 已提交
386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
};

static void update_jazz_irq(rc4030State *s)
{
    uint16_t pending;

    pending = s->isr_jazz & s->imr_jazz;

    if (pending != 0)
        qemu_irq_raise(s->jazz_bus_irq);
    else
        qemu_irq_lower(s->jazz_bus_irq);
}

static void rc4030_irq_jazz_request(void *opaque, int irq, int level)
{
    rc4030State *s = opaque;

    if (level) {
        s->isr_jazz |= 1 << irq;
    } else {
        s->isr_jazz &= ~(1 << irq);
    }

    update_jazz_irq(s);
}

static void rc4030_periodic_timer(void *opaque)
{
    rc4030State *s = opaque;

    set_next_tick(s);
    qemu_irq_raise(s->timer_irq);
}

421
static uint64_t jazzio_read(void *opaque, hwaddr addr, unsigned int size)
A
aurel32 已提交
422 423 424 425 426 427 428
{
    rc4030State *s = opaque;
    uint32_t val;
    uint32_t irq;
    addr &= 0xfff;

    switch (addr) {
429
    /* Local bus int source */
A
aurel32 已提交
430 431 432 433 434 435 436 437 438 439 440 441 442 443
    case 0x00: {
        uint32_t pending = s->isr_jazz & s->imr_jazz;
        val = 0;
        irq = 0;
        while (pending) {
            if (pending & 1) {
                val = (irq + 1) << 2;
                break;
            }
            irq++;
            pending >>= 1;
        }
        break;
    }
444 445 446 447
    /* Local bus int enable mask */
    case 0x02:
        val = s->imr_jazz;
        break;
A
aurel32 已提交
448
    default:
449 450
        qemu_log_mask(LOG_GUEST_ERROR,
                      "rc4030/jazzio: invalid read at 0x%x", (int)addr);
451
        val = 0;
452
        break;
A
aurel32 已提交
453 454
    }

455
    trace_jazzio_read(addr, val);
A
aurel32 已提交
456 457 458 459

    return val;
}

460 461
static void jazzio_write(void *opaque, hwaddr addr, uint64_t data,
                         unsigned int size)
A
aurel32 已提交
462 463
{
    rc4030State *s = opaque;
464
    uint32_t val = data;
A
aurel32 已提交
465 466
    addr &= 0xfff;

467
    trace_jazzio_write(addr, val);
A
aurel32 已提交
468 469 470 471

    switch (addr) {
    /* Local bus int enable mask */
    case 0x02:
472 473
        s->imr_jazz = val;
        update_jazz_irq(s);
A
aurel32 已提交
474 475
        break;
    default:
476 477 478
        qemu_log_mask(LOG_GUEST_ERROR,
                      "rc4030/jazzio: invalid write of 0x%02x at 0x%x",
                      val, (int)addr);
A
aurel32 已提交
479 480 481 482
        break;
    }
}

A
Avi Kivity 已提交
483
static const MemoryRegionOps jazzio_ops = {
484 485 486 487
    .read = jazzio_read,
    .write = jazzio_write,
    .impl.min_access_size = 2,
    .impl.max_access_size = 2,
A
Avi Kivity 已提交
488
    .endianness = DEVICE_NATIVE_ENDIAN,
A
aurel32 已提交
489 490
};

491
static IOMMUTLBEntry rc4030_dma_translate(IOMMUMemoryRegion *iommu, hwaddr addr,
492
                                          IOMMUAccessFlags flag)
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522
{
    rc4030State *s = container_of(iommu, rc4030State, dma_mr);
    IOMMUTLBEntry ret = {
        .target_as = &address_space_memory,
        .iova = addr & ~(DMA_PAGESIZE - 1),
        .translated_addr = 0,
        .addr_mask = DMA_PAGESIZE - 1,
        .perm = IOMMU_NONE,
    };
    uint64_t i, entry_address;
    dma_pagetable_entry entry;

    i = addr / DMA_PAGESIZE;
    if (i < s->dma_tl_limit / sizeof(entry)) {
        entry_address = (s->dma_tl_base & 0x7fffffff) + i * sizeof(entry);
        if (address_space_read(ret.target_as, entry_address,
                               MEMTXATTRS_UNSPECIFIED, (unsigned char *)&entry,
                               sizeof(entry)) == MEMTX_OK) {
            ret.translated_addr = entry.frame & ~(DMA_PAGESIZE - 1);
            ret.perm = IOMMU_RW;
        }
    }

    return ret;
}

static const MemoryRegionIOMMUOps rc4030_dma_ops = {
    .translate = rc4030_dma_translate,
};

H
Hervé Poussineau 已提交
523
static void rc4030_reset(DeviceState *dev)
A
aurel32 已提交
524
{
H
Hervé Poussineau 已提交
525
    rc4030State *s = RC4030(dev);
A
aurel32 已提交
526 527
    int i;

528
    s->config = 0x410; /* some boards seem to accept 0x104 too */
A
aurel32 已提交
529
    s->revision = 1;
A
aurel32 已提交
530 531 532 533 534
    s->invalid_address_register = 0;

    memset(s->dma_regs, 0, sizeof(s->dma_regs));

    s->remote_failed_address = s->memory_failed_address = 0;
A
aurel32 已提交
535
    s->cache_maint = 0;
A
aurel32 已提交
536
    s->cache_ptag = s->cache_ltag = 0;
A
aurel32 已提交
537
    s->cache_bmask = 0;
A
aurel32 已提交
538

539
    s->memory_refresh_rate = 0x18186;
A
aurel32 已提交
540 541 542
    s->nvram_protect = 7;
    for (i = 0; i < 15; i++)
        s->rem_speed[i] = 7;
A
aurel32 已提交
543 544
    s->imr_jazz = 0x10; /* XXX: required by firmware, but why? */
    s->isr_jazz = 0;
A
aurel32 已提交
545 546 547 548 549 550 551

    s->itr = 0;

    qemu_irq_lower(s->timer_irq);
    qemu_irq_lower(s->jazz_bus_irq);
}

552
static int rc4030_post_load(void *opaque, int version_id)
553 554 555 556 557 558 559 560 561
{
    rc4030State* s = opaque;

    set_next_tick(s);
    update_jazz_irq(s);

    return 0;
}

562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
static const VMStateDescription vmstate_rc4030 = {
    .name = "rc4030",
    .version_id = 3,
    .post_load = rc4030_post_load,
    .fields = (VMStateField []) {
        VMSTATE_UINT32(config, rc4030State),
        VMSTATE_UINT32(invalid_address_register, rc4030State),
        VMSTATE_UINT32_2DARRAY(dma_regs, rc4030State, 8, 4),
        VMSTATE_UINT32(dma_tl_base, rc4030State),
        VMSTATE_UINT32(dma_tl_limit, rc4030State),
        VMSTATE_UINT32(cache_maint, rc4030State),
        VMSTATE_UINT32(remote_failed_address, rc4030State),
        VMSTATE_UINT32(memory_failed_address, rc4030State),
        VMSTATE_UINT32(cache_ptag, rc4030State),
        VMSTATE_UINT32(cache_ltag, rc4030State),
        VMSTATE_UINT32(cache_bmask, rc4030State),
        VMSTATE_UINT32(memory_refresh_rate, rc4030State),
        VMSTATE_UINT32(nvram_protect, rc4030State),
        VMSTATE_UINT32_ARRAY(rem_speed, rc4030State, 16),
        VMSTATE_UINT32(imr_jazz, rc4030State),
        VMSTATE_UINT32(isr_jazz, rc4030State),
        VMSTATE_UINT32(itr, rc4030State),
        VMSTATE_END_OF_LIST()
    }
};
587

A
aurel32 已提交
588 589 590
static void rc4030_do_dma(void *opaque, int n, uint8_t *buf, int len, int is_write)
{
    rc4030State *s = opaque;
A
Avi Kivity 已提交
591
    hwaddr dma_addr;
A
aurel32 已提交
592 593 594 595 596 597 598 599 600 601 602
    int dev_to_mem;

    s->dma_regs[n][DMA_REG_ENABLE] &= ~(DMA_FLAG_TC_INTR | DMA_FLAG_MEM_INTR | DMA_FLAG_ADDR_INTR);

    /* Check DMA channel consistency */
    dev_to_mem = (s->dma_regs[n][DMA_REG_ENABLE] & DMA_FLAG_MEM_TO_DEV) ? 0 : 1;
    if (!(s->dma_regs[n][DMA_REG_ENABLE] & DMA_FLAG_ENABLE) ||
        (is_write != dev_to_mem)) {
        s->dma_regs[n][DMA_REG_ENABLE] |= DMA_FLAG_MEM_INTR;
        s->nmi_interrupt |= 1 << n;
        return;
603 604
    }

A
aurel32 已提交
605 606 607 608 609 610
    /* Get start address and len */
    if (len > s->dma_regs[n][DMA_REG_COUNT])
        len = s->dma_regs[n][DMA_REG_COUNT];
    dma_addr = s->dma_regs[n][DMA_REG_ADDRESS];

    /* Read/write data at right place */
611 612
    address_space_rw(&s->dma_as, dma_addr, MEMTXATTRS_UNSPECIFIED,
                     buf, len, is_write);
A
aurel32 已提交
613 614 615

    s->dma_regs[n][DMA_REG_ENABLE] |= DMA_FLAG_TC_INTR;
    s->dma_regs[n][DMA_REG_COUNT] -= len;
616 617 618 619 620 621 622
}

struct rc4030DMAState {
    void *opaque;
    int n;
};

A
aurel32 已提交
623
void rc4030_dma_read(void *dma, uint8_t *buf, int len)
624 625 626 627 628
{
    rc4030_dma s = dma;
    rc4030_do_dma(s->opaque, s->n, buf, len, 0);
}

A
aurel32 已提交
629
void rc4030_dma_write(void *dma, uint8_t *buf, int len)
630 631 632 633 634 635 636 637 638 639 640
{
    rc4030_dma s = dma;
    rc4030_do_dma(s->opaque, s->n, buf, len, 1);
}

static rc4030_dma *rc4030_allocate_dmas(void *opaque, int n)
{
    rc4030_dma *s;
    struct rc4030DMAState *p;
    int i;

641 642
    s = (rc4030_dma *)g_malloc0(sizeof(rc4030_dma) * n);
    p = (struct rc4030DMAState *)g_malloc0(sizeof(struct rc4030DMAState) * n);
643 644 645 646 647 648 649 650 651
    for (i = 0; i < n; i++) {
        p->opaque = opaque;
        p->n = i;
        s[i] = p;
        p++;
    }
    return s;
}

H
Hervé Poussineau 已提交
652
static void rc4030_initfn(Object *obj)
A
aurel32 已提交
653
{
H
Hervé Poussineau 已提交
654 655 656
    DeviceState *dev = DEVICE(obj);
    rc4030State *s = RC4030(obj);
    SysBusDevice *sysbus = SYS_BUS_DEVICE(obj);
A
aurel32 已提交
657

H
Hervé Poussineau 已提交
658
    qdev_init_gpio_in(dev, rc4030_irq_jazz_request, 16);
659

H
Hervé Poussineau 已提交
660 661
    sysbus_init_irq(sysbus, &s->timer_irq);
    sysbus_init_irq(sysbus, &s->jazz_bus_irq);
A
aurel32 已提交
662

H
Hervé Poussineau 已提交
663 664 665 666 667 668 669 670 671 672 673
    sysbus_init_mmio(sysbus, &s->iomem_chipset);
    sysbus_init_mmio(sysbus, &s->iomem_jazzio);
}

static void rc4030_realize(DeviceState *dev, Error **errp)
{
    rc4030State *s = RC4030(dev);
    Object *o = OBJECT(dev);

    s->periodic_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
                                     rc4030_periodic_timer, s);
A
aurel32 已提交
674

675
    memory_region_init_io(&s->iomem_chipset, NULL, &rc4030_ops, s,
A
Avi Kivity 已提交
676
                          "rc4030.chipset", 0x300);
677
    memory_region_init_io(&s->iomem_jazzio, NULL, &jazzio_ops, s,
A
Avi Kivity 已提交
678
                          "rc4030.jazzio", 0x00001000);
A
aurel32 已提交
679

680 681
    memory_region_init_iommu(&s->dma_mr, o, &rc4030_dma_ops,
                             "rc4030.dma", UINT32_MAX);
682
    address_space_init(&s->dma_as, MEMORY_REGION(&s->dma_mr), "rc4030-dma");
H
Hervé Poussineau 已提交
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
}

static void rc4030_unrealize(DeviceState *dev, Error **errp)
{
    rc4030State *s = RC4030(dev);

    timer_free(s->periodic_timer);

    address_space_destroy(&s->dma_as);
    object_unparent(OBJECT(&s->dma_mr));
}

static void rc4030_class_init(ObjectClass *klass, void *class_data)
{
    DeviceClass *dc = DEVICE_CLASS(klass);

    dc->realize = rc4030_realize;
    dc->unrealize = rc4030_unrealize;
    dc->reset = rc4030_reset;
702
    dc->vmsd = &vmstate_rc4030;
H
Hervé Poussineau 已提交
703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719
}

static const TypeInfo rc4030_info = {
    .name = TYPE_RC4030,
    .parent = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(rc4030State),
    .instance_init = rc4030_initfn,
    .class_init = rc4030_class_init,
};

static void rc4030_register_types(void)
{
    type_register_static(&rc4030_info);
}

type_init(rc4030_register_types)

720
DeviceState *rc4030_init(rc4030_dma **dmas, IOMMUMemoryRegion **dma_mr)
H
Hervé Poussineau 已提交
721 722 723 724 725 726 727 728 729
{
    DeviceState *dev;

    dev = qdev_create(NULL, TYPE_RC4030);
    qdev_init_nofail(dev);

    *dmas = rc4030_allocate_dmas(dev, 4);
    *dma_mr = &RC4030(dev)->dma_mr;
    return dev;
A
aurel32 已提交
730
}