cpu.h 7.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 *  CRIS virtual CPU header
 *
 *  Copyright (c) 2007 AXIS Communications AB
 *  Written by Edgar E. Iglesias
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
18
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19
 */
20 21 22

#ifndef CRIS_CPU_H
#define CRIS_CPU_H
23

S
Stefan Weil 已提交
24
#include "qemu-common.h"
25
#include "cpu-qom.h"
S
Stefan Weil 已提交
26

27 28
#define TARGET_LONG_BITS 32

29
#define CPUArchState struct CPUCRISState
30

31
#include "exec/cpu-defs.h"
32

E
edgar_igl 已提交
33 34 35 36 37
#define EXCP_NMI        1
#define EXCP_GURU       2
#define EXCP_BUSFAULT   3
#define EXCP_IRQ        4
#define EXCP_BREAK      5
38

39 40 41
/* CRIS-specific interrupt pending bits.  */
#define CPU_INTERRUPT_NMI       CPU_INTERRUPT_TGT_EXT_3

42 43 44 45
/* CRUS CPU device objects interrupt lines.  */
#define CRIS_CPU_IRQ 0
#define CRIS_CPU_NMI 1

E
edgar_igl 已提交
46 47 48 49 50 51 52 53 54 55 56 57 58
/* Register aliases. R0 - R15 */
#define R_FP  8
#define R_SP  14
#define R_ACR 15

/* Support regs, P0 - P15  */
#define PR_BZ  0
#define PR_VR  1
#define PR_PID 2
#define PR_SRS 3
#define PR_WZ  4
#define PR_EXS 5
#define PR_EDA 6
E
Edgar E. Iglesias 已提交
59
#define PR_PREFIX 6    /* On CRISv10 P6 is reserved, we use it as prefix.  */
E
edgar_igl 已提交
60 61 62 63 64
#define PR_MOF 7
#define PR_DZ  8
#define PR_EBP 9
#define PR_ERP 10
#define PR_SRP 11
E
edgar_igl 已提交
65
#define PR_NRP 12
E
edgar_igl 已提交
66 67
#define PR_CCS 13
#define PR_USP 14
68
#define PRV10_BRP 14
E
edgar_igl 已提交
69 70
#define PR_SPC 15

71
/* CPU flags.  */
E
edgar_igl 已提交
72
#define Q_FLAG 0x80000000
73
#define M_FLAG_V32 0x40000000
E
Edgar E. Iglesias 已提交
74
#define PFIX_FLAG 0x800      /* CRISv10 Only.  */
75 76
#define F_FLAG_V10 0x400
#define P_FLAG_V10 0x200
77 78 79
#define S_FLAG 0x200
#define R_FLAG 0x100
#define P_FLAG 0x80
80
#define M_FLAG_V10 0x80
81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
#define U_FLAG 0x40
#define I_FLAG 0x20
#define X_FLAG 0x10
#define N_FLAG 0x08
#define Z_FLAG 0x04
#define V_FLAG 0x02
#define C_FLAG 0x01
#define ALU_FLAGS 0x1F

/* Condition codes.  */
#define CC_CC   0
#define CC_CS   1
#define CC_NE   2
#define CC_EQ   3
#define CC_VC   4
#define CC_VS   5
#define CC_PL   6
#define CC_MI   7
#define CC_LS   8
#define CC_HI   9
#define CC_GE  10
#define CC_LT  11
#define CC_GT  12
#define CC_LE  13
#define CC_A   14
#define CC_P   15

108 109
#define NB_MMU_MODES 2

110 111 112 113 114
typedef struct {
    uint32_t hi;
    uint32_t lo;
} TLBSet;

115 116
typedef struct CPUCRISState {
	uint32_t regs[16];
E
edgar_igl 已提交
117
	/* P0 - P15 are referred to as special registers in the docs.  */
118
	uint32_t pregs[16];
E
edgar_igl 已提交
119

120
	/* Pseudo register for the PC. Not directly accessible on CRIS.  */
121 122
	uint32_t pc;

E
edgar_igl 已提交
123 124 125
	/* Pseudo register for the kernel stack.  */
	uint32_t ksp;

126 127
	/* Branch.  */
	int dslot;
128
	int btaken;
129
	uint32_t btarget;
130 131 132 133 134 135 136 137 138

	/* Condition flag tracking.  */
	uint32_t cc_op;
	uint32_t cc_mask;
	uint32_t cc_dest;
	uint32_t cc_src;
	uint32_t cc_result;
	/* size of the operation, 1 = byte, 2 = word, 4 = dword.  */
	int cc_size;
139
	/* X flag at the time of cc snapshot.  */
140 141
	int cc_x;

E
Edgar E. Iglesias 已提交
142 143
	/* CRIS has certain insns that lockout interrupts.  */
	int locked_irq;
144 145 146 147
	int interrupt_vector;
	int fault_vector;
	int trap_vector;

E
edgar_igl 已提交
148 149 150 151 152 153 154 155 156
	/* FIXME: add a check in the translator to avoid writing to support
	   register sets beyond the 4th. The ISA allows up to 256! but in
	   practice there is no core that implements more than 4.

	   Support function registers are used to control units close to the
	   core. Accesses do not pass down the normal hierarchy.
	*/
	uint32_t sregs[4][16];

157
	/* Linear feedback shift reg in the mmu. Used to provide pseudo
V
Veres Lajos 已提交
158
	   randomness for the 'hint' the mmu gives to sw for choosing valid
159 160 161
	   sets on TLB refills.  */
	uint32_t mmu_rand_lfsr;

E
edgar_igl 已提交
162 163 164 165 166 167
	/*
	 * We just store the stores to the tlbset here for later evaluation
	 * when the hw needs access to them.
	 *
	 * One for I and another for D.
	 */
168
        TLBSet tlbsets[2][4][16];
E
edgar_igl 已提交
169

170 171
        /* Fields up to this point are cleared by a CPU reset */
        struct {} end_reset_fields;
E
Edgar E. Iglesias 已提交
172

173 174 175 176
        CPU_COMMON

        /* Members from load_info on are preserved across resets.  */
        void *load_info;
177 178
} CPUCRISState;

179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
/**
 * CRISCPU:
 * @env: #CPUCRISState
 *
 * A CRIS CPU.
 */
struct CRISCPU {
    /*< private >*/
    CPUState parent_obj;
    /*< public >*/

    CPUCRISState env;
};

static inline CRISCPU *cris_env_get_cpu(CPUCRISState *env)
{
    return container_of(env, CRISCPU, env);
}

#define ENV_GET_CPU(e) CPU(cris_env_get_cpu(e))

#define ENV_OFFSET offsetof(CRISCPU, env)

#ifndef CONFIG_USER_ONLY
extern const struct VMStateDescription vmstate_cris_cpu;
#endif

void cris_cpu_do_interrupt(CPUState *cpu);
void crisv10_cpu_do_interrupt(CPUState *cpu);
bool cris_cpu_exec_interrupt(CPUState *cpu, int int_req);

void cris_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
                         int flags);

hwaddr cris_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);

int crisv10_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
int cris_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
int cris_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
A
Andreas Färber 已提交
218

219 220 221 222 223 224
/* you can call this signal handler from your SIGBUS and SIGSEGV
   signal handlers to inform the virtual CPU of exceptions. non zero
   is returned if the signal was handled by the virtual CPU.  */
int cpu_cris_signal_handler(int host_signum, void *pinfo,
                           void *puc);

225 226 227
void cris_initialize_tcg(void);
void cris_initialize_crisv10_tcg(void);

228 229 230 231 232 233 234
/* Instead of computing the condition codes after each CRIS instruction,
 * QEMU just stores one operand (called CC_SRC), the result
 * (called CC_DEST) and the type of operation (called CC_OP). When the
 * condition codes are needed, the condition codes can be calculated
 * using this information. Condition codes are not generated if they
 * are only needed for conditional branches.
 */
235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250
enum {
    CC_OP_DYNAMIC, /* Use env->cc_op  */
    CC_OP_FLAGS,
    CC_OP_CMP,
    CC_OP_MOVE,
    CC_OP_ADD,
    CC_OP_ADDC,
    CC_OP_MCP,
    CC_OP_ADDU,
    CC_OP_SUB,
    CC_OP_SUBU,
    CC_OP_NEG,
    CC_OP_BTST,
    CC_OP_MULS,
    CC_OP_MULU,
    CC_OP_DSTEP,
E
Edgar E. Iglesias 已提交
251
    CC_OP_MSTEP,
252 253 254 255 256 257 258 259 260 261 262 263 264
    CC_OP_BOUND,

    CC_OP_OR,
    CC_OP_AND,
    CC_OP_XOR,
    CC_OP_LSL,
    CC_OP_LSR,
    CC_OP_ASR,
    CC_OP_LZ
};

/* CRIS uses 8k pages.  */
#define TARGET_PAGE_BITS 13
P
pbrook 已提交
265
#define MMAP_SHIFT TARGET_PAGE_BITS
266

267 268 269
#define TARGET_PHYS_ADDR_SPACE_BITS 32
#define TARGET_VIRT_ADDR_SPACE_BITS 32

270
#define cpu_init(cpu_model) cpu_generic_init(TYPE_CRIS_CPU, cpu_model)
271

272 273 274
#define CRIS_CPU_TYPE_SUFFIX "-" TYPE_CRIS_CPU
#define CRIS_CPU_TYPE_NAME(name) (name CRIS_CPU_TYPE_SUFFIX)

275 276
#define cpu_signal_handler cpu_cris_signal_handler

277 278 279 280
/* MMU modes definitions */
#define MMU_MODE0_SUFFIX _kernel
#define MMU_MODE1_SUFFIX _user
#define MMU_USER_IDX 1
281
static inline int cpu_mmu_index (CPUCRISState *env, bool ifetch)
282
{
E
edgar_igl 已提交
283
	return !!(env->pregs[PR_CCS] & U_FLAG);
284 285
}

286
int cris_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
287
                              int mmu_idx);
E
edgar_igl 已提交
288

289
/* Support function regs.  */
290
#define SFR_RW_GC_CFG      0][0
E
edgar_igl 已提交
291 292 293 294 295 296 297
#define SFR_RW_MM_CFG      env->pregs[PR_SRS]][0
#define SFR_RW_MM_KBASE_LO env->pregs[PR_SRS]][1
#define SFR_RW_MM_KBASE_HI env->pregs[PR_SRS]][2
#define SFR_R_MM_CAUSE     env->pregs[PR_SRS]][3
#define SFR_RW_MM_TLB_SEL  env->pregs[PR_SRS]][4
#define SFR_RW_MM_TLB_LO   env->pregs[PR_SRS]][5
#define SFR_RW_MM_TLB_HI   env->pregs[PR_SRS]][6
298

299
#include "exec/cpu-all.h"
300

301
static inline void cpu_get_tb_cpu_state(CPUCRISState *env, target_ulong *pc,
302
                                        target_ulong *cs_base, uint32_t *flags)
303 304 305 306
{
    *pc = env->pc;
    *cs_base = 0;
    *flags = env->dslot |
E
Edgar E. Iglesias 已提交
307 308
            (env->pregs[PR_CCS] & (S_FLAG | P_FLAG | U_FLAG
				     | X_FLAG | PFIX_FLAG));
309 310
}

311
#define cpu_list cris_cpu_list
312
void cris_cpu_list(FILE *f, fprintf_function cpu_fprintf);
313

314
#endif