acpi-build.c 98.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/* Support for generating ACPI tables and passing them to Guests
 *
 * Copyright (C) 2008-2010  Kevin O'Connor <kevin@koconnor.net>
 * Copyright (C) 2006 Fabrice Bellard
 * Copyright (C) 2013 Red Hat Inc
 *
 * Author: Michael S. Tsirkin <mst@redhat.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.

 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.

 * You should have received a copy of the GNU General Public License along
 * with this program; if not, see <http://www.gnu.org/licenses/>.
 */

P
Peter Maydell 已提交
23
#include "qemu/osdep.h"
24
#include "qapi/error.h"
25 26 27
#include "acpi-build.h"
#include "qemu-common.h"
#include "qemu/bitmap.h"
28
#include "qemu/error-report.h"
29 30 31 32 33
#include "hw/pci/pci.h"
#include "qom/cpu.h"
#include "hw/i386/pc.h"
#include "target-i386/cpu.h"
#include "hw/timer/hpet.h"
34
#include "hw/acpi/acpi-defs.h"
35
#include "hw/acpi/acpi.h"
36
#include "hw/acpi/cpu.h"
37
#include "hw/nvram/fw_cfg.h"
38
#include "hw/acpi/bios-linker-loader.h"
39
#include "hw/loader.h"
G
Gabriel L. Somlo 已提交
40
#include "hw/isa/isa.h"
41
#include "hw/block/fdc.h"
42
#include "hw/acpi/memory_hotplug.h"
S
Stefan Berger 已提交
43 44
#include "sysemu/tpm.h"
#include "hw/acpi/tpm.h"
S
Stefan Berger 已提交
45
#include "sysemu/tpm_backend.h"
46
#include "hw/timer/mc146818rtc_regs.h"
47
#include "sysemu/numa.h"
48 49 50

/* Supported chipsets: */
#include "hw/acpi/piix4.h"
51
#include "hw/acpi/pcihp.h"
52 53 54
#include "hw/i386/ich9.h"
#include "hw/pci/pci_bus.h"
#include "hw/pci-host/q35.h"
55
#include "hw/i386/x86-iommu.h"
56
#include "hw/timer/hpet.h"
57

58 59
#include "hw/acpi/aml-build.h"

60 61
#include "qapi/qmp/qint.h"
#include "qom/qom-qobject.h"
62
#include "hw/i386/x86-iommu.h"
63

C
Corey Minyard 已提交
64 65
#include "hw/acpi/ipmi.h"

66 67 68 69 70 71 72 73
/* These are used to size the ACPI tables for -M pc-i440fx-1.7 and
 * -M pc-i440fx-2.0.  Even if the actual amount of AML generated grows
 * a little bit, there should be plenty of free space since the DSDT
 * shrunk by ~1.5k between QEMU 2.0 and QEMU 2.1.
 */
#define ACPI_BUILD_LEGACY_CPU_AML_SIZE    97
#define ACPI_BUILD_ALIGN_SIZE             0x1000

74
#define ACPI_BUILD_TABLE_SIZE             0x20000
75

76 77 78 79 80 81 82 83
/* #define DEBUG_ACPI_BUILD */
#ifdef DEBUG_ACPI_BUILD
#define ACPI_BUILD_DPRINTF(fmt, ...)        \
    do {printf("ACPI_BUILD: " fmt, ## __VA_ARGS__); } while (0)
#else
#define ACPI_BUILD_DPRINTF(fmt, ...)
#endif

84 85 86
/* Default IOAPIC ID */
#define ACPI_BUILD_IOAPIC_ID 0x0

87 88 89 90 91 92 93 94
typedef struct AcpiMcfgInfo {
    uint64_t mcfg_base;
    uint32_t mcfg_size;
} AcpiMcfgInfo;

typedef struct AcpiPmInfo {
    bool s3_disabled;
    bool s4_disabled;
95
    bool pcihp_bridge_en;
96 97 98 99 100 101 102
    uint8_t s4_val;
    uint16_t sci_int;
    uint8_t acpi_enable_cmd;
    uint8_t acpi_disable_cmd;
    uint32_t gpe0_blk;
    uint32_t gpe0_blk_len;
    uint32_t io_base;
103
    uint16_t cpu_hp_io_base;
104 105
    uint16_t mem_hp_io_base;
    uint16_t mem_hp_io_len;
106 107
    uint16_t pcihp_io_base;
    uint16_t pcihp_io_len;
108 109 110
} AcpiPmInfo;

typedef struct AcpiMiscInfo {
111
    bool is_piix4;
112
    bool has_hpet;
S
Stefan Berger 已提交
113
    TPMVersion tpm_version;
114 115 116
    const unsigned char *dsdt_code;
    unsigned dsdt_size;
    uint16_t pvpanic_port;
117
    uint16_t applesmc_io_base;
118 119
} AcpiMiscInfo;

120 121 122 123
typedef struct AcpiBuildPciBusHotplugState {
    GArray *device_table;
    GArray *notify_table;
    struct AcpiBuildPciBusHotplugState *parent;
124
    bool pcihp_bridge_en;
125 126
} AcpiBuildPciBusHotplugState;

127 128 129 130 131 132 133
static void acpi_get_pm_info(AcpiPmInfo *pm)
{
    Object *piix = piix4_pm_find();
    Object *lpc = ich9_lpc_find();
    Object *obj = NULL;
    QObject *o;

134
    pm->cpu_hp_io_base = 0;
135 136
    pm->pcihp_io_base = 0;
    pm->pcihp_io_len = 0;
137 138
    if (piix) {
        obj = piix;
139
        pm->cpu_hp_io_base = PIIX4_CPU_HOTPLUG_IO_BASE;
140 141 142 143
        pm->pcihp_io_base =
            object_property_get_int(obj, ACPI_PCIHP_IO_BASE_PROP, NULL);
        pm->pcihp_io_len =
            object_property_get_int(obj, ACPI_PCIHP_IO_LEN_PROP, NULL);
144 145 146
    }
    if (lpc) {
        obj = lpc;
147
        pm->cpu_hp_io_base = ICH9_CPU_HOTPLUG_IO_BASE;
148 149 150
    }
    assert(obj);

151 152 153
    pm->mem_hp_io_base = ACPI_MEMORY_HOTPLUG_BASE;
    pm->mem_hp_io_len = ACPI_MEMORY_HOTPLUG_IO_LEN;

154 155 156 157 158 159 160
    /* Fill in optional s3/s4 related properties */
    o = object_property_get_qobject(obj, ACPI_PM_PROP_S3_DISABLED, NULL);
    if (o) {
        pm->s3_disabled = qint_get_int(qobject_to_qint(o));
    } else {
        pm->s3_disabled = false;
    }
161
    qobject_decref(o);
162 163 164 165 166 167
    o = object_property_get_qobject(obj, ACPI_PM_PROP_S4_DISABLED, NULL);
    if (o) {
        pm->s4_disabled = qint_get_int(qobject_to_qint(o));
    } else {
        pm->s4_disabled = false;
    }
168
    qobject_decref(o);
169 170 171 172 173 174
    o = object_property_get_qobject(obj, ACPI_PM_PROP_S4_VAL, NULL);
    if (o) {
        pm->s4_val = qint_get_int(qobject_to_qint(o));
    } else {
        pm->s4_val = false;
    }
175
    qobject_decref(o);
176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191

    /* Fill in mandatory properties */
    pm->sci_int = object_property_get_int(obj, ACPI_PM_PROP_SCI_INT, NULL);

    pm->acpi_enable_cmd = object_property_get_int(obj,
                                                  ACPI_PM_PROP_ACPI_ENABLE_CMD,
                                                  NULL);
    pm->acpi_disable_cmd = object_property_get_int(obj,
                                                  ACPI_PM_PROP_ACPI_DISABLE_CMD,
                                                  NULL);
    pm->io_base = object_property_get_int(obj, ACPI_PM_PROP_PM_IO_BASE,
                                          NULL);
    pm->gpe0_blk = object_property_get_int(obj, ACPI_PM_PROP_GPE0_BLK,
                                           NULL);
    pm->gpe0_blk_len = object_property_get_int(obj, ACPI_PM_PROP_GPE0_BLK_LEN,
                                               NULL);
192 193 194
    pm->pcihp_bridge_en =
        object_property_get_bool(obj, "acpi-pci-hotplug-with-bridge-support",
                                 NULL);
195 196 197 198
}

static void acpi_get_misc_info(AcpiMiscInfo *info)
{
199 200 201 202 203 204 205 206 207 208 209
    Object *piix = piix4_pm_find();
    Object *lpc = ich9_lpc_find();
    assert(!!piix != !!lpc);

    if (piix) {
        info->is_piix4 = true;
    }
    if (lpc) {
        info->is_piix4 = false;
    }

210
    info->has_hpet = hpet_find();
S
Stefan Berger 已提交
211
    info->tpm_version = tpm_get_version();
212
    info->pvpanic_port = pvpanic_port();
213
    info->applesmc_io_base = applesmc_port();
214 215
}

216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
/*
 * Because of the PXB hosts we cannot simply query TYPE_PCI_HOST_BRIDGE.
 * On i386 arch we only have two pci hosts, so we can look only for them.
 */
static Object *acpi_get_i386_pci_host(void)
{
    PCIHostState *host;

    host = OBJECT_CHECK(PCIHostState,
                        object_resolve_path("/machine/i440fx", NULL),
                        TYPE_PCI_HOST_BRIDGE);
    if (!host) {
        host = OBJECT_CHECK(PCIHostState,
                            object_resolve_path("/machine/q35", NULL),
                            TYPE_PCI_HOST_BRIDGE);
    }

    return OBJECT(host);
}

M
Markus Armbruster 已提交
236
static void acpi_get_pci_holes(Range *hole, Range *hole64)
237 238 239
{
    Object *pci_host;

240
    pci_host = acpi_get_i386_pci_host();
241 242
    g_assert(pci_host);

243 244 245 246 247 248 249 250 251 252 253 254 255 256
    range_set_bounds1(hole,
                      object_property_get_int(pci_host,
                                              PCI_HOST_PROP_PCI_HOLE_START,
                                              NULL),
                      object_property_get_int(pci_host,
                                              PCI_HOST_PROP_PCI_HOLE_END,
                                              NULL));
    range_set_bounds1(hole64,
                      object_property_get_int(pci_host,
                                              PCI_HOST_PROP_PCI_HOLE64_START,
                                              NULL),
                      object_property_get_int(pci_host,
                                              PCI_HOST_PROP_PCI_HOLE64_END,
                                              NULL));
257 258 259 260 261 262 263 264 265
}

#define ACPI_PORT_SMI_CMD           0x00b2 /* TODO: this is APM_CNT_IOPORT */

static void acpi_align_size(GArray *blob, unsigned align)
{
    /* Align size to multiple of given size. This reduces the chance
     * we need to change size in the future (breaking cross version migration).
     */
266
    g_array_set_size(blob, ROUND_UP(acpi_data_len(blob), align));
267 268 269 270
}

/* FACS */
static void
271
build_facs(GArray *table_data, BIOSLinker *linker)
272 273
{
    AcpiFacsDescriptorRev1 *facs = acpi_data_push(table_data, sizeof *facs);
274
    memcpy(&facs->signature, "FACS", 4);
275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
    facs->length = cpu_to_le32(sizeof(*facs));
}

/* Load chipset information in FADT */
static void fadt_setup(AcpiFadtDescriptorRev1 *fadt, AcpiPmInfo *pm)
{
    fadt->model = 1;
    fadt->reserved1 = 0;
    fadt->sci_int = cpu_to_le16(pm->sci_int);
    fadt->smi_cmd = cpu_to_le32(ACPI_PORT_SMI_CMD);
    fadt->acpi_enable = pm->acpi_enable_cmd;
    fadt->acpi_disable = pm->acpi_disable_cmd;
    /* EVT, CNT, TMR offset matches hw/acpi/core.c */
    fadt->pm1a_evt_blk = cpu_to_le32(pm->io_base);
    fadt->pm1a_cnt_blk = cpu_to_le32(pm->io_base + 0x04);
    fadt->pm_tmr_blk = cpu_to_le32(pm->io_base + 0x08);
    fadt->gpe0_blk = cpu_to_le32(pm->gpe0_blk);
    /* EVT, CNT, TMR length matches hw/acpi/core.c */
    fadt->pm1_evt_len = 4;
    fadt->pm1_cnt_len = 2;
    fadt->pm_tmr_len = 4;
    fadt->gpe0_blk_len = pm->gpe0_blk_len;
    fadt->plvl2_lat = cpu_to_le16(0xfff); /* C2 state not supported */
    fadt->plvl3_lat = cpu_to_le16(0xfff); /* C3 state not supported */
    fadt->flags = cpu_to_le32((1 << ACPI_FADT_F_WBINVD) |
                              (1 << ACPI_FADT_F_PROC_C1) |
                              (1 << ACPI_FADT_F_SLP_BUTTON) |
                              (1 << ACPI_FADT_F_RTC_S4));
    fadt->flags |= cpu_to_le32(1 << ACPI_FADT_F_USE_PLATFORM_CLOCK);
304 305 306 307 308 309
    /* APIC destination mode ("Flat Logical") has an upper limit of 8 CPUs
     * For more than 8 CPUs, "Clustered Logical" mode has to be used
     */
    if (max_cpus > 8) {
        fadt->flags |= cpu_to_le32(1 << ACPI_FADT_F_FORCE_APIC_CLUSTER_MODEL);
    }
310
    fadt->century = RTC_CENTURY;
311 312 313 314 315
}


/* FADT */
static void
316
build_fadt(GArray *table_data, BIOSLinker *linker, AcpiPmInfo *pm,
317
           unsigned facs_tbl_offset, unsigned dsdt_tbl_offset,
318
           const char *oem_id, const char *oem_table_id)
319 320
{
    AcpiFadtDescriptorRev1 *fadt = acpi_data_push(table_data, sizeof(*fadt));
321 322
    unsigned fw_ctrl_offset = (char *)&fadt->firmware_ctrl - table_data->data;
    unsigned dsdt_entry_offset = (char *)&fadt->dsdt - table_data->data;
323 324

    /* FACS address to be filled by Guest linker */
325 326 327
    bios_linker_loader_add_pointer(linker,
        ACPI_BUILD_TABLE_FILE, fw_ctrl_offset, sizeof(fadt->firmware_ctrl),
        ACPI_BUILD_TABLE_FILE, facs_tbl_offset);
328 329 330

    /* DSDT address to be filled by Guest linker */
    fadt_setup(fadt, pm);
331 332 333
    bios_linker_loader_add_pointer(linker,
        ACPI_BUILD_TABLE_FILE, dsdt_entry_offset, sizeof(fadt->dsdt),
        ACPI_BUILD_TABLE_FILE, dsdt_tbl_offset);
334 335

    build_header(linker, table_data,
336
                 (void *)fadt, "FACP", sizeof(*fadt), 1, oem_id, oem_table_id);
337 338
}

339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362
void pc_madt_cpu_entry(AcpiDeviceIf *adev, int uid,
                       CPUArchIdList *apic_ids, GArray *entry)
{
    int apic_id;
    AcpiMadtProcessorApic *apic = acpi_data_push(entry, sizeof *apic);

    apic_id = apic_ids->cpus[uid].arch_id;
    apic->type = ACPI_APIC_PROCESSOR;
    apic->length = sizeof(*apic);
    apic->processor_id = uid;
    apic->local_apic_id = apic_id;
    if (apic_ids->cpus[uid].cpu != NULL) {
        apic->flags = cpu_to_le32(1);
    } else {
        /* ACPI spec says that LAPIC entry for non present
         * CPU may be omitted from MADT or it must be marked
         * as disabled. However omitting non present CPU from
         * MADT breaks hotplug on linux. So possible CPUs
         * should be put in MADT but kept disabled.
         */
        apic->flags = cpu_to_le32(0);
    }
}

363
static void
364
build_madt(GArray *table_data, BIOSLinker *linker, PCMachineState *pcms)
365
{
366 367
    MachineClass *mc = MACHINE_GET_CLASS(pcms);
    CPUArchIdList *apic_ids = mc->possible_cpu_arch_ids(MACHINE(pcms));
368
    int madt_start = table_data->len;
369 370
    AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_GET_CLASS(pcms->acpi_dev);
    AcpiDeviceIf *adev = ACPI_DEVICE_IF(pcms->acpi_dev);
371 372 373 374 375 376 377 378 379 380 381

    AcpiMultipleApicTable *madt;
    AcpiMadtIoApic *io_apic;
    AcpiMadtIntsrcovr *intsrcovr;
    AcpiMadtLocalNmi *local_nmi;
    int i;

    madt = acpi_data_push(table_data, sizeof *madt);
    madt->local_apic_address = cpu_to_le32(APIC_DEFAULT_ADDRESS);
    madt->flags = cpu_to_le32(1);

382
    for (i = 0; i < apic_ids->len; i++) {
383
        adevc->madt_cpu(adev, i, apic_ids, table_data);
384
    }
385 386
    g_free(apic_ids);

387 388 389 390 391 392 393
    io_apic = acpi_data_push(table_data, sizeof *io_apic);
    io_apic->type = ACPI_APIC_IO;
    io_apic->length = sizeof(*io_apic);
    io_apic->io_apic_id = ACPI_BUILD_IOAPIC_ID;
    io_apic->address = cpu_to_le32(IO_APIC_DEFAULT_ADDRESS);
    io_apic->interrupt = cpu_to_le32(0);

394
    if (pcms->apic_xrupt_override) {
395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
        intsrcovr = acpi_data_push(table_data, sizeof *intsrcovr);
        intsrcovr->type   = ACPI_APIC_XRUPT_OVERRIDE;
        intsrcovr->length = sizeof(*intsrcovr);
        intsrcovr->source = 0;
        intsrcovr->gsi    = cpu_to_le32(2);
        intsrcovr->flags  = cpu_to_le16(0); /* conforms to bus specifications */
    }
    for (i = 1; i < 16; i++) {
#define ACPI_BUILD_PCI_IRQS ((1<<5) | (1<<9) | (1<<10) | (1<<11))
        if (!(ACPI_BUILD_PCI_IRQS & (1 << i))) {
            /* No need for a INT source override structure. */
            continue;
        }
        intsrcovr = acpi_data_push(table_data, sizeof *intsrcovr);
        intsrcovr->type   = ACPI_APIC_XRUPT_OVERRIDE;
        intsrcovr->length = sizeof(*intsrcovr);
        intsrcovr->source = i;
        intsrcovr->gsi    = cpu_to_le32(i);
        intsrcovr->flags  = cpu_to_le16(0xd); /* active high, level triggered */
    }

    local_nmi = acpi_data_push(table_data, sizeof *local_nmi);
    local_nmi->type         = ACPI_APIC_LOCAL_NMI;
    local_nmi->length       = sizeof(*local_nmi);
    local_nmi->processor_id = 0xff; /* all processors */
    local_nmi->flags        = cpu_to_le16(0);
    local_nmi->lint         = 1; /* ACPI_LINT1 */

    build_header(linker, table_data,
424
                 (void *)(table_data->data + madt_start), "APIC",
425
                 table_data->len - madt_start, 1, NULL, NULL);
426 427
}

428 429 430 431 432 433 434 435
/* Assign BSEL property to all buses.  In the future, this can be changed
 * to only assign to buses that support hotplug.
 */
static void *acpi_set_bsel(PCIBus *bus, void *opaque)
{
    unsigned *bsel_alloc = opaque;
    unsigned *bus_bsel;

436
    if (qbus_is_hotpluggable(BUS(bus))) {
437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
        bus_bsel = g_malloc(sizeof *bus_bsel);

        *bus_bsel = (*bsel_alloc)++;
        object_property_add_uint32_ptr(OBJECT(bus), ACPI_PCIHP_PROP_BSEL,
                                       bus_bsel, NULL);
    }

    return bsel_alloc;
}

static void acpi_set_pci_info(void)
{
    PCIBus *bus = find_i440fx(); /* TODO: Q35 support */
    unsigned bsel_alloc = 0;

    if (bus) {
        /* Scan all PCI buses. Set property to enable acpi based hotplug. */
        pci_for_each_bus_depth_first(bus, acpi_set_bsel, NULL, &bsel_alloc);
    }
}

458
static void build_append_pcihp_notify_entry(Aml *method, int slot)
459
{
460 461 462
    Aml *if_ctx;
    int32_t devfn = PCI_DEVFN(slot, 0);

463
    if_ctx = aml_if(aml_and(aml_arg(0), aml_int(0x1U << slot), NULL));
464 465
    aml_append(if_ctx, aml_notify(aml_name("S%.02X", devfn), aml_arg(1)));
    aml_append(method, if_ctx);
466 467
}

468
static void build_append_pci_bus_devices(Aml *parent_scope, PCIBus *bus,
469
                                         bool pcihp_bridge_en)
470
{
471
    Aml *dev, *notify_method, *method;
472
    QObject *bsel;
473 474
    PCIBus *sec;
    int i;
475

476 477
    bsel = object_property_get_qobject(OBJECT(bus), ACPI_PCIHP_PROP_BSEL, NULL);
    if (bsel) {
478 479 480
        int64_t bsel_val = qint_get_int(qobject_to_qint(bsel));

        aml_append(parent_scope, aml_name_decl("BSEL", aml_int(bsel_val)));
X
Xiao Guangrong 已提交
481
        notify_method = aml_method("DVNT", 2, AML_NOTSERIALIZED);
482
    }
483

484 485 486 487 488
    for (i = 0; i < ARRAY_SIZE(bus->devices); i += PCI_FUNC_MAX) {
        DeviceClass *dc;
        PCIDeviceClass *pc;
        PCIDevice *pdev = bus->devices[i];
        int slot = PCI_SLOT(i);
489
        bool hotplug_enabled_dev;
490
        bool bridge_in_acpi;
491

492
        if (!pdev) {
493
            if (bsel) { /* add hotplug slots for non present devices */
494 495 496
                dev = aml_device("S%.02X", PCI_DEVFN(slot, 0));
                aml_append(dev, aml_name_decl("_SUN", aml_int(slot)));
                aml_append(dev, aml_name_decl("_ADR", aml_int(slot << 16)));
X
Xiao Guangrong 已提交
497
                method = aml_method("_EJ0", 1, AML_NOTSERIALIZED);
498 499 500 501 502 503 504
                aml_append(method,
                    aml_call2("PCEJ", aml_name("BSEL"), aml_name("_SUN"))
                );
                aml_append(dev, method);
                aml_append(parent_scope, dev);

                build_append_pcihp_notify_entry(notify_method, slot);
505
            }
506 507
            continue;
        }
508

509 510
        pc = PCI_DEVICE_GET_CLASS(pdev);
        dc = DEVICE_GET_CLASS(pdev);
511

512 513 514
        /* When hotplug for bridges is enabled, bridges are
         * described in ACPI separately (see build_pci_bus_end).
         * In this case they aren't themselves hot-pluggable.
515
         * Hotplugged bridges *are* hot-pluggable.
516
         */
517 518 519 520
        bridge_in_acpi = pc->is_bridge && pcihp_bridge_en &&
            !DEVICE(pdev)->hotplugged;

        hotplug_enabled_dev = bsel && dc->hotpluggable && !bridge_in_acpi;
521

522 523
        if (pc->class_id == PCI_CLASS_BRIDGE_ISA) {
            continue;
524 525
        }

526 527 528 529
        /* start to compose PCI slot descriptor */
        dev = aml_device("S%.02X", PCI_DEVFN(slot, 0));
        aml_append(dev, aml_name_decl("_ADR", aml_int(slot << 16)));

530
        if (pc->class_id == PCI_CLASS_DISPLAY_VGA) {
531 532 533
            /* add VGA specific AML methods */
            int s3d;

534
            if (object_dynamic_cast(OBJECT(pdev), "qxl-vga")) {
535
                s3d = 3;
536
            } else {
537
                s3d = 0;
538
            }
539

X
Xiao Guangrong 已提交
540
            method = aml_method("_S1D", 0, AML_NOTSERIALIZED);
541 542 543
            aml_append(method, aml_return(aml_int(0)));
            aml_append(dev, method);

X
Xiao Guangrong 已提交
544
            method = aml_method("_S2D", 0, AML_NOTSERIALIZED);
545 546 547
            aml_append(method, aml_return(aml_int(0)));
            aml_append(dev, method);

X
Xiao Guangrong 已提交
548
            method = aml_method("_S3D", 0, AML_NOTSERIALIZED);
549 550
            aml_append(method, aml_return(aml_int(s3d)));
            aml_append(dev, method);
551
        } else if (hotplug_enabled_dev) {
552 553
            /* add _SUN/_EJ0 to make slot hotpluggable  */
            aml_append(dev, aml_name_decl("_SUN", aml_int(slot)));
554

X
Xiao Guangrong 已提交
555
            method = aml_method("_EJ0", 1, AML_NOTSERIALIZED);
556 557 558 559 560 561 562 563
            aml_append(method,
                aml_call2("PCEJ", aml_name("BSEL"), aml_name("_SUN"))
            );
            aml_append(dev, method);

            if (bsel) {
                build_append_pcihp_notify_entry(notify_method, slot);
            }
564
        } else if (bridge_in_acpi) {
565 566 567 568
            /*
             * device is coldplugged bridge,
             * add child device descriptions into its scope
             */
569 570
            PCIBus *sec_bus = pci_bridge_get_sec_bus(PCI_BRIDGE(pdev));

571
            build_append_pci_bus_devices(dev, sec_bus, pcihp_bridge_en);
572
        }
573 574
        /* slot descriptor has been composed, add it into parent context */
        aml_append(parent_scope, dev);
575 576 577
    }

    if (bsel) {
578
        aml_append(parent_scope, notify_method);
579 580 581 582
    }

    /* Append PCNT method to notify about events on local and child buses.
     * Add unconditionally for root since DSDT expects it.
583
     */
X
Xiao Guangrong 已提交
584
    method = aml_method("PCNT", 0, AML_NOTSERIALIZED);
585

586 587
    /* If bus supports hotplug select it and notify about local events */
    if (bsel) {
588 589 590 591 592 593 594 595
        int64_t bsel_val = qint_get_int(qobject_to_qint(bsel));
        aml_append(method, aml_store(aml_int(bsel_val), aml_name("BNUM")));
        aml_append(method,
            aml_call2("DVNT", aml_name("PCIU"), aml_int(1) /* Device Check */)
        );
        aml_append(method,
            aml_call2("DVNT", aml_name("PCID"), aml_int(3)/* Eject Request */)
        );
596
    }
597

598 599 600
    /* Notify about child bus events in any case */
    if (pcihp_bridge_en) {
        QLIST_FOREACH(sec, &bus->child, sibling) {
601 602
            int32_t devfn = sec->parent_dev->devfn;

603 604 605 606
            if (pci_bus_is_root(sec) || pci_bus_is_express(sec)) {
                continue;
            }

607
            aml_append(method, aml_name("^S%.02X.PCNT", devfn));
608
        }
609
    }
610
    aml_append(parent_scope, method);
611
    qobject_decref(bsel);
612 613
}

614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
/**
 * build_prt_entry:
 * @link_name: link name for PCI route entry
 *
 * build AML package containing a PCI route entry for @link_name
 */
static Aml *build_prt_entry(const char *link_name)
{
    Aml *a_zero = aml_int(0);
    Aml *pkg = aml_package(4);
    aml_append(pkg, a_zero);
    aml_append(pkg, a_zero);
    aml_append(pkg, aml_name("%s", link_name));
    aml_append(pkg, a_zero);
    return pkg;
}

631 632 633 634 635 636 637 638 639 640
/*
 * initialize_route - Initialize the interrupt routing rule
 * through a specific LINK:
 *  if (lnk_idx == idx)
 *      route using link 'link_name'
 */
static Aml *initialize_route(Aml *route, const char *link_name,
                             Aml *lnk_idx, int idx)
{
    Aml *if_ctx = aml_if(aml_equal(lnk_idx, aml_int(idx)));
641
    Aml *pkg = build_prt_entry(link_name);
642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657

    aml_append(if_ctx, aml_store(pkg, route));

    return if_ctx;
}

/*
 * build_prt - Define interrupt rounting rules
 *
 * Returns an array of 128 routes, one for each device,
 * based on device location.
 * The main goal is to equaly distribute the interrupts
 * over the 4 existing ACPI links (works only for i440fx).
 * The hash function is  (slot + pin) & 3 -> "LNK[D|A|B|C]".
 *
 */
658
static Aml *build_prt(bool is_pci0_prt)
659 660 661
{
    Aml *method, *while_ctx, *pin, *res;

X
Xiao Guangrong 已提交
662
    method = aml_method("_PRT", 0, AML_NOTSERIALIZED);
663 664 665 666 667 668 669 670 671 672 673 674 675 676
    res = aml_local(0);
    pin = aml_local(1);
    aml_append(method, aml_store(aml_package(128), res));
    aml_append(method, aml_store(aml_int(0), pin));

    /* while (pin < 128) */
    while_ctx = aml_while(aml_lless(pin, aml_int(128)));
    {
        Aml *slot = aml_local(2);
        Aml *lnk_idx = aml_local(3);
        Aml *route = aml_local(4);

        /* slot = pin >> 2 */
        aml_append(while_ctx,
677
                   aml_store(aml_shiftright(pin, aml_int(2), NULL), slot));
678 679
        /* lnk_idx = (slot + pin) & 3 */
        aml_append(while_ctx,
680 681
            aml_store(aml_and(aml_add(pin, slot, NULL), aml_int(3), NULL),
                      lnk_idx));
682 683 684

        /* route[2] = "LNK[D|A|B|C]", selection based on pin % 3  */
        aml_append(while_ctx, initialize_route(route, "LNKD", lnk_idx, 0));
685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707
        if (is_pci0_prt) {
            Aml *if_device_1, *if_pin_4, *else_pin_4;

            /* device 1 is the power-management device, needs SCI */
            if_device_1 = aml_if(aml_equal(lnk_idx, aml_int(1)));
            {
                if_pin_4 = aml_if(aml_equal(pin, aml_int(4)));
                {
                    aml_append(if_pin_4,
                        aml_store(build_prt_entry("LNKS"), route));
                }
                aml_append(if_device_1, if_pin_4);
                else_pin_4 = aml_else();
                {
                    aml_append(else_pin_4,
                        aml_store(build_prt_entry("LNKA"), route));
                }
                aml_append(if_device_1, else_pin_4);
            }
            aml_append(while_ctx, if_device_1);
        } else {
            aml_append(while_ctx, initialize_route(route, "LNKA", lnk_idx, 1));
        }
708 709 710 711 712
        aml_append(while_ctx, initialize_route(route, "LNKB", lnk_idx, 2));
        aml_append(while_ctx, initialize_route(route, "LNKC", lnk_idx, 3));

        /* route[0] = 0x[slot]FFFF */
        aml_append(while_ctx,
713 714
            aml_store(aml_or(aml_shiftleft(slot, aml_int(16)), aml_int(0xFFFF),
                             NULL),
715 716 717
                      aml_index(route, aml_int(0))));
        /* route[1] = pin & 3 */
        aml_append(while_ctx,
718 719
            aml_store(aml_and(pin, aml_int(3), NULL),
                      aml_index(route, aml_int(1))));
720 721 722 723 724 725 726 727 728 729 730 731
        /* res[pin] = route */
        aml_append(while_ctx, aml_store(route, aml_index(res, pin)));
        /* pin++ */
        aml_append(while_ctx, aml_increment(pin));
    }
    aml_append(method, while_ctx);
    /* return res*/
    aml_append(method, aml_return(res));

    return method;
}

732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
typedef struct CrsRangeEntry {
    uint64_t base;
    uint64_t limit;
} CrsRangeEntry;

static void crs_range_insert(GPtrArray *ranges, uint64_t base, uint64_t limit)
{
    CrsRangeEntry *entry;

    entry = g_malloc(sizeof(*entry));
    entry->base = base;
    entry->limit = limit;

    g_ptr_array_add(ranges, entry);
}

static void crs_range_free(gpointer data)
{
    CrsRangeEntry *entry = (CrsRangeEntry *)data;
    g_free(entry);
}

754 755 756
typedef struct CrsRangeSet {
    GPtrArray *io_ranges;
    GPtrArray *mem_ranges;
757
    GPtrArray *mem_64bit_ranges;
758 759 760 761 762 763
 } CrsRangeSet;

static void crs_range_set_init(CrsRangeSet *range_set)
{
    range_set->io_ranges = g_ptr_array_new_with_free_func(crs_range_free);
    range_set->mem_ranges = g_ptr_array_new_with_free_func(crs_range_free);
764 765
    range_set->mem_64bit_ranges =
            g_ptr_array_new_with_free_func(crs_range_free);
766 767 768 769 770 771
}

static void crs_range_set_free(CrsRangeSet *range_set)
{
    g_ptr_array_free(range_set->io_ranges, true);
    g_ptr_array_free(range_set->mem_ranges, true);
772
    g_ptr_array_free(range_set->mem_64bit_ranges, true);
773 774
}

775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791
static gint crs_range_compare(gconstpointer a, gconstpointer b)
{
     CrsRangeEntry *entry_a = *(CrsRangeEntry **)a;
     CrsRangeEntry *entry_b = *(CrsRangeEntry **)b;

     return (int64_t)entry_a->base - (int64_t)entry_b->base;
}

/*
 * crs_replace_with_free_ranges - given the 'used' ranges within [start - end]
 * interval, computes the 'free' ranges from the same interval.
 * Example: If the input array is { [a1 - a2],[b1 - b2] }, the function
 * will return { [base - a1], [a2 - b1], [b2 - limit] }.
 */
static void crs_replace_with_free_ranges(GPtrArray *ranges,
                                         uint64_t start, uint64_t end)
{
M
Marc-André Lureau 已提交
792
    GPtrArray *free_ranges = g_ptr_array_new();
793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
    uint64_t free_base = start;
    int i;

    g_ptr_array_sort(ranges, crs_range_compare);
    for (i = 0; i < ranges->len; i++) {
        CrsRangeEntry *used = g_ptr_array_index(ranges, i);

        if (free_base < used->base) {
            crs_range_insert(free_ranges, free_base, used->base - 1);
        }

        free_base = used->limit + 1;
    }

    if (free_base < end) {
        crs_range_insert(free_ranges, free_base, end);
    }

    g_ptr_array_set_size(ranges, 0);
    for (i = 0; i < free_ranges->len; i++) {
        g_ptr_array_add(ranges, g_ptr_array_index(free_ranges, i));
    }

M
Marc-André Lureau 已提交
816
    g_ptr_array_free(free_ranges, true);
817 818
}

819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858
/*
 * crs_range_merge - merges adjacent ranges in the given array.
 * Array elements are deleted and replaced with the merged ranges.
 */
static void crs_range_merge(GPtrArray *range)
{
    GPtrArray *tmp =  g_ptr_array_new_with_free_func(crs_range_free);
    CrsRangeEntry *entry;
    uint64_t range_base, range_limit;
    int i;

    if (!range->len) {
        return;
    }

    g_ptr_array_sort(range, crs_range_compare);

    entry = g_ptr_array_index(range, 0);
    range_base = entry->base;
    range_limit = entry->limit;
    for (i = 1; i < range->len; i++) {
        entry = g_ptr_array_index(range, i);
        if (entry->base - 1 == range_limit) {
            range_limit = entry->limit;
        } else {
            crs_range_insert(tmp, range_base, range_limit);
            range_base = entry->base;
            range_limit = entry->limit;
        }
    }
    crs_range_insert(tmp, range_base, range_limit);

    g_ptr_array_set_size(range, 0);
    for (i = 0; i < tmp->len; i++) {
        entry = g_ptr_array_index(tmp, i);
        crs_range_insert(range, entry->base, entry->limit);
    }
    g_ptr_array_free(tmp, true);
}

859
static Aml *build_crs(PCIHostState *host, CrsRangeSet *range_set)
860 861
{
    Aml *crs = aml_resource_template();
862
    CrsRangeSet temp_range_set;
863
    CrsRangeEntry *entry;
864 865 866
    uint8_t max_bus = pci_bus_num(host->bus);
    uint8_t type;
    int devfn;
867
    int i;
868

869
    crs_range_set_init(&temp_range_set);
870 871 872 873 874 875 876 877 878 879 880 881 882 883
    for (devfn = 0; devfn < ARRAY_SIZE(host->bus->devices); devfn++) {
        uint64_t range_base, range_limit;
        PCIDevice *dev = host->bus->devices[devfn];

        if (!dev) {
            continue;
        }

        for (i = 0; i < PCI_NUM_REGIONS; i++) {
            PCIIORegion *r = &dev->io_regions[i];

            range_base = r->addr;
            range_limit = r->addr + r->size - 1;

884 885 886 887 888 889 890 891
            /*
             * Work-around for old bioses
             * that do not support multiple root buses
             */
            if (!range_base || range_base > range_limit) {
                continue;
            }

892
            if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
893 894
                crs_range_insert(temp_range_set.io_ranges,
                                 range_base, range_limit);
895
            } else { /* "memory" */
896 897
                crs_range_insert(temp_range_set.mem_ranges,
                                 range_base, range_limit);
898 899 900 901 902 903 904 905 906 907 908 909
            }
        }

        type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
        if (type == PCI_HEADER_TYPE_BRIDGE) {
            uint8_t subordinate = dev->config[PCI_SUBORDINATE_BUS];
            if (subordinate > max_bus) {
                max_bus = subordinate;
            }

            range_base = pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO);
            range_limit = pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO);
910 911 912 913 914

            /*
             * Work-around for old bioses
             * that do not support multiple root buses
             */
915
            if (range_base && range_base <= range_limit) {
916 917
                crs_range_insert(temp_range_set.io_ranges,
                                 range_base, range_limit);
918
            }
919 920 921 922 923

            range_base =
                pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
            range_limit =
                pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY);
924 925 926 927 928

            /*
             * Work-around for old bioses
             * that do not support multiple root buses
             */
929
            if (range_base && range_base <= range_limit) {
930 931 932 933 934 935 936 937
                uint64_t length = range_limit - range_base + 1;
                if (range_limit <= UINT32_MAX && length <= UINT32_MAX) {
                    crs_range_insert(temp_range_set.mem_ranges,
                                     range_base, range_limit);
                } else {
                    crs_range_insert(temp_range_set.mem_64bit_ranges,
                                     range_base, range_limit);
                }
938
            }
939 940 941 942 943

            range_base =
                pci_bridge_get_base(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
            range_limit =
                pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_MEM_PREFETCH);
944 945 946 947 948

            /*
             * Work-around for old bioses
             * that do not support multiple root buses
             */
949
            if (range_base && range_base <= range_limit) {
950 951 952 953 954 955 956 957
                uint64_t length = range_limit - range_base + 1;
                if (range_limit <= UINT32_MAX && length <= UINT32_MAX) {
                    crs_range_insert(temp_range_set.mem_ranges,
                                     range_base, range_limit);
                } else {
                    crs_range_insert(temp_range_set.mem_64bit_ranges,
                                     range_base, range_limit);
                }
958
            }
959 960 961
        }
    }

962 963 964
    crs_range_merge(temp_range_set.io_ranges);
    for (i = 0; i < temp_range_set.io_ranges->len; i++) {
        entry = g_ptr_array_index(temp_range_set.io_ranges, i);
965 966 967 968 969
        aml_append(crs,
                   aml_word_io(AML_MIN_FIXED, AML_MAX_FIXED,
                               AML_POS_DECODE, AML_ENTIRE_RANGE,
                               0, entry->base, entry->limit, 0,
                               entry->limit - entry->base + 1));
970
        crs_range_insert(range_set->io_ranges, entry->base, entry->limit);
971 972
    }

973 974 975
    crs_range_merge(temp_range_set.mem_ranges);
    for (i = 0; i < temp_range_set.mem_ranges->len; i++) {
        entry = g_ptr_array_index(temp_range_set.mem_ranges, i);
976 977 978 979 980 981
        aml_append(crs,
                   aml_dword_memory(AML_POS_DECODE, AML_MIN_FIXED,
                                    AML_MAX_FIXED, AML_NON_CACHEABLE,
                                    AML_READ_WRITE,
                                    0, entry->base, entry->limit, 0,
                                    entry->limit - entry->base + 1));
982
        crs_range_insert(range_set->mem_ranges, entry->base, entry->limit);
983
    }
984

985 986 987 988 989 990 991 992 993 994 995 996 997
    crs_range_merge(temp_range_set.mem_64bit_ranges);
    for (i = 0; i < temp_range_set.mem_64bit_ranges->len; i++) {
        entry = g_ptr_array_index(temp_range_set.mem_64bit_ranges, i);
        aml_append(crs,
                   aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED,
                                    AML_MAX_FIXED, AML_NON_CACHEABLE,
                                    AML_READ_WRITE,
                                    0, entry->base, entry->limit, 0,
                                    entry->limit - entry->base + 1));
        crs_range_insert(range_set->mem_64bit_ranges,
                         entry->base, entry->limit);
    }

998
    crs_range_set_free(&temp_range_set);
999

1000
    aml_append(crs,
1001
        aml_word_bus_number(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE,
1002 1003 1004 1005 1006 1007 1008 1009 1010
                            0,
                            pci_bus_num(host->bus),
                            max_bus,
                            0,
                            max_bus - pci_bus_num(host->bus) + 1));

    return crs;
}

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
static void build_memory_devices(Aml *sb_scope, int nr_mem,
                                 uint16_t io_base, uint16_t io_len)
{
    int i;
    Aml *scope;
    Aml *crs;
    Aml *field;
    Aml *dev;
    Aml *method;
    Aml *ifctx;

    /* build memory devices */
    assert(nr_mem <= ACPI_MAX_RAM_SLOTS);
1024
    scope = aml_scope("\\_SB.PCI0." MEMORY_HOTPLUG_DEVICE);
1025
    aml_append(scope,
1026
        aml_name_decl(MEMORY_SLOTS_NUMBER, aml_int(nr_mem))
1027 1028 1029 1030 1031 1032 1033 1034 1035
    );

    crs = aml_resource_template();
    aml_append(crs,
        aml_io(AML_DECODE16, io_base, io_base, 0, io_len)
    );
    aml_append(scope, aml_name_decl("_CRS", crs));

    aml_append(scope, aml_operation_region(
1036
        MEMORY_HOTPLUG_IO_REGION, AML_SYSTEM_IO,
1037
        aml_int(io_base), io_len)
1038 1039
    );

1040
    field = aml_field(MEMORY_HOTPLUG_IO_REGION, AML_DWORD_ACC,
1041 1042
                      AML_NOLOCK, AML_PRESERVE);
    aml_append(field, /* read only */
1043
        aml_named_field(MEMORY_SLOT_ADDR_LOW, 32));
1044
    aml_append(field, /* read only */
1045
        aml_named_field(MEMORY_SLOT_ADDR_HIGH, 32));
1046
    aml_append(field, /* read only */
1047
        aml_named_field(MEMORY_SLOT_SIZE_LOW, 32));
1048
    aml_append(field, /* read only */
1049
        aml_named_field(MEMORY_SLOT_SIZE_HIGH, 32));
1050
    aml_append(field, /* read only */
1051
        aml_named_field(MEMORY_SLOT_PROXIMITY, 32));
1052 1053
    aml_append(scope, field);

1054
    field = aml_field(MEMORY_HOTPLUG_IO_REGION, AML_BYTE_ACC,
1055 1056 1057
                      AML_NOLOCK, AML_WRITE_AS_ZEROS);
    aml_append(field, aml_reserved_field(160 /* bits, Offset(20) */));
    aml_append(field, /* 1 if enabled, read only */
1058
        aml_named_field(MEMORY_SLOT_ENABLED, 1));
1059 1060
    aml_append(field,
        /*(read) 1 if has a insert event. (write) 1 to clear event */
1061
        aml_named_field(MEMORY_SLOT_INSERT_EVENT, 1));
1062 1063
    aml_append(field,
        /* (read) 1 if has a remove event. (write) 1 to clear event */
1064
        aml_named_field(MEMORY_SLOT_REMOVE_EVENT, 1));
1065 1066
    aml_append(field,
        /* initiates device eject, write only */
1067
        aml_named_field(MEMORY_SLOT_EJECT, 1));
1068 1069
    aml_append(scope, field);

1070
    field = aml_field(MEMORY_HOTPLUG_IO_REGION, AML_DWORD_ACC,
1071 1072
                      AML_NOLOCK, AML_PRESERVE);
    aml_append(field, /* DIMM selector, write only */
1073
        aml_named_field(MEMORY_SLOT_SLECTOR, 32));
1074
    aml_append(field, /* _OST event code, write only */
1075
        aml_named_field(MEMORY_SLOT_OST_EVENT, 32));
1076
    aml_append(field, /* _OST status code, write only */
1077
        aml_named_field(MEMORY_SLOT_OST_STATUS, 32));
1078 1079 1080 1081
    aml_append(scope, field);
    aml_append(sb_scope, scope);

    for (i = 0; i < nr_mem; i++) {
1082
        #define BASEPATH "\\_SB.PCI0." MEMORY_HOTPLUG_DEVICE "."
1083 1084 1085 1086 1087 1088 1089
        const char *s;

        dev = aml_device("MP%02X", i);
        aml_append(dev, aml_name_decl("_UID", aml_string("0x%02X", i)));
        aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0C80")));

        method = aml_method("_CRS", 0, AML_NOTSERIALIZED);
1090
        s = BASEPATH MEMORY_SLOT_CRS_METHOD;
1091 1092 1093 1094
        aml_append(method, aml_return(aml_call1(s, aml_name("_UID"))));
        aml_append(dev, method);

        method = aml_method("_STA", 0, AML_NOTSERIALIZED);
1095
        s = BASEPATH MEMORY_SLOT_STATUS_METHOD;
1096 1097 1098 1099
        aml_append(method, aml_return(aml_call1(s, aml_name("_UID"))));
        aml_append(dev, method);

        method = aml_method("_PXM", 0, AML_NOTSERIALIZED);
1100
        s = BASEPATH MEMORY_SLOT_PROXIMITY_METHOD;
1101 1102 1103 1104
        aml_append(method, aml_return(aml_call1(s, aml_name("_UID"))));
        aml_append(dev, method);

        method = aml_method("_OST", 3, AML_NOTSERIALIZED);
1105 1106
        s = BASEPATH MEMORY_SLOT_OST_METHOD;

1107 1108 1109 1110 1111 1112
        aml_append(method, aml_return(aml_call4(
            s, aml_name("_UID"), aml_arg(0), aml_arg(1), aml_arg(2)
        )));
        aml_append(dev, method);

        method = aml_method("_EJ0", 1, AML_NOTSERIALIZED);
1113
        s = BASEPATH MEMORY_SLOT_EJECT_METHOD;
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
        aml_append(method, aml_return(aml_call2(
                   s, aml_name("_UID"), aml_arg(0))));
        aml_append(dev, method);

        aml_append(sb_scope, dev);
    }

    /* build Method(MEMORY_SLOT_NOTIFY_METHOD, 2) {
     *     If (LEqual(Arg0, 0x00)) {Notify(MP00, Arg1)} ... }
     */
1124
    method = aml_method(MEMORY_SLOT_NOTIFY_METHOD, 2, AML_NOTSERIALIZED);
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
    for (i = 0; i < nr_mem; i++) {
        ifctx = aml_if(aml_equal(aml_arg(0), aml_int(i)));
        aml_append(ifctx,
            aml_notify(aml_name("MP%.02X", i), aml_arg(1))
        );
        aml_append(method, ifctx);
    }
    aml_append(sb_scope, method);
}

1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
static void build_hpet_aml(Aml *table)
{
    Aml *crs;
    Aml *field;
    Aml *method;
    Aml *if_ctx;
    Aml *scope = aml_scope("_SB");
    Aml *dev = aml_device("HPET");
    Aml *zero = aml_int(0);
    Aml *id = aml_local(0);
    Aml *period = aml_local(1);

    aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0103")));
    aml_append(dev, aml_name_decl("_UID", zero));

    aml_append(dev,
1151 1152
        aml_operation_region("HPTM", AML_SYSTEM_MEMORY, aml_int(HPET_BASE),
                             HPET_LEN));
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
    field = aml_field("HPTM", AML_DWORD_ACC, AML_LOCK, AML_PRESERVE);
    aml_append(field, aml_named_field("VEND", 32));
    aml_append(field, aml_named_field("PRD", 32));
    aml_append(dev, field);

    method = aml_method("_STA", 0, AML_NOTSERIALIZED);
    aml_append(method, aml_store(aml_name("VEND"), id));
    aml_append(method, aml_store(aml_name("PRD"), period));
    aml_append(method, aml_shiftright(id, aml_int(16), id));
    if_ctx = aml_if(aml_lor(aml_equal(id, zero),
                            aml_equal(id, aml_int(0xffff))));
    {
        aml_append(if_ctx, aml_return(zero));
    }
    aml_append(method, if_ctx);

    if_ctx = aml_if(aml_lor(aml_equal(period, zero),
                            aml_lgreater(period, aml_int(100000000))));
    {
        aml_append(if_ctx, aml_return(zero));
    }
    aml_append(method, if_ctx);

    aml_append(method, aml_return(aml_int(0x0F)));
    aml_append(dev, method);

    crs = aml_resource_template();
    aml_append(crs, aml_memory32_fixed(HPET_BASE, HPET_LEN, AML_READ_ONLY));
    aml_append(dev, aml_name_decl("_CRS", crs));

    aml_append(scope, dev);
    aml_append(table, scope);
}

1187
static Aml *build_fdinfo_aml(int idx, FloppyDriveType type)
1188
{
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
    Aml *dev, *fdi;
    uint8_t maxc, maxh, maxs;

    isa_fdc_get_drive_max_chs(type, &maxc, &maxh, &maxs);

    dev = aml_device("FLP%c", 'A' + idx);

    aml_append(dev, aml_name_decl("_ADR", aml_int(idx)));

    fdi = aml_package(16);
    aml_append(fdi, aml_int(idx));  /* Drive Number */
    aml_append(fdi,
        aml_int(cmos_get_fd_drive_type(type)));  /* Device Type */
    /*
     * the values below are the limits of the drive, and are thus independent
     * of the inserted media
     */
    aml_append(fdi, aml_int(maxc));  /* Maximum Cylinder Number */
    aml_append(fdi, aml_int(maxs));  /* Maximum Sector Number */
    aml_append(fdi, aml_int(maxh));  /* Maximum Head Number */
    /*
     * SeaBIOS returns the below values for int 0x13 func 0x08 regardless of
     * the drive type, so shall we
     */
    aml_append(fdi, aml_int(0xAF));  /* disk_specify_1 */
    aml_append(fdi, aml_int(0x02));  /* disk_specify_2 */
    aml_append(fdi, aml_int(0x25));  /* disk_motor_wait */
    aml_append(fdi, aml_int(0x02));  /* disk_sector_siz */
    aml_append(fdi, aml_int(0x12));  /* disk_eot */
    aml_append(fdi, aml_int(0x1B));  /* disk_rw_gap */
    aml_append(fdi, aml_int(0xFF));  /* disk_dtl */
    aml_append(fdi, aml_int(0x6C));  /* disk_formt_gap */
    aml_append(fdi, aml_int(0xF6));  /* disk_fill */
    aml_append(fdi, aml_int(0x0F));  /* disk_head_sttl */
    aml_append(fdi, aml_int(0x08));  /* disk_motor_strt */

    aml_append(dev, aml_name_decl("_FDI", fdi));
    return dev;
}

static Aml *build_fdc_device_aml(ISADevice *fdc)
{
    int i;
1232 1233 1234
    Aml *dev;
    Aml *crs;

1235 1236 1237 1238 1239 1240
#define ACPI_FDE_MAX_FD 4
    uint32_t fde_buf[5] = {
        0, 0, 0, 0,     /* presence of floppy drives #0 - #3 */
        cpu_to_le32(2)  /* tape presence (2 == never present) */
    };

1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
    dev = aml_device("FDC0");
    aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0700")));

    crs = aml_resource_template();
    aml_append(crs, aml_io(AML_DECODE16, 0x03F2, 0x03F2, 0x00, 0x04));
    aml_append(crs, aml_io(AML_DECODE16, 0x03F7, 0x03F7, 0x00, 0x01));
    aml_append(crs, aml_irq_no_flags(6));
    aml_append(crs,
        aml_dma(AML_COMPATIBILITY, AML_NOTBUSMASTER, AML_TRANSFER8, 2));
    aml_append(dev, aml_name_decl("_CRS", crs));

1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
    for (i = 0; i < MIN(MAX_FD, ACPI_FDE_MAX_FD); i++) {
        FloppyDriveType type = isa_fdc_get_drive_type(fdc, i);

        if (type < FLOPPY_DRIVE_TYPE_NONE) {
            fde_buf[i] = cpu_to_le32(1);  /* drive present */
            aml_append(dev, build_fdinfo_aml(i, type));
        }
    }
    aml_append(dev, aml_name_decl("_FDE",
               aml_buffer(sizeof(fde_buf), (uint8_t *)fde_buf)));

1263 1264 1265
    return dev;
}

1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
static Aml *build_rtc_device_aml(void)
{
    Aml *dev;
    Aml *crs;

    dev = aml_device("RTC");
    aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0B00")));
    crs = aml_resource_template();
    aml_append(crs, aml_io(AML_DECODE16, 0x0070, 0x0070, 0x10, 0x02));
    aml_append(crs, aml_irq_no_flags(8));
    aml_append(crs, aml_io(AML_DECODE16, 0x0072, 0x0072, 0x02, 0x06));
1277
    aml_append(dev, aml_name_decl("_CRS", crs));
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298

    return dev;
}

static Aml *build_kbd_device_aml(void)
{
    Aml *dev;
    Aml *crs;
    Aml *method;

    dev = aml_device("KBD");
    aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0303")));

    method = aml_method("_STA", 0, AML_NOTSERIALIZED);
    aml_append(method, aml_return(aml_int(0x0f)));
    aml_append(dev, method);

    crs = aml_resource_template();
    aml_append(crs, aml_io(AML_DECODE16, 0x0060, 0x0060, 0x01, 0x01));
    aml_append(crs, aml_io(AML_DECODE16, 0x0064, 0x0064, 0x01, 0x01));
    aml_append(crs, aml_irq_no_flags(1));
1299 1300 1301 1302 1303
    aml_append(dev, aml_name_decl("_CRS", crs));

    return dev;
}

1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
static Aml *build_mouse_device_aml(void)
{
    Aml *dev;
    Aml *crs;
    Aml *method;

    dev = aml_device("MOU");
    aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0F13")));

    method = aml_method("_STA", 0, AML_NOTSERIALIZED);
    aml_append(method, aml_return(aml_int(0x0f)));
    aml_append(dev, method);

    crs = aml_resource_template();
    aml_append(crs, aml_irq_no_flags(12));
    aml_append(dev, aml_name_decl("_CRS", crs));

    return dev;
}

1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
static Aml *build_lpt_device_aml(void)
{
    Aml *dev;
    Aml *crs;
    Aml *method;
    Aml *if_ctx;
    Aml *else_ctx;
    Aml *zero = aml_int(0);
    Aml *is_present = aml_local(0);

    dev = aml_device("LPT");
    aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0400")));

    method = aml_method("_STA", 0, AML_NOTSERIALIZED);
    aml_append(method, aml_store(aml_name("LPEN"), is_present));
    if_ctx = aml_if(aml_equal(is_present, zero));
    {
        aml_append(if_ctx, aml_return(aml_int(0x00)));
    }
    aml_append(method, if_ctx);
    else_ctx = aml_else();
    {
        aml_append(else_ctx, aml_return(aml_int(0x0f)));
    }
    aml_append(method, else_ctx);
    aml_append(dev, method);

    crs = aml_resource_template();
    aml_append(crs, aml_io(AML_DECODE16, 0x0378, 0x0378, 0x08, 0x08));
    aml_append(crs, aml_irq_no_flags(7));
    aml_append(dev, aml_name_decl("_CRS", crs));

    return dev;
}

1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
static Aml *build_com_device_aml(uint8_t uid)
{
    Aml *dev;
    Aml *crs;
    Aml *method;
    Aml *if_ctx;
    Aml *else_ctx;
    Aml *zero = aml_int(0);
    Aml *is_present = aml_local(0);
    const char *enabled_field = "CAEN";
    uint8_t irq = 4;
    uint16_t io_port = 0x03F8;

    assert(uid == 1 || uid == 2);
    if (uid == 2) {
        enabled_field = "CBEN";
        irq = 3;
        io_port = 0x02F8;
    }

    dev = aml_device("COM%d", uid);
    aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0501")));
    aml_append(dev, aml_name_decl("_UID", aml_int(uid)));

    method = aml_method("_STA", 0, AML_NOTSERIALIZED);
    aml_append(method, aml_store(aml_name("%s", enabled_field), is_present));
    if_ctx = aml_if(aml_equal(is_present, zero));
    {
        aml_append(if_ctx, aml_return(aml_int(0x00)));
    }
    aml_append(method, if_ctx);
    else_ctx = aml_else();
    {
        aml_append(else_ctx, aml_return(aml_int(0x0f)));
    }
    aml_append(method, else_ctx);
    aml_append(dev, method);

    crs = aml_resource_template();
    aml_append(crs, aml_io(AML_DECODE16, io_port, io_port, 0x00, 0x08));
    aml_append(crs, aml_irq_no_flags(irq));
    aml_append(dev, aml_name_decl("_CRS", crs));

    return dev;
}

1405 1406
static void build_isa_devices_aml(Aml *table)
{
1407
    ISADevice *fdc = pc_find_fdc0();
C
Corey Minyard 已提交
1408
    bool ambiguous;
1409

1410
    Aml *scope = aml_scope("_SB.PCI0.ISA");
C
Corey Minyard 已提交
1411
    Object *obj = object_resolve_path_type("", TYPE_ISA_BUS, &ambiguous);
1412 1413

    aml_append(scope, build_rtc_device_aml());
1414
    aml_append(scope, build_kbd_device_aml());
1415
    aml_append(scope, build_mouse_device_aml());
1416 1417
    if (fdc) {
        aml_append(scope, build_fdc_device_aml(fdc));
1418
    }
1419
    aml_append(scope, build_lpt_device_aml());
1420 1421
    aml_append(scope, build_com_device_aml(1));
    aml_append(scope, build_com_device_aml(2));
1422

C
Corey Minyard 已提交
1423 1424 1425 1426 1427 1428 1429 1430
    if (ambiguous) {
        error_report("Multiple ISA busses, unable to define IPMI ACPI data");
    } else if (!obj) {
        error_report("No ISA bus, unable to define IPMI ACPI data");
    } else {
        build_acpi_ipmi_devices(scope, BUS(obj));
    }

1431 1432 1433
    aml_append(table, scope);
}

1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
static void build_dbg_aml(Aml *table)
{
    Aml *field;
    Aml *method;
    Aml *while_ctx;
    Aml *scope = aml_scope("\\");
    Aml *buf = aml_local(0);
    Aml *len = aml_local(1);
    Aml *idx = aml_local(2);

    aml_append(scope,
1445
       aml_operation_region("DBG", AML_SYSTEM_IO, aml_int(0x0402), 0x01));
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
    field = aml_field("DBG", AML_BYTE_ACC, AML_NOLOCK, AML_PRESERVE);
    aml_append(field, aml_named_field("DBGB", 8));
    aml_append(scope, field);

    method = aml_method("DBUG", 1, AML_NOTSERIALIZED);

    aml_append(method, aml_to_hexstring(aml_arg(0), buf));
    aml_append(method, aml_to_buffer(buf, buf));
    aml_append(method, aml_subtract(aml_sizeof(buf), aml_int(1), len));
    aml_append(method, aml_store(aml_int(0), idx));

    while_ctx = aml_while(aml_lless(idx, len));
    aml_append(while_ctx,
        aml_store(aml_derefof(aml_index(buf, idx)), aml_name("DBGB")));
    aml_append(while_ctx, aml_increment(idx));
    aml_append(method, while_ctx);

    aml_append(method, aml_store(aml_int(0x0A), aml_name("DBGB")));
    aml_append(scope, method);

    aml_append(table, scope);
}

1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
static Aml *build_link_dev(const char *name, uint8_t uid, Aml *reg)
{
    Aml *dev;
    Aml *crs;
    Aml *method;
    uint32_t irqs[] = {5, 10, 11};

    dev = aml_device("%s", name);
    aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0C0F")));
    aml_append(dev, aml_name_decl("_UID", aml_int(uid)));

    crs = aml_resource_template();
    aml_append(crs, aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
                                  AML_SHARED, irqs, ARRAY_SIZE(irqs)));
    aml_append(dev, aml_name_decl("_PRS", crs));

    method = aml_method("_STA", 0, AML_NOTSERIALIZED);
    aml_append(method, aml_return(aml_call1("IQST", reg)));
    aml_append(dev, method);

    method = aml_method("_DIS", 0, AML_NOTSERIALIZED);
    aml_append(method, aml_or(reg, aml_int(0x80), reg));
    aml_append(dev, method);

    method = aml_method("_CRS", 0, AML_NOTSERIALIZED);
    aml_append(method, aml_return(aml_call1("IQCR", reg)));
    aml_append(dev, method);

    method = aml_method("_SRS", 1, AML_NOTSERIALIZED);
    aml_append(method, aml_create_dword_field(aml_arg(0), aml_int(5), "PRRI"));
    aml_append(method, aml_store(aml_name("PRRI"), reg));
    aml_append(dev, method);

    return dev;
 }

1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
static Aml *build_gsi_link_dev(const char *name, uint8_t uid, uint8_t gsi)
{
    Aml *dev;
    Aml *crs;
    Aml *method;
    uint32_t irqs;

    dev = aml_device("%s", name);
    aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0C0F")));
    aml_append(dev, aml_name_decl("_UID", aml_int(uid)));

    crs = aml_resource_template();
    irqs = gsi;
    aml_append(crs, aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
                                  AML_SHARED, &irqs, 1));
    aml_append(dev, aml_name_decl("_PRS", crs));

    aml_append(dev, aml_name_decl("_CRS", crs));

1524 1525 1526 1527 1528 1529
    /*
     * _DIS can be no-op because the interrupt cannot be disabled.
     */
    method = aml_method("_DIS", 0, AML_NOTSERIALIZED);
    aml_append(dev, method);

1530 1531 1532 1533 1534 1535
    method = aml_method("_SRS", 1, AML_NOTSERIALIZED);
    aml_append(dev, method);

    return dev;
}

1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
/* _CRS method - get current settings */
static Aml *build_iqcr_method(bool is_piix4)
{
    Aml *if_ctx;
    uint32_t irqs;
    Aml *method = aml_method("IQCR", 1, AML_SERIALIZED);
    Aml *crs = aml_resource_template();

    irqs = 0;
    aml_append(crs, aml_interrupt(AML_CONSUMER, AML_LEVEL,
                                  AML_ACTIVE_HIGH, AML_SHARED, &irqs, 1));
    aml_append(method, aml_name_decl("PRR0", crs));

    aml_append(method,
        aml_create_dword_field(aml_name("PRR0"), aml_int(5), "PRRI"));

    if (is_piix4) {
        if_ctx = aml_if(aml_lless(aml_arg(0), aml_int(0x80)));
        aml_append(if_ctx, aml_store(aml_arg(0), aml_name("PRRI")));
        aml_append(method, if_ctx);
    } else {
        aml_append(method,
            aml_store(aml_and(aml_arg(0), aml_int(0xF), NULL),
                      aml_name("PRRI")));
    }

    aml_append(method, aml_return(aml_name("PRR0")));
    return method;
}

1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
/* _STA method - get status */
static Aml *build_irq_status_method(void)
{
    Aml *if_ctx;
    Aml *method = aml_method("IQST", 1, AML_NOTSERIALIZED);

    if_ctx = aml_if(aml_and(aml_int(0x80), aml_arg(0), NULL));
    aml_append(if_ctx, aml_return(aml_int(0x09)));
    aml_append(method, if_ctx);
    aml_append(method, aml_return(aml_int(0x0B)));
    return method;
}

1579 1580
static void build_piix4_pci0_int(Aml *table)
{
1581 1582
    Aml *dev;
    Aml *crs;
1583
    Aml *field;
1584 1585
    Aml *method;
    uint32_t irqs;
1586
    Aml *sb_scope = aml_scope("_SB");
1587 1588 1589 1590
    Aml *pci0_scope = aml_scope("PCI0");

    aml_append(pci0_scope, build_prt(true));
    aml_append(sb_scope, pci0_scope);
1591 1592 1593 1594 1595 1596 1597 1598

    field = aml_field("PCI0.ISA.P40C", AML_BYTE_ACC, AML_NOLOCK, AML_PRESERVE);
    aml_append(field, aml_named_field("PRQ0", 8));
    aml_append(field, aml_named_field("PRQ1", 8));
    aml_append(field, aml_named_field("PRQ2", 8));
    aml_append(field, aml_named_field("PRQ3", 8));
    aml_append(sb_scope, field);

1599
    aml_append(sb_scope, build_irq_status_method());
1600
    aml_append(sb_scope, build_iqcr_method(true));
1601

1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
    aml_append(sb_scope, build_link_dev("LNKA", 0, aml_name("PRQ0")));
    aml_append(sb_scope, build_link_dev("LNKB", 1, aml_name("PRQ1")));
    aml_append(sb_scope, build_link_dev("LNKC", 2, aml_name("PRQ2")));
    aml_append(sb_scope, build_link_dev("LNKD", 3, aml_name("PRQ3")));

    dev = aml_device("LNKS");
    {
        aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0C0F")));
        aml_append(dev, aml_name_decl("_UID", aml_int(4)));

        crs = aml_resource_template();
        irqs = 9;
        aml_append(crs, aml_interrupt(AML_CONSUMER, AML_LEVEL,
                                      AML_ACTIVE_HIGH, AML_SHARED,
                                      &irqs, 1));
        aml_append(dev, aml_name_decl("_PRS", crs));

        /* The SCI cannot be disabled and is always attached to GSI 9,
         * so these are no-ops.  We only need this link to override the
         * polarity to active high and match the content of the MADT.
         */
        method = aml_method("_STA", 0, AML_NOTSERIALIZED);
        aml_append(method, aml_return(aml_int(0x0b)));
        aml_append(dev, method);

        method = aml_method("_DIS", 0, AML_NOTSERIALIZED);
        aml_append(dev, method);

        method = aml_method("_CRS", 0, AML_NOTSERIALIZED);
        aml_append(method, aml_return(aml_name("_PRS")));
        aml_append(dev, method);

        method = aml_method("_SRS", 1, AML_NOTSERIALIZED);
        aml_append(dev, method);
    }
    aml_append(sb_scope, dev);

1639 1640 1641
    aml_append(table, sb_scope);
}

1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
static void append_q35_prt_entry(Aml *ctx, uint32_t nr, const char *name)
{
    int i;
    int head;
    Aml *pkg;
    char base = name[3] < 'E' ? 'A' : 'E';
    char *s = g_strdup(name);
    Aml *a_nr = aml_int((nr << 16) | 0xffff);

    assert(strlen(s) == 4);

    head = name[3] - base;
    for (i = 0; i < 4; i++) {
        if (head + i > 3) {
            head = i * -1;
        }
        s[3] = base + head + i;
        pkg = aml_package(4);
        aml_append(pkg, a_nr);
        aml_append(pkg, aml_int(i));
        aml_append(pkg, aml_name("%s", s));
        aml_append(pkg, aml_int(0));
        aml_append(ctx, pkg);
    }
    g_free(s);
}

static Aml *build_q35_routing_table(const char *str)
{
    int i;
    Aml *pkg;
    char *name = g_strdup_printf("%s ", str);

    pkg = aml_package(128);
    for (i = 0; i < 0x18; i++) {
            name[3] = 'E' + (i & 0x3);
            append_q35_prt_entry(pkg, i, name);
    }

    name[3] = 'E';
    append_q35_prt_entry(pkg, 0x18, name);

    /* INTA -> PIRQA for slot 25 - 31, see the default value of D<N>IR */
    for (i = 0x0019; i < 0x1e; i++) {
        name[3] = 'A';
        append_q35_prt_entry(pkg, i, name);
    }

    /* PCIe->PCI bridge. use PIRQ[E-H] */
    name[3] = 'E';
    append_q35_prt_entry(pkg, 0x1e, name);
    name[3] = 'A';
    append_q35_prt_entry(pkg, 0x1f, name);

    g_free(name);
    return pkg;
}

1700 1701
static void build_q35_pci0_int(Aml *table)
{
1702
    Aml *field;
1703
    Aml *method;
1704
    Aml *sb_scope = aml_scope("_SB");
1705 1706
    Aml *pci0_scope = aml_scope("PCI0");

1707 1708 1709 1710 1711 1712 1713 1714
    /* Zero => PIC mode, One => APIC Mode */
    aml_append(table, aml_name_decl("PICF", aml_int(0)));
    method = aml_method("_PIC", 1, AML_NOTSERIALIZED);
    {
        aml_append(method, aml_store(aml_arg(0), aml_name("PICF")));
    }
    aml_append(table, method);

1715 1716
    aml_append(pci0_scope,
        aml_name_decl("PRTP", build_q35_routing_table("LNK")));
1717 1718 1719
    aml_append(pci0_scope,
        aml_name_decl("PRTA", build_q35_routing_table("GSI")));

1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
    method = aml_method("_PRT", 0, AML_NOTSERIALIZED);
    {
        Aml *if_ctx;
        Aml *else_ctx;

        /* PCI IRQ routing table, example from ACPI 2.0a specification,
           section 6.2.8.1 */
        /* Note: we provide the same info as the PCI routing
           table of the Bochs BIOS */
        if_ctx = aml_if(aml_equal(aml_name("PICF"), aml_int(0)));
        aml_append(if_ctx, aml_return(aml_name("PRTP")));
        aml_append(method, if_ctx);
        else_ctx = aml_else();
        aml_append(else_ctx, aml_return(aml_name("PRTA")));
        aml_append(method, else_ctx);
    }
    aml_append(pci0_scope, method);
    aml_append(sb_scope, pci0_scope);
1738

1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750
    field = aml_field("PCI0.ISA.PIRQ", AML_BYTE_ACC, AML_NOLOCK, AML_PRESERVE);
    aml_append(field, aml_named_field("PRQA", 8));
    aml_append(field, aml_named_field("PRQB", 8));
    aml_append(field, aml_named_field("PRQC", 8));
    aml_append(field, aml_named_field("PRQD", 8));
    aml_append(field, aml_reserved_field(0x20));
    aml_append(field, aml_named_field("PRQE", 8));
    aml_append(field, aml_named_field("PRQF", 8));
    aml_append(field, aml_named_field("PRQG", 8));
    aml_append(field, aml_named_field("PRQH", 8));
    aml_append(sb_scope, field);

1751
    aml_append(sb_scope, build_irq_status_method());
1752 1753
    aml_append(sb_scope, build_iqcr_method(false));

1754 1755 1756 1757 1758 1759 1760 1761 1762
    aml_append(sb_scope, build_link_dev("LNKA", 0, aml_name("PRQA")));
    aml_append(sb_scope, build_link_dev("LNKB", 1, aml_name("PRQB")));
    aml_append(sb_scope, build_link_dev("LNKC", 2, aml_name("PRQC")));
    aml_append(sb_scope, build_link_dev("LNKD", 3, aml_name("PRQD")));
    aml_append(sb_scope, build_link_dev("LNKE", 4, aml_name("PRQE")));
    aml_append(sb_scope, build_link_dev("LNKF", 5, aml_name("PRQF")));
    aml_append(sb_scope, build_link_dev("LNKG", 6, aml_name("PRQG")));
    aml_append(sb_scope, build_link_dev("LNKH", 7, aml_name("PRQH")));

M
Marcel Apfelbaum 已提交
1763 1764 1765 1766 1767 1768 1769 1770
    aml_append(sb_scope, build_gsi_link_dev("GSIA", 0x10, 0x10));
    aml_append(sb_scope, build_gsi_link_dev("GSIB", 0x11, 0x11));
    aml_append(sb_scope, build_gsi_link_dev("GSIC", 0x12, 0x12));
    aml_append(sb_scope, build_gsi_link_dev("GSID", 0x13, 0x13));
    aml_append(sb_scope, build_gsi_link_dev("GSIE", 0x14, 0x14));
    aml_append(sb_scope, build_gsi_link_dev("GSIF", 0x15, 0x15));
    aml_append(sb_scope, build_gsi_link_dev("GSIG", 0x16, 0x16));
    aml_append(sb_scope, build_gsi_link_dev("GSIH", 0x17, 0x17));
1771 1772 1773 1774

    aml_append(table, sb_scope);
}

1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
static void build_q35_isa_bridge(Aml *table)
{
    Aml *dev;
    Aml *scope;
    Aml *field;

    scope =  aml_scope("_SB.PCI0");
    dev = aml_device("ISA");
    aml_append(dev, aml_name_decl("_ADR", aml_int(0x001F0000)));

    /* ICH9 PCI to ISA irq remapping */
    aml_append(dev, aml_operation_region("PIRQ", AML_PCI_CONFIG,
1787
                                         aml_int(0x60), 0x0C));
1788 1789

    aml_append(dev, aml_operation_region("LPCD", AML_PCI_CONFIG,
1790
                                         aml_int(0x80), 0x02));
1791 1792 1793 1794 1795 1796 1797 1798 1799
    field = aml_field("LPCD", AML_ANY_ACC, AML_NOLOCK, AML_PRESERVE);
    aml_append(field, aml_named_field("COMA", 3));
    aml_append(field, aml_reserved_field(1));
    aml_append(field, aml_named_field("COMB", 3));
    aml_append(field, aml_reserved_field(1));
    aml_append(field, aml_named_field("LPTD", 2));
    aml_append(dev, field);

    aml_append(dev, aml_operation_region("LPCE", AML_PCI_CONFIG,
1800
                                         aml_int(0x82), 0x02));
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811
    /* enable bits */
    field = aml_field("LPCE", AML_ANY_ACC, AML_NOLOCK, AML_PRESERVE);
    aml_append(field, aml_named_field("CAEN", 1));
    aml_append(field, aml_named_field("CBEN", 1));
    aml_append(field, aml_named_field("LPEN", 1));
    aml_append(dev, field);

    aml_append(scope, dev);
    aml_append(table, scope);
}

1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
static void build_piix4_pm(Aml *table)
{
    Aml *dev;
    Aml *scope;

    scope =  aml_scope("_SB.PCI0");
    dev = aml_device("PX13");
    aml_append(dev, aml_name_decl("_ADR", aml_int(0x00010003)));

    aml_append(dev, aml_operation_region("P13C", AML_PCI_CONFIG,
1822
                                         aml_int(0x00), 0xff));
1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838
    aml_append(scope, dev);
    aml_append(table, scope);
}

static void build_piix4_isa_bridge(Aml *table)
{
    Aml *dev;
    Aml *scope;
    Aml *field;

    scope =  aml_scope("_SB.PCI0");
    dev = aml_device("ISA");
    aml_append(dev, aml_name_decl("_ADR", aml_int(0x00010000)));

    /* PIIX PCI to ISA irq remapping */
    aml_append(dev, aml_operation_region("P40C", AML_PCI_CONFIG,
1839
                                         aml_int(0x60), 0x04));
1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857
    /* enable bits */
    field = aml_field("^PX13.P13C", AML_ANY_ACC, AML_NOLOCK, AML_PRESERVE);
    /* Offset(0x5f),, 7, */
    aml_append(field, aml_reserved_field(0x2f8));
    aml_append(field, aml_reserved_field(7));
    aml_append(field, aml_named_field("LPEN", 1));
    /* Offset(0x67),, 3, */
    aml_append(field, aml_reserved_field(0x38));
    aml_append(field, aml_reserved_field(3));
    aml_append(field, aml_named_field("CAEN", 1));
    aml_append(field, aml_reserved_field(3));
    aml_append(field, aml_named_field("CBEN", 1));
    aml_append(dev, field);

    aml_append(scope, dev);
    aml_append(table, scope);
}

1858 1859 1860 1861 1862 1863 1864 1865 1866
static void build_piix4_pci_hotplug(Aml *table)
{
    Aml *scope;
    Aml *field;
    Aml *method;

    scope =  aml_scope("_SB.PCI0");

    aml_append(scope,
1867
        aml_operation_region("PCST", AML_SYSTEM_IO, aml_int(0xae00), 0x08));
1868 1869 1870 1871 1872 1873
    field = aml_field("PCST", AML_DWORD_ACC, AML_NOLOCK, AML_WRITE_AS_ZEROS);
    aml_append(field, aml_named_field("PCIU", 32));
    aml_append(field, aml_named_field("PCID", 32));
    aml_append(scope, field);

    aml_append(scope,
1874
        aml_operation_region("SEJ", AML_SYSTEM_IO, aml_int(0xae08), 0x04));
1875 1876 1877 1878 1879
    field = aml_field("SEJ", AML_DWORD_ACC, AML_NOLOCK, AML_WRITE_AS_ZEROS);
    aml_append(field, aml_named_field("B0EJ", 32));
    aml_append(scope, field);

    aml_append(scope,
1880
        aml_operation_region("BNMR", AML_SYSTEM_IO, aml_int(0xae10), 0x04));
1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898
    field = aml_field("BNMR", AML_DWORD_ACC, AML_NOLOCK, AML_WRITE_AS_ZEROS);
    aml_append(field, aml_named_field("BNUM", 32));
    aml_append(scope, field);

    aml_append(scope, aml_mutex("BLCK", 0));

    method = aml_method("PCEJ", 2, AML_NOTSERIALIZED);
    aml_append(method, aml_acquire(aml_name("BLCK"), 0xFFFF));
    aml_append(method, aml_store(aml_arg(0), aml_name("BNUM")));
    aml_append(method,
        aml_store(aml_shiftleft(aml_int(1), aml_arg(1)), aml_name("B0EJ")));
    aml_append(method, aml_release(aml_name("BLCK")));
    aml_append(method, aml_return(aml_int(0)));
    aml_append(scope, method);

    aml_append(table, scope);
}

1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946
static Aml *build_q35_osc_method(void)
{
    Aml *if_ctx;
    Aml *if_ctx2;
    Aml *else_ctx;
    Aml *method;
    Aml *a_cwd1 = aml_name("CDW1");
    Aml *a_ctrl = aml_name("CTRL");

    method = aml_method("_OSC", 4, AML_NOTSERIALIZED);
    aml_append(method, aml_create_dword_field(aml_arg(3), aml_int(0), "CDW1"));

    if_ctx = aml_if(aml_equal(
        aml_arg(0), aml_touuid("33DB4D5B-1FF7-401C-9657-7441C03DD766")));
    aml_append(if_ctx, aml_create_dword_field(aml_arg(3), aml_int(4), "CDW2"));
    aml_append(if_ctx, aml_create_dword_field(aml_arg(3), aml_int(8), "CDW3"));

    aml_append(if_ctx, aml_store(aml_name("CDW2"), aml_name("SUPP")));
    aml_append(if_ctx, aml_store(aml_name("CDW3"), a_ctrl));

    /*
     * Always allow native PME, AER (no dependencies)
     * Never allow SHPC (no SHPC controller in this system)
     */
    aml_append(if_ctx, aml_and(a_ctrl, aml_int(0x1D), a_ctrl));

    if_ctx2 = aml_if(aml_lnot(aml_equal(aml_arg(1), aml_int(1))));
    /* Unknown revision */
    aml_append(if_ctx2, aml_or(a_cwd1, aml_int(0x08), a_cwd1));
    aml_append(if_ctx, if_ctx2);

    if_ctx2 = aml_if(aml_lnot(aml_equal(aml_name("CDW3"), a_ctrl)));
    /* Capabilities bits were masked */
    aml_append(if_ctx2, aml_or(a_cwd1, aml_int(0x10), a_cwd1));
    aml_append(if_ctx, if_ctx2);

    /* Update DWORD3 in the buffer */
    aml_append(if_ctx, aml_store(a_ctrl, aml_name("CDW3")));
    aml_append(method, if_ctx);

    else_ctx = aml_else();
    /* Unrecognized UUID */
    aml_append(else_ctx, aml_or(a_cwd1, aml_int(4), a_cwd1));
    aml_append(method, else_ctx);

    aml_append(method, aml_return(aml_arg(3)));
    return method;
}
1947

1948
static void
1949
build_dsdt(GArray *table_data, BIOSLinker *linker,
1950
           AcpiPmInfo *pm, AcpiMiscInfo *misc,
M
Markus Armbruster 已提交
1951
           Range *pci_hole, Range *pci_hole64, MachineState *machine)
1952
{
I
Igor Mammedov 已提交
1953 1954
    CrsRangeEntry *entry;
    Aml *dsdt, *sb_scope, *scope, *dev, *method, *field, *pkg, *crs;
1955
    CrsRangeSet crs_range_set;
1956
    PCMachineState *pcms = PC_MACHINE(machine);
1957
    PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(machine);
1958
    uint32_t nr_mem = machine->ram_slots;
1959
    int root_bus_limit = 0xFF;
I
Igor Mammedov 已提交
1960
    PCIBus *bus = NULL;
1961 1962
    int i;

I
Igor Mammedov 已提交
1963
    dsdt = init_aml_allocator();
1964

1965
    /* Reserve space for header */
I
Igor Mammedov 已提交
1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986
    acpi_data_push(dsdt->buf, sizeof(AcpiTableHeader));

    build_dbg_aml(dsdt);
    if (misc->is_piix4) {
        sb_scope = aml_scope("_SB");
        dev = aml_device("PCI0");
        aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0A03")));
        aml_append(dev, aml_name_decl("_ADR", aml_int(0)));
        aml_append(dev, aml_name_decl("_UID", aml_int(1)));
        aml_append(sb_scope, dev);
        aml_append(dsdt, sb_scope);

        build_hpet_aml(dsdt);
        build_piix4_pm(dsdt);
        build_piix4_isa_bridge(dsdt);
        build_isa_devices_aml(dsdt);
        build_piix4_pci_hotplug(dsdt);
        build_piix4_pci0_int(dsdt);
    } else {
        sb_scope = aml_scope("_SB");
        aml_append(sb_scope,
1987
            aml_operation_region("PCST", AML_SYSTEM_IO, aml_int(0xae00), 0x0c));
I
Igor Mammedov 已提交
1988
        aml_append(sb_scope,
1989
            aml_operation_region("PCSB", AML_SYSTEM_IO, aml_int(0xae0c), 0x01));
I
Igor Mammedov 已提交
1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012
        field = aml_field("PCSB", AML_ANY_ACC, AML_NOLOCK, AML_WRITE_AS_ZEROS);
        aml_append(field, aml_named_field("PCIB", 8));
        aml_append(sb_scope, field);
        aml_append(dsdt, sb_scope);

        sb_scope = aml_scope("_SB");
        dev = aml_device("PCI0");
        aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0A08")));
        aml_append(dev, aml_name_decl("_CID", aml_eisaid("PNP0A03")));
        aml_append(dev, aml_name_decl("_ADR", aml_int(0)));
        aml_append(dev, aml_name_decl("_UID", aml_int(1)));
        aml_append(dev, aml_name_decl("SUPP", aml_int(0)));
        aml_append(dev, aml_name_decl("CTRL", aml_int(0)));
        aml_append(dev, build_q35_osc_method());
        aml_append(sb_scope, dev);
        aml_append(dsdt, sb_scope);

        build_hpet_aml(dsdt);
        build_q35_isa_bridge(dsdt);
        build_isa_devices_aml(dsdt);
        build_q35_pci0_int(dsdt);
    }

2013 2014 2015 2016 2017 2018 2019 2020 2021
    if (pcmc->legacy_cpu_hotplug) {
        build_legacy_cpu_hotplug_aml(dsdt, machine, pm->cpu_hp_io_base);
    } else {
        CPUHotplugFeatures opts = {
            .apci_1_compatible = true, .has_legacy_cphp = true
        };
        build_cpus_aml(dsdt, machine, opts, pm->cpu_hp_io_base,
                       "\\_SB.PCI0", "\\_GPE._E02");
    }
I
Igor Mammedov 已提交
2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
    build_memory_hotplug_aml(dsdt, nr_mem, pm->mem_hp_io_base,
                             pm->mem_hp_io_len);

    scope =  aml_scope("_GPE");
    {
        aml_append(scope, aml_name_decl("_HID", aml_string("ACPI0006")));

        if (misc->is_piix4) {
            method = aml_method("_E01", 0, AML_NOTSERIALIZED);
            aml_append(method,
                aml_acquire(aml_name("\\_SB.PCI0.BLCK"), 0xFFFF));
            aml_append(method, aml_call0("\\_SB.PCI0.PCNT"));
            aml_append(method, aml_release(aml_name("\\_SB.PCI0.BLCK")));
            aml_append(scope, method);
        }

        method = aml_method("_E03", 0, AML_NOTSERIALIZED);
        aml_append(method, aml_call0(MEMORY_HOTPLUG_HANDLER_PATH));
        aml_append(scope, method);
    }
    aml_append(dsdt, scope);
2043

2044
    crs_range_set_init(&crs_range_set);
2045
    bus = PC_MACHINE(machine)->bus;
2046 2047 2048
    if (bus) {
        QLIST_FOREACH(bus, &bus->child, sibling) {
            uint8_t bus_num = pci_bus_num(bus);
2049
            uint8_t numa_node = pci_bus_numa_node(bus);
2050 2051 2052 2053 2054 2055

            /* look only for expander root buses */
            if (!pci_bus_is_root(bus)) {
                continue;
            }

2056 2057 2058 2059
            if (bus_num < root_bus_limit) {
                root_bus_limit = bus_num - 1;
            }

2060 2061
            scope = aml_scope("\\_SB");
            dev = aml_device("PC%.02X", bus_num);
2062 2063
            aml_append(dev, aml_name_decl("_UID", aml_int(bus_num)));
            aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0A03")));
2064
            aml_append(dev, aml_name_decl("_BBN", aml_int(bus_num)));
2065 2066 2067 2068 2069

            if (numa_node != NUMA_NODE_UNASSIGNED) {
                aml_append(dev, aml_name_decl("_PXM", aml_int(numa_node)));
            }

2070
            aml_append(dev, build_prt(false));
2071
            crs = build_crs(PCI_HOST_BRIDGE(BUS(bus)->parent), &crs_range_set);
2072
            aml_append(dev, aml_name_decl("_CRS", crs));
2073
            aml_append(scope, dev);
I
Igor Mammedov 已提交
2074
            aml_append(dsdt, scope);
2075 2076 2077
        }
    }

2078
    scope = aml_scope("\\_SB.PCI0");
2079 2080 2081
    /* build PCI0._CRS */
    crs = aml_resource_template();
    aml_append(crs,
2082
        aml_word_bus_number(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE,
2083 2084
                            0x0000, 0x0, root_bus_limit,
                            0x0000, root_bus_limit + 1));
2085
    aml_append(crs, aml_io(AML_DECODE16, 0x0CF8, 0x0CF8, 0x01, 0x08));
2086 2087

    aml_append(crs,
2088 2089
        aml_word_io(AML_MIN_FIXED, AML_MAX_FIXED,
                    AML_POS_DECODE, AML_ENTIRE_RANGE,
2090
                    0x0000, 0x0000, 0x0CF7, 0x0000, 0x0CF8));
2091

2092 2093 2094
    crs_replace_with_free_ranges(crs_range_set.io_ranges, 0x0D00, 0xFFFF);
    for (i = 0; i < crs_range_set.io_ranges->len; i++) {
        entry = g_ptr_array_index(crs_range_set.io_ranges, i);
2095 2096 2097 2098 2099 2100 2101
        aml_append(crs,
            aml_word_io(AML_MIN_FIXED, AML_MAX_FIXED,
                        AML_POS_DECODE, AML_ENTIRE_RANGE,
                        0x0000, entry->base, entry->limit,
                        0x0000, entry->limit - entry->base + 1));
    }

2102
    aml_append(crs,
2103 2104
        aml_dword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
                         AML_CACHEABLE, AML_READ_WRITE,
2105
                         0, 0x000A0000, 0x000BFFFF, 0, 0x00020000));
2106

2107
    crs_replace_with_free_ranges(crs_range_set.mem_ranges,
2108 2109
                                 range_lob(pci_hole),
                                 range_upb(pci_hole));
2110 2111
    for (i = 0; i < crs_range_set.mem_ranges->len; i++) {
        entry = g_ptr_array_index(crs_range_set.mem_ranges, i);
2112 2113 2114 2115 2116 2117 2118
        aml_append(crs,
            aml_dword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
                             AML_NON_CACHEABLE, AML_READ_WRITE,
                             0, entry->base, entry->limit,
                             0, entry->limit - entry->base + 1));
    }

2119
    if (!range_is_empty(pci_hole64)) {
2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
        crs_replace_with_free_ranges(crs_range_set.mem_64bit_ranges,
                                     range_lob(pci_hole64),
                                     range_upb(pci_hole64));
        for (i = 0; i < crs_range_set.mem_64bit_ranges->len; i++) {
            entry = g_ptr_array_index(crs_range_set.mem_64bit_ranges, i);
            aml_append(crs,
                       aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED,
                                        AML_MAX_FIXED,
                                        AML_CACHEABLE, AML_READ_WRITE,
                                        0, entry->base, entry->limit,
                                        0, entry->limit - entry->base + 1));
        }
2132
    }
2133 2134 2135 2136 2137

    if (misc->tpm_version != TPM_VERSION_UNSPEC) {
        aml_append(crs, aml_memory32_fixed(TPM_TIS_ADDR_BASE,
                   TPM_TIS_ADDR_SIZE, AML_READ_WRITE));
    }
2138 2139
    aml_append(scope, aml_name_decl("_CRS", crs));

2140 2141 2142 2143 2144 2145 2146 2147
    /* reserve GPE0 block resources */
    dev = aml_device("GPE0");
    aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A06")));
    aml_append(dev, aml_name_decl("_UID", aml_string("GPE0 resources")));
    /* device present, functioning, decoding, not shown in UI */
    aml_append(dev, aml_name_decl("_STA", aml_int(0xB)));
    crs = aml_resource_template();
    aml_append(crs,
2148
        aml_io(AML_DECODE16, pm->gpe0_blk, pm->gpe0_blk, 1, pm->gpe0_blk_len)
2149 2150 2151 2152
    );
    aml_append(dev, aml_name_decl("_CRS", crs));
    aml_append(scope, dev);

2153
    crs_range_set_free(&crs_range_set);
2154

2155 2156 2157 2158 2159 2160 2161 2162 2163 2164
    /* reserve PCIHP resources */
    if (pm->pcihp_io_len) {
        dev = aml_device("PHPR");
        aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A06")));
        aml_append(dev,
            aml_name_decl("_UID", aml_string("PCI Hotplug resources")));
        /* device present, functioning, decoding, not shown in UI */
        aml_append(dev, aml_name_decl("_STA", aml_int(0xB)));
        crs = aml_resource_template();
        aml_append(crs,
2165
            aml_io(AML_DECODE16, pm->pcihp_io_base, pm->pcihp_io_base, 1,
2166 2167 2168 2169 2170
                   pm->pcihp_io_len)
        );
        aml_append(dev, aml_name_decl("_CRS", crs));
        aml_append(scope, dev);
    }
I
Igor Mammedov 已提交
2171
    aml_append(dsdt, scope);
2172

2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199
    /*  create S3_ / S4_ / S5_ packages if necessary */
    scope = aml_scope("\\");
    if (!pm->s3_disabled) {
        pkg = aml_package(4);
        aml_append(pkg, aml_int(1)); /* PM1a_CNT.SLP_TYP */
        aml_append(pkg, aml_int(1)); /* PM1b_CNT.SLP_TYP, FIXME: not impl. */
        aml_append(pkg, aml_int(0)); /* reserved */
        aml_append(pkg, aml_int(0)); /* reserved */
        aml_append(scope, aml_name_decl("_S3", pkg));
    }

    if (!pm->s4_disabled) {
        pkg = aml_package(4);
        aml_append(pkg, aml_int(pm->s4_val)); /* PM1a_CNT.SLP_TYP */
        /* PM1b_CNT.SLP_TYP, FIXME: not impl. */
        aml_append(pkg, aml_int(pm->s4_val));
        aml_append(pkg, aml_int(0)); /* reserved */
        aml_append(pkg, aml_int(0)); /* reserved */
        aml_append(scope, aml_name_decl("_S4", pkg));
    }

    pkg = aml_package(4);
    aml_append(pkg, aml_int(0)); /* PM1a_CNT.SLP_TYP */
    aml_append(pkg, aml_int(0)); /* PM1b_CNT.SLP_TYP not impl. */
    aml_append(pkg, aml_int(0)); /* reserved */
    aml_append(pkg, aml_int(0)); /* reserved */
    aml_append(scope, aml_name_decl("_S5", pkg));
I
Igor Mammedov 已提交
2200
    aml_append(dsdt, scope);
2201

2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
    /* create fw_cfg node, unconditionally */
    {
        /* when using port i/o, the 8-bit data register *always* overlaps
         * with half of the 16-bit control register. Hence, the total size
         * of the i/o region used is FW_CFG_CTL_SIZE; when using DMA, the
         * DMA control register is located at FW_CFG_DMA_IO_BASE + 4 */
        uint8_t io_size = object_property_get_bool(OBJECT(pcms->fw_cfg),
                                                   "dma_enabled", NULL) ?
                          ROUND_UP(FW_CFG_CTL_SIZE, 4) + sizeof(dma_addr_t) :
                          FW_CFG_CTL_SIZE;

        scope = aml_scope("\\_SB.PCI0");
        dev = aml_device("FWCF");

        aml_append(dev, aml_name_decl("_HID", aml_string("QEMU0002")));

        /* device present, functioning, decoding, not shown in UI */
        aml_append(dev, aml_name_decl("_STA", aml_int(0xB)));

        crs = aml_resource_template();
        aml_append(crs,
            aml_io(AML_DECODE16, FW_CFG_IO_BASE, FW_CFG_IO_BASE, 0x01, io_size)
        );
        aml_append(dev, aml_name_decl("_CRS", crs));

        aml_append(scope, dev);
        aml_append(dsdt, scope);
    }

2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
    if (misc->applesmc_io_base) {
        scope = aml_scope("\\_SB.PCI0.ISA");
        dev = aml_device("SMC");

        aml_append(dev, aml_name_decl("_HID", aml_eisaid("APP0001")));
        /* device present, functioning, decoding, not shown in UI */
        aml_append(dev, aml_name_decl("_STA", aml_int(0xB)));

        crs = aml_resource_template();
        aml_append(crs,
2241
            aml_io(AML_DECODE16, misc->applesmc_io_base, misc->applesmc_io_base,
2242 2243 2244 2245 2246 2247
                   0x01, APPLESMC_MAX_DATA_LENGTH)
        );
        aml_append(crs, aml_irq_no_flags(6));
        aml_append(dev, aml_name_decl("_CRS", crs));

        aml_append(scope, dev);
I
Igor Mammedov 已提交
2248
        aml_append(dsdt, scope);
2249 2250
    }

2251 2252 2253
    if (misc->pvpanic_port) {
        scope = aml_scope("\\_SB.PCI0.ISA");

2254
        dev = aml_device("PEVT");
I
Igor Mammedov 已提交
2255
        aml_append(dev, aml_name_decl("_HID", aml_string("QEMU0001")));
2256 2257 2258

        crs = aml_resource_template();
        aml_append(crs,
2259
            aml_io(AML_DECODE16, misc->pvpanic_port, misc->pvpanic_port, 1, 1)
2260 2261 2262
        );
        aml_append(dev, aml_name_decl("_CRS", crs));

2263
        aml_append(dev, aml_operation_region("PEOR", AML_SYSTEM_IO,
2264
                                              aml_int(misc->pvpanic_port), 1));
2265
        field = aml_field("PEOR", AML_BYTE_ACC, AML_NOLOCK, AML_PRESERVE);
2266 2267 2268
        aml_append(field, aml_named_field("PEPT", 8));
        aml_append(dev, field);

2269 2270
        /* device present, functioning, decoding, shown in UI */
        aml_append(dev, aml_name_decl("_STA", aml_int(0xF)));
2271

X
Xiao Guangrong 已提交
2272
        method = aml_method("RDPT", 0, AML_NOTSERIALIZED);
2273 2274 2275 2276
        aml_append(method, aml_store(aml_name("PEPT"), aml_local(0)));
        aml_append(method, aml_return(aml_local(0)));
        aml_append(dev, method);

X
Xiao Guangrong 已提交
2277
        method = aml_method("WRPT", 1, AML_NOTSERIALIZED);
2278 2279 2280 2281
        aml_append(method, aml_store(aml_arg(0), aml_name("PEPT")));
        aml_append(dev, method);

        aml_append(scope, dev);
I
Igor Mammedov 已提交
2282
        aml_append(dsdt, scope);
2283 2284
    }

2285
    sb_scope = aml_scope("\\_SB");
2286
    {
2287 2288
        build_memory_devices(sb_scope, nr_mem, pm->mem_hp_io_base,
                             pm->mem_hp_io_len);
2289

2290
        {
2291 2292 2293
            Object *pci_host;
            PCIBus *bus = NULL;

2294 2295
            pci_host = acpi_get_i386_pci_host();
            if (pci_host) {
2296 2297
                bus = PCI_HOST_BRIDGE(pci_host)->bus;
            }
2298

2299
            if (bus) {
2300
                Aml *scope = aml_scope("PCI0");
2301
                /* Scan all PCI buses. Generate tables to support hotplug. */
2302
                build_append_pci_bus_devices(scope, bus, pm->pcihp_bridge_en);
2303 2304 2305 2306 2307 2308 2309 2310

                if (misc->tpm_version != TPM_VERSION_UNSPEC) {
                    dev = aml_device("ISA.TPM");
                    aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0C31")));
                    aml_append(dev, aml_name_decl("_STA", aml_int(0xF)));
                    crs = aml_resource_template();
                    aml_append(crs, aml_memory32_fixed(TPM_TIS_ADDR_BASE,
                               TPM_TIS_ADDR_SIZE, AML_READ_WRITE));
2311 2312 2313 2314 2315 2316
                    /*
                        FIXME: TPM_TIS_IRQ=5 conflicts with PNP0C0F irqs,
                        Rewrite to take IRQ from TPM device model and
                        fix default IRQ value there to use some unused IRQ
                     */
                    /* aml_append(crs, aml_irq_no_flags(TPM_TIS_IRQ)); */
2317 2318 2319 2320
                    aml_append(dev, aml_name_decl("_CRS", crs));
                    aml_append(scope, dev);
                }

2321
                aml_append(sb_scope, scope);
2322 2323
            }
        }
I
Igor Mammedov 已提交
2324
        aml_append(dsdt, sb_scope);
2325 2326
    }

2327
    /* copy AML table into ACPI tables blob and patch header there */
I
Igor Mammedov 已提交
2328
    g_array_append_vals(table_data, dsdt->buf->data, dsdt->buf->len);
2329
    build_header(linker, table_data,
I
Igor Mammedov 已提交
2330
        (void *)(table_data->data + table_data->len - dsdt->buf->len),
2331
        "DSDT", dsdt->buf->len, 1, NULL, NULL);
2332
    free_aml_allocator();
2333 2334 2335
}

static void
2336
build_hpet(GArray *table_data, BIOSLinker *linker)
2337 2338 2339 2340 2341 2342 2343 2344 2345 2346
{
    Acpi20Hpet *hpet;

    hpet = acpi_data_push(table_data, sizeof(*hpet));
    /* Note timer_block_id value must be kept in sync with value advertised by
     * emulated hpet
     */
    hpet->timer_block_id = cpu_to_le32(0x8086a201);
    hpet->addr.address = cpu_to_le64(HPET_BASE);
    build_header(linker, table_data,
2347
                 (void *)hpet, "HPET", sizeof(*hpet), 1, NULL, NULL);
2348 2349
}

S
Stefan Berger 已提交
2350
static void
2351
build_tpm_tcpa(GArray *table_data, BIOSLinker *linker, GArray *tcpalog)
S
Stefan Berger 已提交
2352 2353
{
    Acpi20Tcpa *tcpa = acpi_data_push(table_data, sizeof *tcpa);
2354 2355 2356
    unsigned log_addr_size = sizeof(tcpa->log_area_start_address);
    unsigned log_addr_offset =
        (char *)&tcpa->log_area_start_address - table_data->data;
S
Stefan Berger 已提交
2357 2358 2359

    tcpa->platform_class = cpu_to_le16(TPM_TCPA_ACPI_CLASS_CLIENT);
    tcpa->log_area_minimum_length = cpu_to_le32(TPM_LOG_AREA_MINIMUM_SIZE);
2360
    acpi_data_push(tcpalog, le32_to_cpu(tcpa->log_area_minimum_length));
S
Stefan Berger 已提交
2361

2362
    bios_linker_loader_alloc(linker, ACPI_BUILD_TPMLOG_FILE, tcpalog, 1,
2363 2364
                             false /* high memory */);

S
Stefan Berger 已提交
2365
    /* log area start address to be filled by Guest linker */
2366 2367 2368
    bios_linker_loader_add_pointer(linker,
        ACPI_BUILD_TABLE_FILE, log_addr_offset, log_addr_size,
        ACPI_BUILD_TPMLOG_FILE, 0);
S
Stefan Berger 已提交
2369 2370

    build_header(linker, table_data,
2371
                 (void *)tcpa, "TCPA", sizeof(*tcpa), 2, NULL, NULL);
S
Stefan Berger 已提交
2372 2373
}

S
Stefan Berger 已提交
2374
static void
2375
build_tpm2(GArray *table_data, BIOSLinker *linker)
S
Stefan Berger 已提交
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
{
    Acpi20TPM2 *tpm2_ptr;

    tpm2_ptr = acpi_data_push(table_data, sizeof *tpm2_ptr);

    tpm2_ptr->platform_class = cpu_to_le16(TPM2_ACPI_CLASS_CLIENT);
    tpm2_ptr->control_area_address = cpu_to_le64(0);
    tpm2_ptr->start_method = cpu_to_le32(TPM2_START_METHOD_MMIO);

    build_header(linker, table_data,
2386
                 (void *)tpm2_ptr, "TPM2", sizeof(*tpm2_ptr), 4, NULL, NULL);
S
Stefan Berger 已提交
2387 2388
}

2389
static void
2390
build_srat(GArray *table_data, BIOSLinker *linker, MachineState *machine)
2391 2392 2393 2394 2395 2396 2397 2398
{
    AcpiSystemResourceAffinityTable *srat;
    AcpiSratProcessorAffinity *core;
    AcpiSratMemoryAffinity *numamem;

    int i;
    int srat_start, numa_start, slots;
    uint64_t mem_len, mem_base, next_base;
2399 2400
    MachineClass *mc = MACHINE_GET_CLASS(machine);
    CPUArchIdList *apic_ids = mc->possible_cpu_arch_ids(machine);
2401
    PCMachineState *pcms = PC_MACHINE(machine);
2402 2403 2404
    ram_addr_t hotplugabble_address_space_size =
        object_property_get_int(OBJECT(pcms), PC_MACHINE_MEMHP_REGION_SIZE,
                                NULL);
2405 2406 2407 2408 2409 2410

    srat_start = table_data->len;

    srat = acpi_data_push(table_data, sizeof *srat);
    srat->reserved1 = cpu_to_le32(1);

2411
    for (i = 0; i < apic_ids->len; i++) {
2412
        int j;
2413 2414
        int apic_id = apic_ids->cpus[i].arch_id;

2415
        core = acpi_data_push(table_data, sizeof *core);
S
Shannon Zhao 已提交
2416
        core->type = ACPI_SRAT_PROCESSOR_APIC;
2417
        core->length = sizeof(*core);
2418
        core->local_apic_id = apic_id;
2419 2420 2421 2422 2423 2424
        for (j = 0; j < nb_numa_nodes; j++) {
            if (test_bit(i, numa_info[j].node_cpu)) {
                core->proximity_lo = j;
                break;
            }
        }
2425 2426
        memset(core->proximity_hi, 0, 3);
        core->local_sapic_eid = 0;
2427
        core->flags = cpu_to_le32(1);
2428 2429 2430 2431 2432 2433 2434 2435 2436 2437
    }


    /* the memory map is a bit tricky, it contains at least one hole
     * from 640k-1M and possibly another one from 3.5G-4G.
     */
    next_base = 0;
    numa_start = table_data->len;

    numamem = acpi_data_push(table_data, sizeof *numamem);
2438
    build_srat_memory(numamem, 0, 640 * 1024, 0, MEM_AFFINITY_ENABLED);
2439
    next_base = 1024 * 1024;
2440
    for (i = 1; i < pcms->numa_nodes + 1; ++i) {
2441
        mem_base = next_base;
2442
        mem_len = pcms->node_mem[i - 1];
2443 2444 2445 2446 2447 2448
        if (i == 1) {
            mem_len -= 1024 * 1024;
        }
        next_base = mem_base + mem_len;

        /* Cut out the ACPI_PCI hole */
2449 2450 2451
        if (mem_base <= pcms->below_4g_mem_size &&
            next_base > pcms->below_4g_mem_size) {
            mem_len -= next_base - pcms->below_4g_mem_size;
2452 2453
            if (mem_len > 0) {
                numamem = acpi_data_push(table_data, sizeof *numamem);
2454 2455
                build_srat_memory(numamem, mem_base, mem_len, i - 1,
                                  MEM_AFFINITY_ENABLED);
2456 2457
            }
            mem_base = 1ULL << 32;
2458 2459
            mem_len = next_base - pcms->below_4g_mem_size;
            next_base += (1ULL << 32) - pcms->below_4g_mem_size;
2460 2461
        }
        numamem = acpi_data_push(table_data, sizeof *numamem);
2462 2463
        build_srat_memory(numamem, mem_base, mem_len, i - 1,
                          MEM_AFFINITY_ENABLED);
2464 2465
    }
    slots = (table_data->len - numa_start) / sizeof *numamem;
2466
    for (; slots < pcms->numa_nodes + 2; slots++) {
2467
        numamem = acpi_data_push(table_data, sizeof *numamem);
2468
        build_srat_memory(numamem, 0, 0, 0, MEM_AFFINITY_NOFLAGS);
2469 2470
    }

2471 2472 2473 2474 2475 2476 2477
    /*
     * Entry is required for Windows to enable memory hotplug in OS.
     * Memory devices may override proximity set by this entry,
     * providing _PXM method if necessary.
     */
    if (hotplugabble_address_space_size) {
        numamem = acpi_data_push(table_data, sizeof *numamem);
2478 2479 2480
        build_srat_memory(numamem, pcms->hotplug_memory.base,
                          hotplugabble_address_space_size, 0,
                          MEM_AFFINITY_HOTPLUGGABLE | MEM_AFFINITY_ENABLED);
2481 2482
    }

2483 2484
    build_header(linker, table_data,
                 (void *)(table_data->data + srat_start),
2485
                 "SRAT",
2486
                 table_data->len - srat_start, 1, NULL, NULL);
2487
    g_free(apic_ids);
2488 2489 2490
}

static void
2491
build_mcfg_q35(GArray *table_data, BIOSLinker *linker, AcpiMcfgInfo *info)
2492 2493
{
    AcpiTableMcfg *mcfg;
2494
    const char *sig;
2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510
    int len = sizeof(*mcfg) + 1 * sizeof(mcfg->allocation[0]);

    mcfg = acpi_data_push(table_data, len);
    mcfg->allocation[0].address = cpu_to_le64(info->mcfg_base);
    /* Only a single allocation so no need to play with segments */
    mcfg->allocation[0].pci_segment = cpu_to_le16(0);
    mcfg->allocation[0].start_bus_number = 0;
    mcfg->allocation[0].end_bus_number = PCIE_MMCFG_BUS(info->mcfg_size - 1);

    /* MCFG is used for ECAM which can be enabled or disabled by guest.
     * To avoid table size changes (which create migration issues),
     * always create the table even if there are no allocations,
     * but set the signature to a reserved value in this case.
     * ACPI spec requires OSPMs to ignore such tables.
     */
    if (info->mcfg_base == PCIE_BASE_ADDR_UNMAPPED) {
2511 2512
        /* Reserved signature: ignored by OSPM */
        sig = "QEMU";
2513
    } else {
2514
        sig = "MCFG";
2515
    }
2516
    build_header(linker, table_data, (void *)mcfg, sig, len, 1, NULL, NULL);
2517 2518
}

2519 2520 2521 2522
/*
 * VT-d spec 8.1 DMA Remapping Reporting Structure
 * (version Oct. 2014 or later)
 */
2523
static void
2524
build_dmar_q35(GArray *table_data, BIOSLinker *linker)
2525 2526 2527 2528 2529
{
    int dmar_start = table_data->len;

    AcpiTableDmar *dmar;
    AcpiDmarHardwareUnit *drhd;
2530 2531
    uint8_t dmar_flags = 0;
    X86IOMMUState *iommu = x86_iommu_get_default();
2532 2533 2534
    AcpiDmarDeviceScope *scope = NULL;
    /* Root complex IOAPIC use one path[0] only */
    size_t ioapic_scope_size = sizeof(*scope) + sizeof(scope->path[0]);
2535 2536 2537 2538 2539

    assert(iommu);
    if (iommu->intr_supported) {
        dmar_flags |= 0x1;      /* Flags: 0x1: INT_REMAP */
    }
2540 2541 2542

    dmar = acpi_data_push(table_data, sizeof(*dmar));
    dmar->host_address_width = VTD_HOST_ADDRESS_WIDTH - 1;
2543
    dmar->flags = dmar_flags;
2544 2545

    /* DMAR Remapping Hardware Unit Definition structure */
2546
    drhd = acpi_data_push(table_data, sizeof(*drhd) + ioapic_scope_size);
2547
    drhd->type = cpu_to_le16(ACPI_DMAR_TYPE_HARDWARE_UNIT);
2548
    drhd->length = cpu_to_le16(sizeof(*drhd) + ioapic_scope_size);
2549 2550 2551 2552
    drhd->flags = ACPI_DMAR_INCLUDE_PCI_ALL;
    drhd->pci_segment = cpu_to_le16(0);
    drhd->address = cpu_to_le64(Q35_HOST_BRIDGE_IOMMU_ADDR);

2553 2554 2555 2556 2557 2558 2559 2560 2561
    /* Scope definition for the root-complex IOAPIC. See VT-d spec
     * 8.3.1 (version Oct. 2014 or later). */
    scope = &drhd->scope[0];
    scope->entry_type = 0x03;   /* Type: 0x03 for IOAPIC */
    scope->length = ioapic_scope_size;
    scope->enumeration_id = ACPI_BUILD_IOAPIC_ID;
    scope->bus = Q35_PSEUDO_BUS_PLATFORM;
    scope->path[0] = cpu_to_le16(Q35_PSEUDO_DEVFN_IOAPIC);

2562
    build_header(linker, table_data, (void *)(table_data->data + dmar_start),
2563
                 "DMAR", table_data->len - dmar_start, 1, NULL, NULL);
2564 2565
}

2566
static GArray *
2567
build_rsdp(GArray *rsdp_table, BIOSLinker *linker, unsigned rsdt_tbl_offset)
2568 2569
{
    AcpiRsdpDescriptor *rsdp = acpi_data_push(rsdp_table, sizeof *rsdp);
2570 2571 2572
    unsigned rsdt_pa_size = sizeof(rsdp->rsdt_physical_address);
    unsigned rsdt_pa_offset =
        (char *)&rsdp->rsdt_physical_address - rsdp_table->data;
2573

2574
    bios_linker_loader_alloc(linker, ACPI_BUILD_RSDP_FILE, rsdp_table, 16,
2575 2576
                             true /* fseg memory */);

2577
    memcpy(&rsdp->signature, "RSD PTR ", 8);
2578 2579
    memcpy(rsdp->oem_id, ACPI_BUILD_APPNAME6, 6);
    /* Address to be filled by Guest linker */
2580 2581 2582 2583
    bios_linker_loader_add_pointer(linker,
        ACPI_BUILD_RSDP_FILE, rsdt_pa_offset, rsdt_pa_size,
        ACPI_BUILD_TABLE_FILE, rsdt_tbl_offset);

2584 2585
    /* Checksum to be filled by Guest linker */
    bios_linker_loader_add_checksum(linker, ACPI_BUILD_RSDP_FILE,
2586 2587
        (char *)rsdp - rsdp_table->data, sizeof *rsdp,
        (char *)&rsdp->checksum - rsdp_table->data);
2588 2589 2590 2591 2592 2593 2594

    return rsdp_table;
}

typedef
struct AcpiBuildState {
    /* Copy of table in RAM (for patching). */
2595
    MemoryRegion *table_mr;
2596 2597
    /* Is table patched? */
    uint8_t patched;
2598
    void *rsdp;
2599 2600
    MemoryRegion *rsdp_mr;
    MemoryRegion *linker_mr;
2601 2602 2603 2604 2605 2606 2607
} AcpiBuildState;

static bool acpi_get_mcfg(AcpiMcfgInfo *mcfg)
{
    Object *pci_host;
    QObject *o;

2608
    pci_host = acpi_get_i386_pci_host();
2609 2610 2611 2612 2613 2614 2615
    g_assert(pci_host);

    o = object_property_get_qobject(pci_host, PCIE_HOST_MCFG_BASE, NULL);
    if (!o) {
        return false;
    }
    mcfg->mcfg_base = qint_get_int(qobject_to_qint(o));
2616
    qobject_decref(o);
2617 2618 2619 2620

    o = object_property_get_qobject(pci_host, PCIE_HOST_MCFG_SIZE, NULL);
    assert(o);
    mcfg->mcfg_size = qint_get_int(qobject_to_qint(o));
2621
    qobject_decref(o);
2622 2623 2624
    return true;
}

2625 2626
static bool acpi_has_iommu(void)
{
2627
    return !!x86_iommu_get_default();
2628 2629
}

2630
static
2631
void acpi_build(AcpiBuildTables *tables, MachineState *machine)
2632
{
2633
    PCMachineState *pcms = PC_MACHINE(machine);
2634
    PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
2635
    GArray *table_offsets;
I
Igor Mammedov 已提交
2636
    unsigned facs, dsdt, rsdt, fadt;
2637 2638 2639
    AcpiPmInfo pm;
    AcpiMiscInfo misc;
    AcpiMcfgInfo mcfg;
M
Markus Armbruster 已提交
2640
    Range pci_hole, pci_hole64;
2641
    uint8_t *u;
2642
    size_t aml_len = 0;
2643
    GArray *tables_blob = tables->table_data;
2644
    AcpiSlicOem slic_oem = { .id = NULL, .table_id = NULL };
2645 2646 2647

    acpi_get_pm_info(&pm);
    acpi_get_misc_info(&misc);
M
Markus Armbruster 已提交
2648
    acpi_get_pci_holes(&pci_hole, &pci_hole64);
2649
    acpi_get_slic_oem(&slic_oem);
2650 2651 2652

    table_offsets = g_array_new(false, true /* clear */,
                                        sizeof(uint32_t));
2653
    ACPI_BUILD_DPRINTF("init ACPI tables\n");
2654

2655 2656
    bios_linker_loader_alloc(tables->linker,
                             ACPI_BUILD_TABLE_FILE, tables_blob,
2657 2658 2659 2660 2661 2662 2663 2664
                             64 /* Ensure FACS is aligned */,
                             false /* high memory */);

    /*
     * FACS is pointed to by FADT.
     * We place it first since it's the only table that has alignment
     * requirements.
     */
2665
    facs = tables_blob->len;
2666
    build_facs(tables_blob, tables->linker);
2667 2668

    /* DSDT is pointed to by FADT */
2669
    dsdt = tables_blob->len;
M
Markus Armbruster 已提交
2670 2671
    build_dsdt(tables_blob, tables->linker, &pm, &misc,
               &pci_hole, &pci_hole64, machine);
2672

2673 2674 2675
    /* Count the size of the DSDT and SSDT, we will need it for legacy
     * sizing of ACPI tables.
     */
2676
    aml_len += tables_blob->len - dsdt;
2677

2678
    /* ACPI tables pointed to by RSDT */
I
Igor Mammedov 已提交
2679
    fadt = tables_blob->len;
2680
    acpi_add_table(table_offsets, tables_blob);
2681 2682
    build_fadt(tables_blob, tables->linker, &pm, facs, dsdt,
               slic_oem.id, slic_oem.table_id);
I
Igor Mammedov 已提交
2683
    aml_len += tables_blob->len - fadt;
2684

2685
    acpi_add_table(table_offsets, tables_blob);
2686
    build_madt(tables_blob, tables->linker, pcms);
2687

2688
    if (misc.has_hpet) {
2689 2690
        acpi_add_table(table_offsets, tables_blob);
        build_hpet(tables_blob, tables->linker);
S
Stefan Berger 已提交
2691
    }
S
Stefan Berger 已提交
2692
    if (misc.tpm_version != TPM_VERSION_UNSPEC) {
2693 2694
        acpi_add_table(table_offsets, tables_blob);
        build_tpm_tcpa(tables_blob, tables->linker, tables->tcpalog);
S
Stefan Berger 已提交
2695

2696 2697
        if (misc.tpm_version == TPM_VERSION_2_0) {
            acpi_add_table(table_offsets, tables_blob);
S
Stefan Berger 已提交
2698 2699
            build_tpm2(tables_blob, tables->linker);
        }
2700
    }
2701
    if (pcms->numa_nodes) {
2702
        acpi_add_table(table_offsets, tables_blob);
2703
        build_srat(tables_blob, tables->linker, machine);
2704 2705
    }
    if (acpi_get_mcfg(&mcfg)) {
2706 2707
        acpi_add_table(table_offsets, tables_blob);
        build_mcfg_q35(tables_blob, tables->linker, &mcfg);
2708
    }
2709
    if (acpi_has_iommu()) {
2710 2711
        acpi_add_table(table_offsets, tables_blob);
        build_dmar_q35(tables_blob, tables->linker);
2712
    }
2713
    if (pcms->acpi_nvdimm_state.is_enabled) {
2714 2715
        nvdimm_build_acpi(table_offsets, tables_blob, tables->linker,
                          pcms->acpi_nvdimm_state.dsm_mem);
2716 2717
    }

2718 2719 2720 2721
    /* Add tables supplied by user (if any) */
    for (u = acpi_table_first(); u; u = acpi_table_next(u)) {
        unsigned len = acpi_table_len(u);

2722 2723
        acpi_add_table(table_offsets, tables_blob);
        g_array_append_vals(tables_blob, u, len);
2724 2725 2726
    }

    /* RSDT is pointed to by RSDP */
2727
    rsdt = tables_blob->len;
2728 2729
    build_rsdt(tables_blob, tables->linker, table_offsets,
               slic_oem.id, slic_oem.table_id);
2730 2731 2732 2733

    /* RSDP is in FSEG memory, so allocate it separately */
    build_rsdp(tables->rsdp, tables->linker, rsdt);

2734
    /* We'll expose it all to Guest so we want to reduce
2735
     * chance of size changes.
2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749
     *
     * We used to align the tables to 4k, but of course this would
     * too simple to be enough.  4k turned out to be too small an
     * alignment very soon, and in fact it is almost impossible to
     * keep the table size stable for all (max_cpus, max_memory_slots)
     * combinations.  So the table size is always 64k for pc-i440fx-2.1
     * and we give an error if the table grows beyond that limit.
     *
     * We still have the problem of migrating from "-M pc-i440fx-2.0".  For
     * that, we exploit the fact that QEMU 2.1 generates _smaller_ tables
     * than 2.0 and we can always pad the smaller tables with zeros.  We can
     * then use the exact size of the 2.0 tables.
     *
     * All this is for PIIX4, since QEMU 2.0 didn't support Q35 migration.
2750
     */
2751
    if (pcmc->legacy_acpi_table_size) {
2752 2753 2754 2755
        /* Subtracting aml_len gives the size of fixed tables.  Then add the
         * size of the PIIX4 DSDT/SSDT in QEMU 2.0.
         */
        int legacy_aml_len =
2756
            pcmc->legacy_acpi_table_size +
2757 2758
            ACPI_BUILD_LEGACY_CPU_AML_SIZE * max_cpus;
        int legacy_table_size =
2759
            ROUND_UP(tables_blob->len - aml_len + legacy_aml_len,
2760
                     ACPI_BUILD_ALIGN_SIZE);
2761
        if (tables_blob->len > legacy_table_size) {
2762
            /* Should happen only with PCI bridges and -M pc-i440fx-2.0.  */
2763
            error_report("Warning: migration may not work.");
2764
        }
2765
        g_array_set_size(tables_blob, legacy_table_size);
2766
    } else {
2767
        /* Make sure we have a buffer in case we need to resize the tables. */
2768
        if (tables_blob->len > ACPI_BUILD_TABLE_SIZE / 2) {
2769
            /* As of QEMU 2.1, this fires with 160 VCPUs and 255 memory slots.  */
2770 2771 2772 2773
            error_report("Warning: ACPI tables are larger than 64k.");
            error_report("Warning: migration may not work.");
            error_report("Warning: please remove CPUs, NUMA nodes, "
                         "memory slots or PCI bridges.");
2774
        }
2775
        acpi_align_size(tables_blob, ACPI_BUILD_TABLE_SIZE);
2776
    }
2777

2778
    acpi_align_size(tables->linker->cmd_blob, ACPI_BUILD_ALIGN_SIZE);
2779 2780 2781 2782 2783

    /* Cleanup memory that's no longer used. */
    g_array_free(table_offsets, true);
}

2784
static void acpi_ram_update(MemoryRegion *mr, GArray *data)
2785 2786 2787 2788
{
    uint32_t size = acpi_data_len(data);

    /* Make sure RAM size is correct - in case it got changed e.g. by migration */
2789
    memory_region_ram_resize(mr, size, &error_abort);
2790

2791 2792
    memcpy(memory_region_get_ram_ptr(mr), data->data, size);
    memory_region_set_dirty(mr, 0, size);
2793 2794
}

2795
static void acpi_build_update(void *build_opaque)
2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
{
    AcpiBuildState *build_state = build_opaque;
    AcpiBuildTables tables;

    /* No state to update or already patched? Nothing to do. */
    if (!build_state || build_state->patched) {
        return;
    }
    build_state->patched = 1;

    acpi_build_tables_init(&tables);

2808
    acpi_build(&tables, MACHINE(qdev_get_machine()));
2809

2810
    acpi_ram_update(build_state->table_mr, tables.table_data);
2811

2812 2813 2814
    if (build_state->rsdp) {
        memcpy(build_state->rsdp, tables.rsdp->data, acpi_data_len(tables.rsdp));
    } else {
2815
        acpi_ram_update(build_state->rsdp_mr, tables.rsdp);
2816
    }
2817

2818
    acpi_ram_update(build_state->linker_mr, tables.linker->cmd_blob);
2819 2820 2821 2822 2823 2824 2825 2826 2827
    acpi_build_tables_cleanup(&tables, true);
}

static void acpi_build_reset(void *build_opaque)
{
    AcpiBuildState *build_state = build_opaque;
    build_state->patched = 0;
}

2828 2829 2830
static MemoryRegion *acpi_add_rom_blob(AcpiBuildState *build_state,
                                       GArray *blob, const char *name,
                                       uint64_t max_size)
2831
{
2832 2833
    return rom_add_blob(name, blob->data, acpi_data_len(blob), max_size, -1,
                        name, acpi_build_update, build_state);
2834 2835 2836 2837 2838 2839
}

static const VMStateDescription vmstate_acpi_build = {
    .name = "acpi_build",
    .version_id = 1,
    .minimum_version_id = 1,
2840
    .fields = (VMStateField[]) {
2841 2842 2843 2844 2845
        VMSTATE_UINT8(patched, AcpiBuildState),
        VMSTATE_END_OF_LIST()
    },
};

2846
void acpi_setup(void)
2847
{
2848
    PCMachineState *pcms = PC_MACHINE(qdev_get_machine());
2849
    PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
2850 2851 2852
    AcpiBuildTables tables;
    AcpiBuildState *build_state;

2853
    if (!pcms->fw_cfg) {
2854
        ACPI_BUILD_DPRINTF("No fw cfg. Bailing out.\n");
2855 2856 2857
        return;
    }

2858
    if (!pcmc->has_acpi_build) {
2859
        ACPI_BUILD_DPRINTF("ACPI build disabled. Bailing out.\n");
2860 2861 2862
        return;
    }

2863
    if (!acpi_enabled) {
2864
        ACPI_BUILD_DPRINTF("ACPI disabled. Bailing out.\n");
2865 2866 2867
        return;
    }

2868 2869
    build_state = g_malloc0(sizeof *build_state);

2870 2871
    acpi_set_pci_info();

2872
    acpi_build_tables_init(&tables);
2873
    acpi_build(&tables, MACHINE(pcms));
2874 2875

    /* Now expose it all to Guest */
2876
    build_state->table_mr = acpi_add_rom_blob(build_state, tables.table_data,
2877 2878
                                               ACPI_BUILD_TABLE_FILE,
                                               ACPI_BUILD_TABLE_MAX_SIZE);
2879
    assert(build_state->table_mr != NULL);
2880

2881
    build_state->linker_mr =
2882 2883
        acpi_add_rom_blob(build_state, tables.linker->cmd_blob,
                          "etc/table-loader", 0);
2884

2885
    fw_cfg_add_file(pcms->fw_cfg, ACPI_BUILD_TPMLOG_FILE,
2886 2887
                    tables.tcpalog->data, acpi_data_len(tables.tcpalog));

2888
    if (!pcmc->rsdp_in_ram) {
2889 2890 2891
        /*
         * Keep for compatibility with old machine types.
         * Though RSDP is small, its contents isn't immutable, so
2892
         * we'll update it along with the rest of tables on guest access.
2893
         */
2894 2895 2896
        uint32_t rsdp_size = acpi_data_len(tables.rsdp);

        build_state->rsdp = g_memdup(tables.rsdp->data, rsdp_size);
2897
        fw_cfg_add_file_callback(pcms->fw_cfg, ACPI_BUILD_RSDP_FILE,
2898
                                 acpi_build_update, build_state,
2899
                                 build_state->rsdp, rsdp_size);
2900
        build_state->rsdp_mr = NULL;
2901
    } else {
2902
        build_state->rsdp = NULL;
2903
        build_state->rsdp_mr = acpi_add_rom_blob(build_state, tables.rsdp,
2904
                                                  ACPI_BUILD_RSDP_FILE, 0);
2905
    }
2906 2907 2908 2909 2910 2911 2912 2913 2914 2915

    qemu_register_reset(acpi_build_reset, build_state);
    acpi_build_reset(build_state);
    vmstate_register(NULL, 0, &vmstate_acpi_build, build_state);

    /* Cleanup tables but don't free the memory: we track it
     * in build_state.
     */
    acpi_build_tables_cleanup(&tables, false);
}