slavio_misc.c 12.4 KB
Newer Older
B
bellard 已提交
1 2
/*
 * QEMU Sparc SLAVIO aux io port emulation
3
 *
B
bellard 已提交
4
 * Copyright (c) 2005 Fabrice Bellard
5
 *
B
bellard 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
P
pbrook 已提交
24 25 26 27
#include "hw.h"
#include "sun4m.h"
#include "sysemu.h"

B
bellard 已提交
28 29 30 31 32 33 34 35 36 37 38 39
/* debug misc */
//#define DEBUG_MISC

/*
 * This is the auxio port, chip control and system control part of
 * chip STP2001 (Slave I/O), also produced as NCR89C105. See
 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C105.txt
 *
 * This also includes the PMC CPU idle controller.
 */

#ifdef DEBUG_MISC
40 41
#define MISC_DPRINTF(fmt, ...)                                  \
    do { printf("MISC: " fmt , ## __VA_ARGS__); } while (0)
B
bellard 已提交
42
#else
43
#define MISC_DPRINTF(fmt, ...)
B
bellard 已提交
44 45 46
#endif

typedef struct MiscState {
P
pbrook 已提交
47
    qemu_irq irq;
B
bellard 已提交
48 49
    uint8_t config;
    uint8_t aux1, aux2;
50 51
    uint8_t diag, mctrl;
    uint32_t sysctrl;
52
    uint16_t leds;
B
blueswir1 已提交
53
    qemu_irq cpu_halt;
B
blueswir1 已提交
54
    qemu_irq fdc_tc;
B
bellard 已提交
55 56
} MiscState;

B
blueswir1 已提交
57
#define MISC_SIZE 1
58
#define SYSCTRL_SIZE 4
B
bellard 已提交
59

60 61 62 63 64 65
#define MISC_LEDS 0x01600000
#define MISC_CFG  0x01800000
#define MISC_DIAG 0x01a00000
#define MISC_MDM  0x01b00000
#define MISC_SYS  0x01f00000

B
blueswir1 已提交
66 67
#define AUX1_TC        0x02

68 69 70 71 72 73 74 75 76
#define AUX2_PWROFF    0x01
#define AUX2_PWRINTCLR 0x02
#define AUX2_PWRFAIL   0x20

#define CFG_PWRINTEN   0x08

#define SYS_RESET      0x01
#define SYS_RESETSTAT  0x02

B
bellard 已提交
77 78 79 80
static void slavio_misc_update_irq(void *opaque)
{
    MiscState *s = opaque;

81
    if ((s->aux2 & AUX2_PWRFAIL) && (s->config & CFG_PWRINTEN)) {
P
pbrook 已提交
82 83
        MISC_DPRINTF("Raise IRQ\n");
        qemu_irq_raise(s->irq);
B
bellard 已提交
84
    } else {
P
pbrook 已提交
85 86
        MISC_DPRINTF("Lower IRQ\n");
        qemu_irq_lower(s->irq);
B
bellard 已提交
87 88 89 90 91 92 93
    }
}

static void slavio_misc_reset(void *opaque)
{
    MiscState *s = opaque;

B
bellard 已提交
94
    // Diagnostic and system control registers not cleared in reset
B
bellard 已提交
95 96 97 98 99 100 101 102
    s->config = s->aux1 = s->aux2 = s->mctrl = 0;
}

void slavio_set_power_fail(void *opaque, int power_failing)
{
    MiscState *s = opaque;

    MISC_DPRINTF("Power fail: %d, config: %d\n", power_failing, s->config);
103 104
    if (power_failing && (s->config & CFG_PWRINTEN)) {
        s->aux2 |= AUX2_PWRFAIL;
B
bellard 已提交
105
    } else {
106
        s->aux2 &= ~AUX2_PWRFAIL;
B
bellard 已提交
107 108 109 110
    }
    slavio_misc_update_irq(s);
}

111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
static void slavio_cfg_mem_writeb(void *opaque, target_phys_addr_t addr,
                                  uint32_t val)
{
    MiscState *s = opaque;

    MISC_DPRINTF("Write config %2.2x\n", val & 0xff);
    s->config = val & 0xff;
    slavio_misc_update_irq(s);
}

static uint32_t slavio_cfg_mem_readb(void *opaque, target_phys_addr_t addr)
{
    MiscState *s = opaque;
    uint32_t ret = 0;

    ret = s->config;
    MISC_DPRINTF("Read config %2.2x\n", ret);
    return ret;
}

static CPUReadMemoryFunc *slavio_cfg_mem_read[3] = {
    slavio_cfg_mem_readb,
    NULL,
    NULL,
};

static CPUWriteMemoryFunc *slavio_cfg_mem_write[3] = {
    slavio_cfg_mem_writeb,
    NULL,
    NULL,
};

static void slavio_diag_mem_writeb(void *opaque, target_phys_addr_t addr,
144
                                   uint32_t val)
B
bellard 已提交
145 146 147
{
    MiscState *s = opaque;

148 149
    MISC_DPRINTF("Write diag %2.2x\n", val & 0xff);
    s->diag = val & 0xff;
B
bellard 已提交
150 151
}

152
static uint32_t slavio_diag_mem_readb(void *opaque, target_phys_addr_t addr)
B
bellard 已提交
153 154 155 156
{
    MiscState *s = opaque;
    uint32_t ret = 0;

157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
    ret = s->diag;
    MISC_DPRINTF("Read diag %2.2x\n", ret);
    return ret;
}

static CPUReadMemoryFunc *slavio_diag_mem_read[3] = {
    slavio_diag_mem_readb,
    NULL,
    NULL,
};

static CPUWriteMemoryFunc *slavio_diag_mem_write[3] = {
    slavio_diag_mem_writeb,
    NULL,
    NULL,
};

static void slavio_mdm_mem_writeb(void *opaque, target_phys_addr_t addr,
                                  uint32_t val)
{
    MiscState *s = opaque;

    MISC_DPRINTF("Write modem control %2.2x\n", val & 0xff);
    s->mctrl = val & 0xff;
}

static uint32_t slavio_mdm_mem_readb(void *opaque, target_phys_addr_t addr)
{
    MiscState *s = opaque;
    uint32_t ret = 0;

    ret = s->mctrl;
    MISC_DPRINTF("Read modem control %2.2x\n", ret);
B
bellard 已提交
190 191 192
    return ret;
}

193 194
static CPUReadMemoryFunc *slavio_mdm_mem_read[3] = {
    slavio_mdm_mem_readb,
195 196
    NULL,
    NULL,
B
bellard 已提交
197 198
};

199 200
static CPUWriteMemoryFunc *slavio_mdm_mem_write[3] = {
    slavio_mdm_mem_writeb,
201 202
    NULL,
    NULL,
B
bellard 已提交
203 204
};

205 206 207 208 209 210
static void slavio_aux1_mem_writeb(void *opaque, target_phys_addr_t addr,
                                   uint32_t val)
{
    MiscState *s = opaque;

    MISC_DPRINTF("Write aux1 %2.2x\n", val & 0xff);
B
blueswir1 已提交
211 212 213 214 215 216 217 218
    if (val & AUX1_TC) {
        // Send a pulse to floppy terminal count line
        if (s->fdc_tc) {
            qemu_irq_raise(s->fdc_tc);
            qemu_irq_lower(s->fdc_tc);
        }
        val &= ~AUX1_TC;
    }
219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
    s->aux1 = val & 0xff;
}

static uint32_t slavio_aux1_mem_readb(void *opaque, target_phys_addr_t addr)
{
    MiscState *s = opaque;
    uint32_t ret = 0;

    ret = s->aux1;
    MISC_DPRINTF("Read aux1 %2.2x\n", ret);

    return ret;
}

static CPUReadMemoryFunc *slavio_aux1_mem_read[3] = {
    slavio_aux1_mem_readb,
    NULL,
    NULL,
};

static CPUWriteMemoryFunc *slavio_aux1_mem_write[3] = {
    slavio_aux1_mem_writeb,
    NULL,
    NULL,
};

static void slavio_aux2_mem_writeb(void *opaque, target_phys_addr_t addr,
                                   uint32_t val)
{
    MiscState *s = opaque;

    val &= AUX2_PWRINTCLR | AUX2_PWROFF;
    MISC_DPRINTF("Write aux2 %2.2x\n", val);
    val |= s->aux2 & AUX2_PWRFAIL;
    if (val & AUX2_PWRINTCLR) // Clear Power Fail int
        val &= AUX2_PWROFF;
    s->aux2 = val;
    if (val & AUX2_PWROFF)
        qemu_system_shutdown_request();
    slavio_misc_update_irq(s);
}

static uint32_t slavio_aux2_mem_readb(void *opaque, target_phys_addr_t addr)
{
    MiscState *s = opaque;
    uint32_t ret = 0;

    ret = s->aux2;
    MISC_DPRINTF("Read aux2 %2.2x\n", ret);

    return ret;
}

static CPUReadMemoryFunc *slavio_aux2_mem_read[3] = {
    slavio_aux2_mem_readb,
    NULL,
    NULL,
};

static CPUWriteMemoryFunc *slavio_aux2_mem_write[3] = {
    slavio_aux2_mem_writeb,
    NULL,
    NULL,
};

static void apc_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
{
    MiscState *s = opaque;

    MISC_DPRINTF("Write power management %2.2x\n", val & 0xff);
B
blueswir1 已提交
289
    qemu_irq_raise(s->cpu_halt);
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311
}

static uint32_t apc_mem_readb(void *opaque, target_phys_addr_t addr)
{
    uint32_t ret = 0;

    MISC_DPRINTF("Read power management %2.2x\n", ret);
    return ret;
}

static CPUReadMemoryFunc *apc_mem_read[3] = {
    apc_mem_readb,
    NULL,
    NULL,
};

static CPUWriteMemoryFunc *apc_mem_write[3] = {
    apc_mem_writeb,
    NULL,
    NULL,
};

312 313 314
static uint32_t slavio_sysctrl_mem_readl(void *opaque, target_phys_addr_t addr)
{
    MiscState *s = opaque;
315
    uint32_t ret = 0;
316

317
    switch (addr) {
318 319 320 321 322 323
    case 0:
        ret = s->sysctrl;
        break;
    default:
        break;
    }
324
    MISC_DPRINTF("Read system control %08x\n", ret);
325 326 327 328 329 330 331 332
    return ret;
}

static void slavio_sysctrl_mem_writel(void *opaque, target_phys_addr_t addr,
                                      uint32_t val)
{
    MiscState *s = opaque;

333
    MISC_DPRINTF("Write system control %08x\n", val);
334
    switch (addr) {
335
    case 0:
336 337
        if (val & SYS_RESET) {
            s->sysctrl = SYS_RESETSTAT;
338 339 340 341 342 343 344 345 346
            qemu_system_reset_request();
        }
        break;
    default:
        break;
    }
}

static CPUReadMemoryFunc *slavio_sysctrl_mem_read[3] = {
347 348
    NULL,
    NULL,
349 350 351 352
    slavio_sysctrl_mem_readl,
};

static CPUWriteMemoryFunc *slavio_sysctrl_mem_write[3] = {
353 354
    NULL,
    NULL,
355 356 357
    slavio_sysctrl_mem_writel,
};

358
static uint32_t slavio_led_mem_readw(void *opaque, target_phys_addr_t addr)
359 360
{
    MiscState *s = opaque;
361
    uint32_t ret = 0;
362

363
    switch (addr) {
364 365 366 367 368 369
    case 0:
        ret = s->leds;
        break;
    default:
        break;
    }
370
    MISC_DPRINTF("Read diagnostic LED %04x\n", ret);
371 372 373
    return ret;
}

374
static void slavio_led_mem_writew(void *opaque, target_phys_addr_t addr,
375 376 377 378
                                  uint32_t val)
{
    MiscState *s = opaque;

379
    MISC_DPRINTF("Write diagnostic LED %04x\n", val & 0xffff);
380
    switch (addr) {
381
    case 0:
B
blueswir1 已提交
382
        s->leds = val;
383 384 385 386 387 388 389
        break;
    default:
        break;
    }
}

static CPUReadMemoryFunc *slavio_led_mem_read[3] = {
390 391 392
    NULL,
    slavio_led_mem_readw,
    NULL,
393 394 395
};

static CPUWriteMemoryFunc *slavio_led_mem_write[3] = {
396 397 398
    NULL,
    slavio_led_mem_writew,
    NULL,
399 400
};

B
bellard 已提交
401 402 403
static void slavio_misc_save(QEMUFile *f, void *opaque)
{
    MiscState *s = opaque;
B
blueswir1 已提交
404
    uint32_t tmp = 0;
405
    uint8_t tmp8;
B
bellard 已提交
406

P
pbrook 已提交
407
    qemu_put_be32s(f, &tmp); /* ignored, was IRQ.  */
B
bellard 已提交
408 409 410 411 412
    qemu_put_8s(f, &s->config);
    qemu_put_8s(f, &s->aux1);
    qemu_put_8s(f, &s->aux2);
    qemu_put_8s(f, &s->diag);
    qemu_put_8s(f, &s->mctrl);
413 414
    tmp8 = s->sysctrl & 0xff;
    qemu_put_8s(f, &tmp8);
B
bellard 已提交
415 416 417 418 419
}

static int slavio_misc_load(QEMUFile *f, void *opaque, int version_id)
{
    MiscState *s = opaque;
B
blueswir1 已提交
420
    uint32_t tmp;
421
    uint8_t tmp8;
B
bellard 已提交
422 423 424 425

    if (version_id != 1)
        return -EINVAL;

P
pbrook 已提交
426
    qemu_get_be32s(f, &tmp);
B
bellard 已提交
427 428 429 430 431
    qemu_get_8s(f, &s->config);
    qemu_get_8s(f, &s->aux1);
    qemu_get_8s(f, &s->aux2);
    qemu_get_8s(f, &s->diag);
    qemu_get_8s(f, &s->mctrl);
432 433
    qemu_get_8s(f, &tmp8);
    s->sysctrl = (uint32_t)tmp8;
B
bellard 已提交
434 435 436
    return 0;
}

437
void *slavio_misc_init(target_phys_addr_t base, target_phys_addr_t power_base,
438 439
                       target_phys_addr_t aux1_base,
                       target_phys_addr_t aux2_base, qemu_irq irq,
B
blueswir1 已提交
440
                       qemu_irq cpu_halt, qemu_irq **fdc_tc)
B
bellard 已提交
441
{
442
    int io;
B
bellard 已提交
443 444 445 446
    MiscState *s;

    s = qemu_mallocz(sizeof(MiscState));

447 448
    if (base) {
        /* 8 bit registers */
449

450
        // Slavio control
451
        io = cpu_register_io_memory(slavio_cfg_mem_read,
452 453 454
                                    slavio_cfg_mem_write, s);
        cpu_register_physical_memory(base + MISC_CFG, MISC_SIZE, io);

455
        // Diagnostics
456
        io = cpu_register_io_memory(slavio_diag_mem_read,
457 458 459
                                    slavio_diag_mem_write, s);
        cpu_register_physical_memory(base + MISC_DIAG, MISC_SIZE, io);

460
        // Modem control
461
        io = cpu_register_io_memory(slavio_mdm_mem_read,
462 463
                                    slavio_mdm_mem_write, s);
        cpu_register_physical_memory(base + MISC_MDM, MISC_SIZE, io);
464 465

        /* 16 bit registers */
466
        io = cpu_register_io_memory(slavio_led_mem_read,
467 468 469 470 471
                                    slavio_led_mem_write, s);
        /* ss600mp diag LEDs */
        cpu_register_physical_memory(base + MISC_LEDS, MISC_SIZE, io);

        /* 32 bit registers */
472
        io = cpu_register_io_memory(slavio_sysctrl_mem_read,
473 474 475 476 477 478 479
                                    slavio_sysctrl_mem_write, s);
        // System control
        cpu_register_physical_memory(base + MISC_SYS, SYSCTRL_SIZE, io);
    }

    // AUX 1 (Misc System Functions)
    if (aux1_base) {
480
        io = cpu_register_io_memory(slavio_aux1_mem_read,
481 482 483 484 485 486
                                    slavio_aux1_mem_write, s);
        cpu_register_physical_memory(aux1_base, MISC_SIZE, io);
    }

    // AUX 2 (Software Powerdown Control)
    if (aux2_base) {
487
        io = cpu_register_io_memory(slavio_aux2_mem_read,
488 489 490 491 492 493
                                    slavio_aux2_mem_write, s);
        cpu_register_physical_memory(aux2_base, MISC_SIZE, io);
    }

    // Power management (APC) XXX: not a Slavio device
    if (power_base) {
494
        io = cpu_register_io_memory(apc_mem_read, apc_mem_write, s);
495 496
        cpu_register_physical_memory(power_base, MISC_SIZE, io);
    }
497

B
bellard 已提交
498
    s->irq = irq;
B
blueswir1 已提交
499
    s->cpu_halt = cpu_halt;
B
blueswir1 已提交
500
    *fdc_tc = &s->fdc_tc;
B
bellard 已提交
501

502 503
    register_savevm("slavio_misc", base, 1, slavio_misc_save, slavio_misc_load,
                    s);
504
    qemu_register_reset(slavio_misc_reset, s);
B
bellard 已提交
505
    slavio_misc_reset(s);
506

B
bellard 已提交
507 508
    return s;
}