cpu.h 34.2 KB
Newer Older
A
Andreas Färber 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * QEMU CPU model
 *
 * Copyright (c) 2012 SUSE LINUX Products GmbH
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, see
 * <http://www.gnu.org/licenses/gpl-2.0.html>
 */
#ifndef QEMU_CPU_H
#define QEMU_CPU_H

23
#include "hw/qdev-core.h"
24
#include "disas/bfd.h"
25
#include "exec/hwaddr.h"
26
#include "exec/memattrs.h"
27
#include "qemu/bitmap.h"
A
Andreas Färber 已提交
28
#include "qemu/queue.h"
29
#include "qemu/thread.h"
A
Andreas Färber 已提交
30

31 32
typedef int (*WriteCoreDumpFunction)(const void *buf, size_t size,
                                     void *opaque);
33

A
Andreas Färber 已提交
34 35 36 37 38 39 40 41 42 43 44 45
/**
 * vaddr:
 * Type wide enough to contain any #target_ulong virtual address.
 */
typedef uint64_t vaddr;
#define VADDR_PRId PRId64
#define VADDR_PRIu PRIu64
#define VADDR_PRIo PRIo64
#define VADDR_PRIx PRIx64
#define VADDR_PRIX PRIX64
#define VADDR_MAX UINT64_MAX

A
Andreas Färber 已提交
46 47 48 49 50 51 52 53 54
/**
 * SECTION:cpu
 * @section_id: QEMU-cpu
 * @title: CPU Class
 * @short_description: Base class for all CPUs
 */

#define TYPE_CPU "cpu"

A
Andreas Färber 已提交
55 56 57 58 59 60
/* Since this macro is used a lot in hot code paths and in conjunction with
 * FooCPU *foo_env_get_cpu(), we deviate from usual QOM practice by using
 * an unchecked cast.
 */
#define CPU(obj) ((CPUState *)(obj))

A
Andreas Färber 已提交
61 62 63
#define CPU_CLASS(class) OBJECT_CLASS_CHECK(CPUClass, (class), TYPE_CPU)
#define CPU_GET_CLASS(obj) OBJECT_GET_CLASS(CPUClass, (obj), TYPE_CPU)

64 65 66 67 68 69
typedef enum MMUAccessType {
    MMU_DATA_LOAD  = 0,
    MMU_DATA_STORE = 1,
    MMU_INST_FETCH = 2
} MMUAccessType;

70
typedef struct CPUWatchpoint CPUWatchpoint;
A
Andreas Färber 已提交
71

72 73 74 75
typedef void (*CPUUnassignedAccess)(CPUState *cpu, hwaddr addr,
                                    bool is_write, bool is_exec, int opaque,
                                    unsigned size);

76 77
struct TranslationBlock;

A
Andreas Färber 已提交
78 79
/**
 * CPUClass:
80 81
 * @class_by_name: Callback to map -cpu command line model name to an
 * instantiatable CPU type.
82
 * @parse_features: Callback to parse command line arguments.
83
 * @reset: Callback to reset the #CPUState to its initial state.
84
 * @reset_dump_flags: #CPUDumpFlags to use for reset logging.
85
 * @has_work: Callback for checking if there is work to do.
86
 * @do_interrupt: Callback for interrupt handling.
87
 * @do_unassigned_access: Callback for unassigned access handling.
88
 * (this is deprecated: new targets should use do_transaction_failed instead)
89 90
 * @do_unaligned_access: Callback for unaligned access handling, if
 * the target defines #ALIGNED_ONLY.
91 92
 * @do_transaction_failed: Callback for handling failed memory transactions
 * (ie bus faults or external aborts; not MMU faults)
93 94 95 96
 * @virtio_is_big_endian: Callback to return %true if a CPU which supports
 * runtime configurable endianness is currently big-endian. Non-configurable
 * CPUs can use the default implementation of this method. This method should
 * not be used by any callers other than the pre-1.0 virtio devices.
97
 * @memory_rw_debug: Callback for GDB memory access.
98 99
 * @dump_state: Callback for dumping state.
 * @dump_statistics: Callback for dumping statistics.
100
 * @get_arch_id: Callback for getting architecture-dependent CPU ID.
101
 * @get_paging_enabled: Callback for inquiring whether paging is enabled.
102
 * @get_memory_mapping: Callback for obtaining the memory mappings.
103
 * @set_pc: Callback for setting the Program Counter register.
104 105
 * @synchronize_from_tb: Callback for synchronizing state from a TCG
 * #TranslationBlock.
106
 * @handle_mmu_fault: Callback for handling an MMU fault.
107
 * @get_phys_page_debug: Callback for obtaining a physical address.
108 109 110 111
 * @get_phys_page_attrs_debug: Callback for obtaining a physical address and the
 *       associated memory transaction attributes to use for the access.
 *       CPUs which use memory transaction attributes should implement this
 *       instead of get_phys_page_debug.
112 113
 * @asidx_from_attrs: Callback to return the CPU AddressSpace to use for
 *       a memory access with the specified memory transaction attributes.
114 115
 * @gdb_read_register: Callback for letting GDB read a register.
 * @gdb_write_register: Callback for letting GDB write a register.
116 117
 * @debug_check_watchpoint: Callback: return true if the architectural
 *       watchpoint whose address has matched should really fire.
118
 * @debug_excp_handler: Callback for handling debug exceptions.
119 120 121 122 123 124 125 126
 * @write_elf64_note: Callback for writing a CPU-specific ELF note to a
 * 64-bit VM coredump.
 * @write_elf32_qemunote: Callback for writing a CPU- and QEMU-specific ELF
 * note to a 32-bit VM coredump.
 * @write_elf32_note: Callback for writing a CPU-specific ELF note to a
 * 32-bit VM coredump.
 * @write_elf32_qemunote: Callback for writing a CPU- and QEMU-specific ELF
 * note to a 32-bit VM coredump.
127
 * @vmsd: State description for migration.
128
 * @gdb_num_core_regs: Number of core registers accessible to GDB.
129
 * @gdb_core_xml_file: File name for core registers GDB XML description.
130 131
 * @gdb_stop_before_watchpoint: Indicates whether GDB expects the CPU to stop
 *           before the insn which triggers a watchpoint rather than after it.
132 133
 * @gdb_arch_name: Optional callback that returns the architecture name known
 * to GDB. The caller must free the returned string with g_free.
134 135
 * @cpu_exec_enter: Callback for cpu_exec preparation.
 * @cpu_exec_exit: Callback for cpu_exec cleanup.
136
 * @cpu_exec_interrupt: Callback for processing interrupts in cpu_exec.
137
 * @disas_set_info: Setup architecture specific components of disassembly info
138 139
 * @adjust_watchpoint_address: Perform a target-specific adjustment to an
 * address before attempting to match it against watchpoints.
A
Andreas Färber 已提交
140 141 142 143 144
 *
 * Represents a CPU family or model.
 */
typedef struct CPUClass {
    /*< private >*/
145
    DeviceClass parent_class;
A
Andreas Färber 已提交
146 147
    /*< public >*/

148
    ObjectClass *(*class_by_name)(const char *cpu_model);
149
    void (*parse_features)(const char *typename, char *str, Error **errp);
150

A
Andreas Färber 已提交
151
    void (*reset)(CPUState *cpu);
152
    int reset_dump_flags;
153
    bool (*has_work)(CPUState *cpu);
154
    void (*do_interrupt)(CPUState *cpu);
155
    CPUUnassignedAccess do_unassigned_access;
156
    void (*do_unaligned_access)(CPUState *cpu, vaddr addr,
157 158
                                MMUAccessType access_type,
                                int mmu_idx, uintptr_t retaddr);
159 160 161 162
    void (*do_transaction_failed)(CPUState *cpu, hwaddr physaddr, vaddr addr,
                                  unsigned size, MMUAccessType access_type,
                                  int mmu_idx, MemTxAttrs attrs,
                                  MemTxResult response, uintptr_t retaddr);
163
    bool (*virtio_is_big_endian)(CPUState *cpu);
164 165
    int (*memory_rw_debug)(CPUState *cpu, vaddr addr,
                           uint8_t *buf, int len, bool is_write);
166 167
    void (*dump_state)(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
                       int flags);
168
    GuestPanicInformation* (*get_crash_info)(CPUState *cpu);
169 170
    void (*dump_statistics)(CPUState *cpu, FILE *f,
                            fprintf_function cpu_fprintf, int flags);
171
    int64_t (*get_arch_id)(CPUState *cpu);
172
    bool (*get_paging_enabled)(const CPUState *cpu);
173 174
    void (*get_memory_mapping)(CPUState *cpu, MemoryMappingList *list,
                               Error **errp);
175
    void (*set_pc)(CPUState *cpu, vaddr value);
176
    void (*synchronize_from_tb)(CPUState *cpu, struct TranslationBlock *tb);
177 178
    int (*handle_mmu_fault)(CPUState *cpu, vaddr address, int rw,
                            int mmu_index);
179
    hwaddr (*get_phys_page_debug)(CPUState *cpu, vaddr addr);
180 181
    hwaddr (*get_phys_page_attrs_debug)(CPUState *cpu, vaddr addr,
                                        MemTxAttrs *attrs);
182
    int (*asidx_from_attrs)(CPUState *cpu, MemTxAttrs attrs);
183 184
    int (*gdb_read_register)(CPUState *cpu, uint8_t *buf, int reg);
    int (*gdb_write_register)(CPUState *cpu, uint8_t *buf, int reg);
185
    bool (*debug_check_watchpoint)(CPUState *cpu, CPUWatchpoint *wp);
186
    void (*debug_excp_handler)(CPUState *cpu);
187

188 189 190 191 192 193 194 195
    int (*write_elf64_note)(WriteCoreDumpFunction f, CPUState *cpu,
                            int cpuid, void *opaque);
    int (*write_elf64_qemunote)(WriteCoreDumpFunction f, CPUState *cpu,
                                void *opaque);
    int (*write_elf32_note)(WriteCoreDumpFunction f, CPUState *cpu,
                            int cpuid, void *opaque);
    int (*write_elf32_qemunote)(WriteCoreDumpFunction f, CPUState *cpu,
                                void *opaque);
196 197

    const struct VMStateDescription *vmsd;
198
    const char *gdb_core_xml_file;
199
    gchar * (*gdb_arch_name)(CPUState *cpu);
200 201 202

    void (*cpu_exec_enter)(CPUState *cpu);
    void (*cpu_exec_exit)(CPUState *cpu);
203
    bool (*cpu_exec_interrupt)(CPUState *cpu, int interrupt_request);
204 205

    void (*disas_set_info)(CPUState *cpu, disassemble_info *info);
206
    vaddr (*adjust_watchpoint_address)(CPUState *cpu, vaddr addr, int len);
207 208 209 210 211
    void (*tcg_initialize)(void);

    /* Keep non-pointer data at the end to minimize holes.  */
    int gdb_num_core_regs;
    bool gdb_stop_before_watchpoint;
A
Andreas Färber 已提交
212 213
} CPUClass;

214 215 216 217 218 219 220 221 222 223 224 225
#ifdef HOST_WORDS_BIGENDIAN
typedef struct icount_decr_u16 {
    uint16_t high;
    uint16_t low;
} icount_decr_u16;
#else
typedef struct icount_decr_u16 {
    uint16_t low;
    uint16_t high;
} icount_decr_u16;
#endif

226 227 228 229 230 231
typedef struct CPUBreakpoint {
    vaddr pc;
    int flags; /* BP_* */
    QTAILQ_ENTRY(CPUBreakpoint) entry;
} CPUBreakpoint;

232
struct CPUWatchpoint {
233
    vaddr vaddr;
234
    vaddr len;
235
    vaddr hitaddr;
236
    MemTxAttrs hitattrs;
237 238
    int flags; /* BP_* */
    QTAILQ_ENTRY(CPUWatchpoint) entry;
239
};
240

241
struct KVMState;
A
Andreas Färber 已提交
242
struct kvm_run;
243

244 245
struct hax_vcpu_state;

246 247 248
#define TB_JMP_CACHE_BITS 12
#define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)

249
/* work queue */
250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268

/* The union type allows passing of 64 bit target pointers on 32 bit
 * hosts in a single parameter
 */
typedef union {
    int           host_int;
    unsigned long host_ulong;
    void         *host_ptr;
    vaddr         target_ptr;
} run_on_cpu_data;

#define RUN_ON_CPU_HOST_PTR(p)    ((run_on_cpu_data){.host_ptr = (p)})
#define RUN_ON_CPU_HOST_INT(i)    ((run_on_cpu_data){.host_int = (i)})
#define RUN_ON_CPU_HOST_ULONG(ul) ((run_on_cpu_data){.host_ulong = (ul)})
#define RUN_ON_CPU_TARGET_PTR(v)  ((run_on_cpu_data){.target_ptr = (v)})
#define RUN_ON_CPU_NULL           RUN_ON_CPU_HOST_PTR(NULL)

typedef void (*run_on_cpu_func)(CPUState *cpu, run_on_cpu_data data);

269
struct qemu_work_item;
270

271
#define CPU_UNSET_NUMA_NODE_ID -1
272
#define CPU_TRACE_DSTATE_MAX_EVENTS 32
273

A
Andreas Färber 已提交
274 275
/**
 * CPUState:
276
 * @cpu_index: CPU index (informative).
277 278
 * @nr_cores: Number of cores within this CPU package.
 * @nr_threads: Number of threads within this CPU.
279 280
 * @running: #true if CPU is currently running (lockless).
 * @has_waiter: #true if a CPU is currently waiting for the cpu_exec_end;
281
 * valid under cpu_list_lock.
282
 * @created: Indicates whether the CPU thread has been successfully created.
283 284
 * @interrupt_request: Indicates a pending interrupt request.
 * @halted: Nonzero if the CPU is in suspended state.
A
Andreas Färber 已提交
285
 * @stop: Indicates a pending stop request.
286
 * @stopped: Indicates the CPU has been artificially stopped.
G
Gu Zheng 已提交
287
 * @unplug: Indicates a pending CPU unplug request.
288
 * @crash_occurred: Indicates the OS reported a crash (panic) for this CPU
289
 * @singlestep_enabled: Flags for single-stepping.
290
 * @icount_extra: Instructions until next timer event.
291 292 293
 * @icount_decr: Low 16 bits: number of cycles left, only used in icount mode.
 * High 16 bits: Set to -1 to force TCG to stop executing linked TBs for this
 * CPU and return to its top level loop (even in non-icount mode).
294 295
 * This allows a single read-compare-cbranch-write sequence to test
 * for both decrementer underflow and exceptions.
296 297 298
 * @can_do_io: Nonzero if memory-mapped IO is safe. Deterministic execution
 * requires that IO only be performed on the last instruction of a TB
 * so that interrupts take effect immediately.
299 300
 * @cpu_ases: Pointer to array of CPUAddressSpaces (which define the
 *            AddressSpaces this CPU has)
301
 * @num_ases: number of CPUAddressSpaces in @cpu_ases
302 303
 * @as: Pointer to the first AddressSpace, for the convenience of targets which
 *      only have a single AddressSpace
304
 * @env_ptr: Pointer to subclass-specific CPUArchState field.
305
 * @gdb_regs: Additional GDB registers.
306
 * @gdb_num_regs: Number of total registers accessible to GDB.
307
 * @gdb_num_g_regs: Number of registers in GDB 'g' packets.
308
 * @next_cpu: Next CPU sharing TB cache.
309
 * @opaque: User data.
310 311
 * @mem_io_pc: Host Program Counter at which the memory was accessed.
 * @mem_io_vaddr: Target virtual address at which the memory was accessed.
A
Andreas Färber 已提交
312
 * @kvm_fd: vCPU file descriptor for KVM.
313 314
 * @work_mutex: Lock to prevent multiple access to queued_work_*.
 * @queued_work_first: First asynchronous work pending.
315 316
 * @trace_dstate_delayed: Delayed changes to trace_dstate (includes all changes
 *                        to @trace_dstate).
317
 * @trace_dstate: Dynamic tracing state of events for this vCPU (bitmask).
318 319 320
 * @ignore_memory_transaction_failures: Cached copy of the MachineState
 *    flag of the same name: allows the board to suppress calling of the
 *    CPU do_transaction_failed hook function.
A
Andreas Färber 已提交
321 322 323 324 325
 *
 * State of one CPU core or thread.
 */
struct CPUState {
    /*< private >*/
326
    DeviceState parent_obj;
A
Andreas Färber 已提交
327 328
    /*< public >*/

329 330 331
    int nr_cores;
    int nr_threads;

332
    struct QemuThread *thread;
333 334 335
#ifdef _WIN32
    HANDLE hThread;
#endif
A
Andreas Färber 已提交
336
    int thread_id;
337
    bool running, has_waiter;
A
Andreas Färber 已提交
338
    struct QemuCond *halt_cond;
339
    bool thread_kicked;
340
    bool created;
A
Andreas Färber 已提交
341
    bool stop;
342
    bool stopped;
G
Gu Zheng 已提交
343
    bool unplug;
344
    bool crash_occurred;
P
Paolo Bonzini 已提交
345
    bool exit_request;
346
    uint32_t cflags_next_tb;
347
    /* updates protected by BQL */
348
    uint32_t interrupt_request;
349
    int singlestep_enabled;
350
    int64_t icount_budget;
351
    int64_t icount_extra;
352
    sigjmp_buf jmp_env;
353

354 355 356
    QemuMutex work_mutex;
    struct qemu_work_item *queued_work_first, *queued_work_last;

357
    CPUAddressSpace *cpu_ases;
358
    int num_ases;
359
    AddressSpace *as;
360
    MemoryRegion *memory;
361

362
    void *env_ptr; /* CPUArchState */
363

364
    /* Accessed in parallel; all accesses must be atomic */
365
    struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE];
366

367
    struct GDBRegisterState *gdb_regs;
368
    int gdb_num_regs;
369
    int gdb_num_g_regs;
A
Andreas Färber 已提交
370
    QTAILQ_ENTRY(CPUState) node;
371

372 373 374
    /* ice debug support */
    QTAILQ_HEAD(breakpoints_head, CPUBreakpoint) breakpoints;

375 376 377
    QTAILQ_HEAD(watchpoints_head, CPUWatchpoint) watchpoints;
    CPUWatchpoint *watchpoint_hit;

378 379
    void *opaque;

380 381 382 383 384 385
    /* In order to avoid passing too many arguments to the MMIO helpers,
     * we store some rarely used information in the CPU context.
     */
    uintptr_t mem_io_pc;
    vaddr mem_io_vaddr;

A
Andreas Färber 已提交
386
    int kvm_fd;
387
    struct KVMState *kvm_state;
A
Andreas Färber 已提交
388
    struct kvm_run *kvm_run;
A
Andreas Färber 已提交
389

390
    /* Used for events with 'vcpu' and *without* the 'disabled' properties */
391
    DECLARE_BITMAP(trace_dstate_delayed, CPU_TRACE_DSTATE_MAX_EVENTS);
392
    DECLARE_BITMAP(trace_dstate, CPU_TRACE_DSTATE_MAX_EVENTS);
393

394
    /* TODO Move common fields from CPUArchState here. */
395 396
    int cpu_index;
    uint32_t halted;
397
    uint32_t can_do_io;
398
    int32_t exception_index;
399

400 401 402
    /* shared by kvm, hax and hvf */
    bool vcpu_dirty;

403 404 405 406 407
    /* Used to keep track of an outstanding cpu throttle thread for migration
     * autoconverge
     */
    bool throttle_thread_scheduled;

408 409
    bool ignore_memory_transaction_failures;

410 411 412 413
    /* Note that this is accessed at the start of every TB via a negative
       offset from AREG0.  Leave this field at the end so as to make the
       (absolute value) offset as small as possible.  This reduces code
       size, especially for hosts without large memory offsets.  */
414 415 416 417
    union {
        uint32_t u32;
        icount_decr_u16 u16;
    } icount_decr;
418 419

    struct hax_vcpu_state *hax_vcpu;
420 421 422 423 424

    /* The pending_tlb_flush flag is set and cleared atomically to
     * avoid potential races. The aim of the flag is to avoid
     * unnecessary flushes.
     */
425
    uint16_t pending_tlb_flush;
A
Andreas Färber 已提交
426 427
};

A
Andreas Färber 已提交
428 429 430 431 432 433
QTAILQ_HEAD(CPUTailQ, CPUState);
extern struct CPUTailQ cpus;
#define CPU_NEXT(cpu) QTAILQ_NEXT(cpu, node)
#define CPU_FOREACH(cpu) QTAILQ_FOREACH(cpu, &cpus, node)
#define CPU_FOREACH_SAFE(cpu, next_cpu) \
    QTAILQ_FOREACH_SAFE(cpu, &cpus, node, next_cpu)
434 435
#define CPU_FOREACH_REVERSE(cpu) \
    QTAILQ_FOREACH_REVERSE(cpu, &cpus, CPUTailQ, node)
A
Andreas Färber 已提交
436
#define first_cpu QTAILQ_FIRST(&cpus)
437

P
Paolo Bonzini 已提交
438
extern __thread CPUState *current_cpu;
439

440 441 442 443 444 445 446 447 448
static inline void cpu_tb_jmp_cache_clear(CPUState *cpu)
{
    unsigned int i;

    for (i = 0; i < TB_JMP_CACHE_SIZE; i++) {
        atomic_set(&cpu->tb_jmp_cache[i], NULL);
    }
}

449 450 451 452 453 454 455 456 457
/**
 * qemu_tcg_mttcg_enabled:
 * Check whether we are running MultiThread TCG or not.
 *
 * Returns: %true if we are in MTTCG mode %false otherwise.
 */
extern bool mttcg_enabled;
#define qemu_tcg_mttcg_enabled() (mttcg_enabled)

458 459 460 461 462 463 464 465
/**
 * cpu_paging_enabled:
 * @cpu: The CPU whose state is to be inspected.
 *
 * Returns: %true if paging is enabled, %false otherwise.
 */
bool cpu_paging_enabled(const CPUState *cpu);

466 467 468 469 470 471 472 473 474
/**
 * cpu_get_memory_mapping:
 * @cpu: The CPU whose memory mappings are to be obtained.
 * @list: Where to write the memory mappings to.
 * @errp: Pointer for reporting an #Error.
 */
void cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
                            Error **errp);

475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513
/**
 * cpu_write_elf64_note:
 * @f: pointer to a function that writes memory to a file
 * @cpu: The CPU whose memory is to be dumped
 * @cpuid: ID number of the CPU
 * @opaque: pointer to the CPUState struct
 */
int cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
                         int cpuid, void *opaque);

/**
 * cpu_write_elf64_qemunote:
 * @f: pointer to a function that writes memory to a file
 * @cpu: The CPU whose memory is to be dumped
 * @cpuid: ID number of the CPU
 * @opaque: pointer to the CPUState struct
 */
int cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
                             void *opaque);

/**
 * cpu_write_elf32_note:
 * @f: pointer to a function that writes memory to a file
 * @cpu: The CPU whose memory is to be dumped
 * @cpuid: ID number of the CPU
 * @opaque: pointer to the CPUState struct
 */
int cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
                         int cpuid, void *opaque);

/**
 * cpu_write_elf32_qemunote:
 * @f: pointer to a function that writes memory to a file
 * @cpu: The CPU whose memory is to be dumped
 * @cpuid: ID number of the CPU
 * @opaque: pointer to the CPUState struct
 */
int cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
                             void *opaque);
A
Andreas Färber 已提交
514

515 516 517 518 519 520 521 522 523
/**
 * cpu_get_crash_info:
 * @cpu: The CPU to get crash information for
 *
 * Gets the previously saved crash information.
 * Caller is responsible for freeing the data.
 */
GuestPanicInformation *cpu_get_crash_info(CPUState *cpu);

524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559
/**
 * CPUDumpFlags:
 * @CPU_DUMP_CODE:
 * @CPU_DUMP_FPU: dump FPU register state, not just integer
 * @CPU_DUMP_CCOP: dump info about TCG QEMU's condition code optimization state
 */
enum CPUDumpFlags {
    CPU_DUMP_CODE = 0x00010000,
    CPU_DUMP_FPU  = 0x00020000,
    CPU_DUMP_CCOP = 0x00040000,
};

/**
 * cpu_dump_state:
 * @cpu: The CPU whose state is to be dumped.
 * @f: File to dump to.
 * @cpu_fprintf: Function to dump with.
 * @flags: Flags what to dump.
 *
 * Dumps CPU state.
 */
void cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
                    int flags);

/**
 * cpu_dump_statistics:
 * @cpu: The CPU whose state is to be dumped.
 * @f: File to dump to.
 * @cpu_fprintf: Function to dump with.
 * @flags: Flags what to dump.
 *
 * Dumps CPU statistics.
 */
void cpu_dump_statistics(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
                         int flags);

560
#ifndef CONFIG_USER_ONLY
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
/**
 * cpu_get_phys_page_attrs_debug:
 * @cpu: The CPU to obtain the physical page address for.
 * @addr: The virtual address.
 * @attrs: Updated on return with the memory transaction attributes to use
 *         for this access.
 *
 * Obtains the physical page corresponding to a virtual one, together
 * with the corresponding memory transaction attributes to use for the access.
 * Use it only for debugging because no protection checks are done.
 *
 * Returns: Corresponding physical page address or -1 if no page found.
 */
static inline hwaddr cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr,
                                                   MemTxAttrs *attrs)
{
    CPUClass *cc = CPU_GET_CLASS(cpu);

    if (cc->get_phys_page_attrs_debug) {
        return cc->get_phys_page_attrs_debug(cpu, addr, attrs);
    }
    /* Fallback for CPUs which don't implement the _attrs_ hook */
    *attrs = MEMTXATTRS_UNSPECIFIED;
    return cc->get_phys_page_debug(cpu, addr);
}

587 588 589 590 591 592 593 594 595 596 597 598
/**
 * cpu_get_phys_page_debug:
 * @cpu: The CPU to obtain the physical page address for.
 * @addr: The virtual address.
 *
 * Obtains the physical page corresponding to a virtual one.
 * Use it only for debugging because no protection checks are done.
 *
 * Returns: Corresponding physical page address or -1 if no page found.
 */
static inline hwaddr cpu_get_phys_page_debug(CPUState *cpu, vaddr addr)
{
599
    MemTxAttrs attrs = {};
600

601
    return cpu_get_phys_page_attrs_debug(cpu, addr, &attrs);
602
}
603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619

/** cpu_asidx_from_attrs:
 * @cpu: CPU
 * @attrs: memory transaction attributes
 *
 * Returns the address space index specifying the CPU AddressSpace
 * to use for a memory access with the given transaction attributes.
 */
static inline int cpu_asidx_from_attrs(CPUState *cpu, MemTxAttrs attrs)
{
    CPUClass *cc = CPU_GET_CLASS(cpu);

    if (cc->asidx_from_attrs) {
        return cc->asidx_from_attrs(cpu, attrs);
    }
    return 0;
}
620 621
#endif

622 623 624 625 626 627 628 629 630 631 632 633
/**
 * cpu_list_add:
 * @cpu: The CPU to be added to the list of CPUs.
 */
void cpu_list_add(CPUState *cpu);

/**
 * cpu_list_remove:
 * @cpu: The CPU to be removed from the list of CPUs.
 */
void cpu_list_remove(CPUState *cpu);

A
Andreas Färber 已提交
634 635 636 637 638 639
/**
 * cpu_reset:
 * @cpu: The CPU whose state is to be reset.
 */
void cpu_reset(CPUState *cpu);

640 641 642 643 644 645 646 647 648 649 650
/**
 * cpu_class_by_name:
 * @typename: The CPU base type.
 * @cpu_model: The model string without any parameters.
 *
 * Looks up a CPU #ObjectClass matching name @cpu_model.
 *
 * Returns: A #CPUClass or %NULL if not matching class is found.
 */
ObjectClass *cpu_class_by_name(const char *typename, const char *cpu_model);

651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667
/**
 * cpu_create:
 * @typename: The CPU type.
 *
 * Instantiates a CPU and realizes the CPU.
 *
 * Returns: A #CPUState or %NULL if an error occurred.
 */
CPUState *cpu_create(const char *typename);

/**
 * cpu_parse_cpu_model:
 * @typename: The CPU base type or CPU type.
 * @cpu_model: The model string including optional parameters.
 *
 * processes optional parameters and registers them as global properties
 *
668 669
 * Returns: type of CPU to create or prints error and terminates process
 *          if an error occurred.
670 671 672
 */
const char *cpu_parse_cpu_model(const char *typename, const char *cpu_model);

673 674 675 676 677 678 679 680 681 682 683
/**
 * cpu_generic_init:
 * @typename: The CPU base type.
 * @cpu_model: The model string including optional parameters.
 *
 * Instantiates a CPU, processes optional parameters and realizes the CPU.
 *
 * Returns: A #CPUState or %NULL if an error occurred.
 */
CPUState *cpu_generic_init(const char *typename, const char *cpu_model);

684
/**
685
 * cpu_has_work:
686 687 688 689 690 691
 * @cpu: The vCPU to check.
 *
 * Checks whether the CPU has work to do.
 *
 * Returns: %true if the CPU has work, %false otherwise.
 */
692 693 694 695 696 697 698
static inline bool cpu_has_work(CPUState *cpu)
{
    CPUClass *cc = CPU_GET_CLASS(cpu);

    g_assert(cc->has_work);
    return cc->has_work(cpu);
}
699

700 701 702 703 704 705 706 707 708 709
/**
 * qemu_cpu_is_self:
 * @cpu: The vCPU to check against.
 *
 * Checks whether the caller is executing on the vCPU thread.
 *
 * Returns: %true if called from @cpu's thread, %false otherwise.
 */
bool qemu_cpu_is_self(CPUState *cpu);

710 711 712 713 714 715 716 717
/**
 * qemu_cpu_kick:
 * @cpu: The vCPU to kick.
 *
 * Kicks @cpu's thread.
 */
void qemu_cpu_kick(CPUState *cpu);

718 719 720 721 722 723 724 725 726 727 728
/**
 * cpu_is_stopped:
 * @cpu: The CPU to check.
 *
 * Checks whether the CPU is stopped.
 *
 * Returns: %true if run state is not running or if artificially stopped;
 * %false otherwise.
 */
bool cpu_is_stopped(CPUState *cpu);

729 730 731 732 733 734 735 736 737
/**
 * do_run_on_cpu:
 * @cpu: The vCPU to run on.
 * @func: The function to be executed.
 * @data: Data to pass to the function.
 * @mutex: Mutex to release while waiting for @func to run.
 *
 * Used internally in the implementation of run_on_cpu.
 */
738
void do_run_on_cpu(CPUState *cpu, run_on_cpu_func func, run_on_cpu_data data,
739 740
                   QemuMutex *mutex);

741 742 743 744 745 746 747 748
/**
 * run_on_cpu:
 * @cpu: The vCPU to run on.
 * @func: The function to be executed.
 * @data: Data to pass to the function.
 *
 * Schedules the function @func for execution on the vCPU @cpu.
 */
749
void run_on_cpu(CPUState *cpu, run_on_cpu_func func, run_on_cpu_data data);
750

C
Chegu Vinod 已提交
751 752 753 754 755 756 757 758
/**
 * async_run_on_cpu:
 * @cpu: The vCPU to run on.
 * @func: The function to be executed.
 * @data: Data to pass to the function.
 *
 * Schedules the function @func for execution on the vCPU @cpu asynchronously.
 */
759
void async_run_on_cpu(CPUState *cpu, run_on_cpu_func func, run_on_cpu_data data);
C
Chegu Vinod 已提交
760

761 762 763 764 765 766 767 768 769 770 771 772
/**
 * async_safe_run_on_cpu:
 * @cpu: The vCPU to run on.
 * @func: The function to be executed.
 * @data: Data to pass to the function.
 *
 * Schedules the function @func for execution on the vCPU @cpu asynchronously,
 * while all other vCPUs are sleeping.
 *
 * Unlike run_on_cpu and async_run_on_cpu, the function is run outside the
 * BQL.
 */
773
void async_safe_run_on_cpu(CPUState *cpu, run_on_cpu_func func, run_on_cpu_data data);
774

775 776 777 778 779 780 781 782 783 784
/**
 * qemu_get_cpu:
 * @index: The CPUState@cpu_index value of the CPU to obtain.
 *
 * Gets a CPU matching @index.
 *
 * Returns: The CPU or %NULL if there is no matching CPU.
 */
CPUState *qemu_get_cpu(int index);

785 786 787 788 789 790 791 792 793 794
/**
 * cpu_exists:
 * @id: Guest-exposed CPU ID to lookup.
 *
 * Search for CPU with specified ID.
 *
 * Returns: %true - CPU is found, %false - CPU isn't found.
 */
bool cpu_exists(int64_t id);

E
Eduardo Habkost 已提交
795 796 797 798 799 800 801 802 803 804
/**
 * cpu_by_arch_id:
 * @id: Guest-exposed CPU ID of the CPU to obtain.
 *
 * Get a CPU with matching @id.
 *
 * Returns: The CPU or %NULL if there is no matching CPU.
 */
CPUState *cpu_by_arch_id(int64_t id);

805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
/**
 * cpu_throttle_set:
 * @new_throttle_pct: Percent of sleep time. Valid range is 1 to 99.
 *
 * Throttles all vcpus by forcing them to sleep for the given percentage of
 * time. A throttle_percentage of 25 corresponds to a 75% duty cycle roughly.
 * (example: 10ms sleep for every 30ms awake).
 *
 * cpu_throttle_set can be called as needed to adjust new_throttle_pct.
 * Once the throttling starts, it will remain in effect until cpu_throttle_stop
 * is called.
 */
void cpu_throttle_set(int new_throttle_pct);

/**
 * cpu_throttle_stop:
 *
 * Stops the vcpu throttling started by cpu_throttle_set.
 */
void cpu_throttle_stop(void);

/**
 * cpu_throttle_active:
 *
 * Returns: %true if the vcpus are currently being throttled, %false otherwise.
 */
bool cpu_throttle_active(void);

/**
 * cpu_throttle_get_percentage:
 *
 * Returns the vcpu throttle percentage. See cpu_throttle_set for details.
 *
 * Returns: The throttle percentage in range 1 to 99.
 */
int cpu_throttle_get_percentage(void);

842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865
#ifndef CONFIG_USER_ONLY

typedef void (*CPUInterruptHandler)(CPUState *, int);

extern CPUInterruptHandler cpu_interrupt_handler;

/**
 * cpu_interrupt:
 * @cpu: The CPU to set an interrupt on.
 * @mask: The interupts to set.
 *
 * Invokes the interrupt handler.
 */
static inline void cpu_interrupt(CPUState *cpu, int mask)
{
    cpu_interrupt_handler(cpu, mask);
}

#else /* USER_ONLY */

void cpu_interrupt(CPUState *cpu, int mask);

#endif /* USER_ONLY */

866 867
#ifdef NEED_CPU_H

868
#ifdef CONFIG_SOFTMMU
869 870 871 872 873 874 875 876 877 878 879
static inline void cpu_unassigned_access(CPUState *cpu, hwaddr addr,
                                         bool is_write, bool is_exec,
                                         int opaque, unsigned size)
{
    CPUClass *cc = CPU_GET_CLASS(cpu);

    if (cc->do_unassigned_access) {
        cc->do_unassigned_access(cpu, addr, is_write, is_exec, opaque, size);
    }
}

880
static inline void cpu_unaligned_access(CPUState *cpu, vaddr addr,
881 882
                                        MMUAccessType access_type,
                                        int mmu_idx, uintptr_t retaddr)
883 884 885
{
    CPUClass *cc = CPU_GET_CLASS(cpu);

886
    cc->do_unaligned_access(cpu, addr, access_type, mmu_idx, retaddr);
887
}
888 889 890 891 892 893 894 895 896 897

static inline void cpu_transaction_failed(CPUState *cpu, hwaddr physaddr,
                                          vaddr addr, unsigned size,
                                          MMUAccessType access_type,
                                          int mmu_idx, MemTxAttrs attrs,
                                          MemTxResult response,
                                          uintptr_t retaddr)
{
    CPUClass *cc = CPU_GET_CLASS(cpu);

898
    if (!cpu->ignore_memory_transaction_failures && cc->do_transaction_failed) {
899 900 901 902
        cc->do_transaction_failed(cpu, physaddr, addr, size, access_type,
                                  mmu_idx, attrs, response, retaddr);
    }
}
903 904
#endif

905 906
#endif /* NEED_CPU_H */

907 908 909 910 911 912 913 914 915 916 917 918 919 920
/**
 * cpu_set_pc:
 * @cpu: The CPU to set the program counter for.
 * @addr: Program counter value.
 *
 * Sets the program counter for a CPU.
 */
static inline void cpu_set_pc(CPUState *cpu, vaddr addr)
{
    CPUClass *cc = CPU_GET_CLASS(cpu);

    cc->set_pc(cpu, addr);
}

921 922 923 924 925 926 927 928 929
/**
 * cpu_reset_interrupt:
 * @cpu: The CPU to clear the interrupt on.
 * @mask: The interrupt mask to clear.
 *
 * Resets interrupts on the vCPU @cpu.
 */
void cpu_reset_interrupt(CPUState *cpu, int mask);

930 931 932 933 934 935 936 937
/**
 * cpu_exit:
 * @cpu: The CPU to exit.
 *
 * Requests the CPU @cpu to exit execution.
 */
void cpu_exit(CPUState *cpu);

938 939 940 941 942 943 944
/**
 * cpu_resume:
 * @cpu: The CPU to resume.
 *
 * Resumes CPU, i.e. puts CPU into runnable state.
 */
void cpu_resume(CPUState *cpu);
A
Andreas Färber 已提交
945

G
Gu Zheng 已提交
946 947 948 949 950 951 952 953
/**
 * cpu_remove:
 * @cpu: The CPU to remove.
 *
 * Requests the CPU to be removed.
 */
void cpu_remove(CPUState *cpu);

954 955 956 957 958 959 960 961
 /**
 * cpu_remove_sync:
 * @cpu: The CPU to remove.
 *
 * Requests the CPU to be removed and waits till it is removed.
 */
void cpu_remove_sync(CPUState *cpu);

962 963 964 965 966 967
/**
 * process_queued_cpu_work() - process all items on CPU work queue
 * @cpu: The CPU which work queue to process.
 */
void process_queued_cpu_work(CPUState *cpu);

968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
/**
 * cpu_exec_start:
 * @cpu: The CPU for the current thread.
 *
 * Record that a CPU has started execution and can be interrupted with
 * cpu_exit.
 */
void cpu_exec_start(CPUState *cpu);

/**
 * cpu_exec_end:
 * @cpu: The CPU for the current thread.
 *
 * Record that a CPU has stopped execution and exclusive sections
 * can be executed without interrupting it.
 */
void cpu_exec_end(CPUState *cpu);

/**
 * start_exclusive:
 *
 * Wait for a concurrent exclusive section to end, and then start
 * a section of work that is run while other CPUs are not running
 * between cpu_exec_start and cpu_exec_end.  CPUs that are running
 * cpu_exec are exited immediately.  CPUs that call cpu_exec_start
 * during the exclusive section go to sleep until this CPU calls
 * end_exclusive.
 */
void start_exclusive(void);

/**
 * end_exclusive:
 *
 * Concludes an exclusive execution section started by start_exclusive.
 */
void end_exclusive(void);

1005 1006 1007 1008 1009 1010 1011 1012
/**
 * qemu_init_vcpu:
 * @cpu: The vCPU to initialize.
 *
 * Initializes a vCPU.
 */
void qemu_init_vcpu(CPUState *cpu);

1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
#define SSTEP_ENABLE  0x1  /* Enable simulated HW single stepping */
#define SSTEP_NOIRQ   0x2  /* Do not use IRQ while single stepping */
#define SSTEP_NOTIMER 0x4  /* Do not Timers while single stepping */

/**
 * cpu_single_step:
 * @cpu: CPU to the flags for.
 * @enabled: Flags to enable.
 *
 * Enables or disables single-stepping for @cpu.
 */
void cpu_single_step(CPUState *cpu, int enabled);

1026 1027 1028 1029 1030
/* Breakpoint/watchpoint flags */
#define BP_MEM_READ           0x01
#define BP_MEM_WRITE          0x02
#define BP_MEM_ACCESS         (BP_MEM_READ | BP_MEM_WRITE)
#define BP_STOP_BEFORE_ACCESS 0x04
1031
/* 0x08 currently unused */
1032 1033
#define BP_GDB                0x10
#define BP_CPU                0x20
1034
#define BP_ANY                (BP_GDB | BP_CPU)
1035 1036 1037
#define BP_WATCHPOINT_HIT_READ 0x40
#define BP_WATCHPOINT_HIT_WRITE 0x80
#define BP_WATCHPOINT_HIT (BP_WATCHPOINT_HIT_READ | BP_WATCHPOINT_HIT_WRITE)
1038 1039 1040 1041 1042 1043 1044

int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
                          CPUBreakpoint **breakpoint);
int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags);
void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint);
void cpu_breakpoint_remove_all(CPUState *cpu, int mask);

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
/* Return true if PC matches an installed breakpoint.  */
static inline bool cpu_breakpoint_test(CPUState *cpu, vaddr pc, int mask)
{
    CPUBreakpoint *bp;

    if (unlikely(!QTAILQ_EMPTY(&cpu->breakpoints))) {
        QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
            if (bp->pc == pc && (bp->flags & mask)) {
                return true;
            }
        }
    }
    return false;
}

1060 1061 1062 1063 1064 1065 1066
int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
                          int flags, CPUWatchpoint **watchpoint);
int cpu_watchpoint_remove(CPUState *cpu, vaddr addr,
                          vaddr len, int flags);
void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint);
void cpu_watchpoint_remove_all(CPUState *cpu, int mask);

1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
/**
 * cpu_get_address_space:
 * @cpu: CPU to get address space from
 * @asidx: index identifying which address space to get
 *
 * Return the requested address space of this CPU. @asidx
 * specifies which address space to read.
 */
AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx);

1077 1078
void QEMU_NORETURN cpu_abort(CPUState *cpu, const char *fmt, ...)
    GCC_FMT_ATTR(2, 3);
F
Fam Zheng 已提交
1079
extern Property cpu_common_props[];
L
Laurent Vivier 已提交
1080
void cpu_exec_initfn(CPUState *cpu);
1081
void cpu_exec_realizefn(CPUState *cpu, Error **errp);
1082
void cpu_exec_unrealizefn(CPUState *cpu);
1083

1084 1085
#ifdef NEED_CPU_H

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
#ifdef CONFIG_SOFTMMU
extern const struct VMStateDescription vmstate_cpu_common;
#else
#define vmstate_cpu_common vmstate_dummy
#endif

#define VMSTATE_CPU() {                                                     \
    .name = "parent_obj",                                                   \
    .size = sizeof(CPUState),                                               \
    .vmsd = &vmstate_cpu_common,                                            \
    .flags = VMS_STRUCT,                                                    \
    .offset = 0,                                                            \
}

1100 1101
#endif /* NEED_CPU_H */

1102 1103
#define UNASSIGNED_CPU_INDEX -1

A
Andreas Färber 已提交
1104
#endif