cirrus_vga.c 89.5 KB
Newer Older
1
/*
B
bellard 已提交
2
 * QEMU Cirrus CLGD 54xx VGA Emulator.
3
 *
4
 * Copyright (c) 2004 Fabrice Bellard
B
bellard 已提交
5
 * Copyright (c) 2004 Makoto Suzuki (suzu)
6
 *
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
B
bellard 已提交
25 26 27 28
/*
 * Reference: Finn Thogersons' VGADOC4b
 *   available at http://home.worldonline.dk/~finth/
 */
29 30
#include "hw/hw.h"
#include "hw/pci/pci.h"
31
#include "ui/console.h"
32
#include "vga_int.h"
33
#include "hw/loader.h"
34

35 36
/*
 * TODO:
37
 *    - destination write mask support not complete (bits 5..7)
38 39 40 41
 *    - optimize linear mappings
 *    - optimize bitblt functions
 */

42
//#define DEBUG_CIRRUS
43
//#define DEBUG_BITBLT
44

45 46 47 48 49 50 51 52 53 54 55 56 57
/***************************************
 *
 *  definitions
 *
 ***************************************/

// ID
#define CIRRUS_ID_CLGD5422  (0x23<<2)
#define CIRRUS_ID_CLGD5426  (0x24<<2)
#define CIRRUS_ID_CLGD5424  (0x25<<2)
#define CIRRUS_ID_CLGD5428  (0x26<<2)
#define CIRRUS_ID_CLGD5430  (0x28<<2)
#define CIRRUS_ID_CLGD5434  (0x2A<<2)
58
#define CIRRUS_ID_CLGD5436  (0x2B<<2)
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
#define CIRRUS_ID_CLGD5446  (0x2E<<2)

// sequencer 0x07
#define CIRRUS_SR7_BPP_VGA            0x00
#define CIRRUS_SR7_BPP_SVGA           0x01
#define CIRRUS_SR7_BPP_MASK           0x0e
#define CIRRUS_SR7_BPP_8              0x00
#define CIRRUS_SR7_BPP_16_DOUBLEVCLK  0x02
#define CIRRUS_SR7_BPP_24             0x04
#define CIRRUS_SR7_BPP_16             0x06
#define CIRRUS_SR7_BPP_32             0x08
#define CIRRUS_SR7_ISAADDR_MASK       0xe0

// sequencer 0x0f
#define CIRRUS_MEMSIZE_512k        0x08
#define CIRRUS_MEMSIZE_1M          0x10
#define CIRRUS_MEMSIZE_2M          0x18
#define CIRRUS_MEMFLAGS_BANKSWITCH 0x80	// bank switching is enabled.

// sequencer 0x12
#define CIRRUS_CURSOR_SHOW         0x01
#define CIRRUS_CURSOR_HIDDENPEL    0x02
#define CIRRUS_CURSOR_LARGE        0x04	// 64x64 if set, 32x32 if clear

// sequencer 0x17
#define CIRRUS_BUSTYPE_VLBFAST   0x10
#define CIRRUS_BUSTYPE_PCI       0x20
#define CIRRUS_BUSTYPE_VLBSLOW   0x30
#define CIRRUS_BUSTYPE_ISA       0x38
#define CIRRUS_MMIO_ENABLE       0x04
#define CIRRUS_MMIO_USE_PCIADDR  0x40	// 0xb8000 if cleared.
#define CIRRUS_MEMSIZEEXT_DOUBLE 0x80

// control 0x0b
#define CIRRUS_BANKING_DUAL             0x01
#define CIRRUS_BANKING_GRANULARITY_16K  0x20	// set:16k, clear:4k

// control 0x30
#define CIRRUS_BLTMODE_BACKWARDS        0x01
#define CIRRUS_BLTMODE_MEMSYSDEST       0x02
#define CIRRUS_BLTMODE_MEMSYSSRC        0x04
#define CIRRUS_BLTMODE_TRANSPARENTCOMP  0x08
#define CIRRUS_BLTMODE_PATTERNCOPY      0x40
#define CIRRUS_BLTMODE_COLOREXPAND      0x80
#define CIRRUS_BLTMODE_PIXELWIDTHMASK   0x30
#define CIRRUS_BLTMODE_PIXELWIDTH8      0x00
#define CIRRUS_BLTMODE_PIXELWIDTH16     0x10
#define CIRRUS_BLTMODE_PIXELWIDTH24     0x20
#define CIRRUS_BLTMODE_PIXELWIDTH32     0x30

// control 0x31
#define CIRRUS_BLT_BUSY                 0x01
#define CIRRUS_BLT_START                0x02
#define CIRRUS_BLT_RESET                0x04
#define CIRRUS_BLT_FIFOUSED             0x10
114
#define CIRRUS_BLT_AUTOSTART            0x80
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133

// control 0x32
#define CIRRUS_ROP_0                    0x00
#define CIRRUS_ROP_SRC_AND_DST          0x05
#define CIRRUS_ROP_NOP                  0x06
#define CIRRUS_ROP_SRC_AND_NOTDST       0x09
#define CIRRUS_ROP_NOTDST               0x0b
#define CIRRUS_ROP_SRC                  0x0d
#define CIRRUS_ROP_1                    0x0e
#define CIRRUS_ROP_NOTSRC_AND_DST       0x50
#define CIRRUS_ROP_SRC_XOR_DST          0x59
#define CIRRUS_ROP_SRC_OR_DST           0x6d
#define CIRRUS_ROP_NOTSRC_OR_NOTDST     0x90
#define CIRRUS_ROP_SRC_NOTXOR_DST       0x95
#define CIRRUS_ROP_SRC_OR_NOTDST        0xad
#define CIRRUS_ROP_NOTSRC               0xd0
#define CIRRUS_ROP_NOTSRC_OR_DST        0xd6
#define CIRRUS_ROP_NOTSRC_AND_NOTDST    0xda

134 135 136
#define CIRRUS_ROP_NOP_INDEX 2
#define CIRRUS_ROP_SRC_INDEX 5

137
// control 0x33
138
#define CIRRUS_BLTMODEEXT_SOLIDFILL        0x04
B
bellard 已提交
139
#define CIRRUS_BLTMODEEXT_COLOREXPINV      0x02
140
#define CIRRUS_BLTMODEEXT_DWORDGRANULARITY 0x01
141

142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
// memory-mapped IO
#define CIRRUS_MMIO_BLTBGCOLOR        0x00	// dword
#define CIRRUS_MMIO_BLTFGCOLOR        0x04	// dword
#define CIRRUS_MMIO_BLTWIDTH          0x08	// word
#define CIRRUS_MMIO_BLTHEIGHT         0x0a	// word
#define CIRRUS_MMIO_BLTDESTPITCH      0x0c	// word
#define CIRRUS_MMIO_BLTSRCPITCH       0x0e	// word
#define CIRRUS_MMIO_BLTDESTADDR       0x10	// dword
#define CIRRUS_MMIO_BLTSRCADDR        0x14	// dword
#define CIRRUS_MMIO_BLTWRITEMASK      0x17	// byte
#define CIRRUS_MMIO_BLTMODE           0x18	// byte
#define CIRRUS_MMIO_BLTROP            0x1a	// byte
#define CIRRUS_MMIO_BLTMODEEXT        0x1b	// byte
#define CIRRUS_MMIO_BLTTRANSPARENTCOLOR 0x1c	// word?
#define CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK 0x20	// word?
#define CIRRUS_MMIO_LINEARDRAW_START_X 0x24	// word
#define CIRRUS_MMIO_LINEARDRAW_START_Y 0x26	// word
#define CIRRUS_MMIO_LINEARDRAW_END_X  0x28	// word
#define CIRRUS_MMIO_LINEARDRAW_END_Y  0x2a	// word
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_INC 0x2c	// byte
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ROLLOVER 0x2d	// byte
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_MASK 0x2e	// byte
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ACCUM 0x2f	// byte
#define CIRRUS_MMIO_BRESENHAM_K1      0x30	// word
#define CIRRUS_MMIO_BRESENHAM_K3      0x32	// word
#define CIRRUS_MMIO_BRESENHAM_ERROR   0x34	// word
#define CIRRUS_MMIO_BRESENHAM_DELTA_MAJOR 0x36	// word
#define CIRRUS_MMIO_BRESENHAM_DIRECTION 0x38	// byte
#define CIRRUS_MMIO_LINEDRAW_MODE     0x39	// byte
#define CIRRUS_MMIO_BLTSTATUS         0x40	// byte

173
#define CIRRUS_PNPMMIO_SIZE         0x1000
174

175 176 177
#define BLTUNSAFE(s) \
    ( \
        ( /* check dst is within bounds */ \
178
            (s)->cirrus_blt_height * ABS((s)->cirrus_blt_dstpitch) \
179
                + ((s)->cirrus_blt_dstaddr & (s)->cirrus_addr_mask) > \
180
                    (s)->vga.vram_size \
181 182
        ) || \
        ( /* check src is within bounds */ \
183
            (s)->cirrus_blt_height * ABS((s)->cirrus_blt_srcpitch) \
184
                + ((s)->cirrus_blt_srcaddr & (s)->cirrus_addr_mask) > \
185
                    (s)->vga.vram_size \
186 187 188
        ) \
    )

189 190 191
struct CirrusVGAState;
typedef void (*cirrus_bitblt_rop_t) (struct CirrusVGAState *s,
                                     uint8_t * dst, const uint8_t * src,
192 193
				     int dstpitch, int srcpitch,
				     int bltwidth, int bltheight);
194 195
typedef void (*cirrus_fill_t)(struct CirrusVGAState *s,
                              uint8_t *dst, int dst_pitch, int width, int height);
196 197

typedef struct CirrusVGAState {
198
    VGACommonState vga;
199

200
    MemoryRegion cirrus_vga_io;
201 202 203 204 205 206 207
    MemoryRegion cirrus_linear_io;
    MemoryRegion cirrus_linear_bitblt_io;
    MemoryRegion cirrus_mmio_io;
    MemoryRegion pci_bar;
    bool linear_vram;  /* vga.vram mapped over cirrus_linear_io */
    MemoryRegion low_mem_container; /* container for 0xa0000-0xc0000 */
    MemoryRegion low_mem;           /* always mapped, overridden by: */
208
    MemoryRegion cirrus_bank[2];    /*   aliases at 0xa0000-0xb0000  */
209
    uint32_t cirrus_addr_mask;
210
    uint32_t linear_mmio_mask;
211 212 213 214 215 216 217
    uint8_t cirrus_shadow_gr0;
    uint8_t cirrus_shadow_gr1;
    uint8_t cirrus_hidden_dac_lockindex;
    uint8_t cirrus_hidden_dac_data;
    uint32_t cirrus_bank_base[2];
    uint32_t cirrus_bank_limit[2];
    uint8_t cirrus_hidden_palette[48];
218 219
    uint32_t hw_cursor_x;
    uint32_t hw_cursor_y;
220 221 222 223 224
    int cirrus_blt_pixelwidth;
    int cirrus_blt_width;
    int cirrus_blt_height;
    int cirrus_blt_dstpitch;
    int cirrus_blt_srcpitch;
225 226
    uint32_t cirrus_blt_fgcol;
    uint32_t cirrus_blt_bgcol;
227 228 229
    uint32_t cirrus_blt_dstaddr;
    uint32_t cirrus_blt_srcaddr;
    uint8_t cirrus_blt_mode;
230
    uint8_t cirrus_blt_modeext;
231
    cirrus_bitblt_rop_t cirrus_rop;
232
#define CIRRUS_BLTBUFSIZE (2048 * 4) /* one line width */
233 234 235 236
    uint8_t cirrus_bltbuf[CIRRUS_BLTBUFSIZE];
    uint8_t *cirrus_srcptr;
    uint8_t *cirrus_srcptr_end;
    uint32_t cirrus_srccounter;
237 238 239 240 241 242
    /* hwcursor display state */
    int last_hw_cursor_size;
    int last_hw_cursor_x;
    int last_hw_cursor_y;
    int last_hw_cursor_y_start;
    int last_hw_cursor_y_end;
243
    int real_vram_size; /* XXX: suppress that */
B
blueswir1 已提交
244 245
    int device_id;
    int bustype;
246 247 248 249 250 251 252
} CirrusVGAState;

typedef struct PCICirrusVGAState {
    PCIDevice dev;
    CirrusVGAState cirrus_vga;
} PCICirrusVGAState;

253 254 255 256
#define TYPE_ISA_CIRRUS_VGA "isa-cirrus-vga"
#define ISA_CIRRUS_VGA(obj) \
    OBJECT_CHECK(ISACirrusVGAState, (obj), TYPE_ISA_CIRRUS_VGA)

257
typedef struct ISACirrusVGAState {
258 259
    ISADevice parent_obj;

260 261 262
    CirrusVGAState cirrus_vga;
} ISACirrusVGAState;

263
static uint8_t rop_to_index[256];
264

265 266 267 268 269 270 271
/***************************************
 *
 *  prototypes.
 *
 ***************************************/


B
bellard 已提交
272 273
static void cirrus_bitblt_reset(CirrusVGAState *s);
static void cirrus_update_memory_access(CirrusVGAState *s);
274 275 276 277 278 279 280

/***************************************
 *
 *  raster operations
 *
 ***************************************/

281 282 283 284 285
static void cirrus_bitblt_rop_nop(CirrusVGAState *s,
                                  uint8_t *dst,const uint8_t *src,
                                  int dstpitch,int srcpitch,
                                  int bltwidth,int bltheight)
{
286 287
}

288 289 290
static void cirrus_bitblt_fill_nop(CirrusVGAState *s,
                                   uint8_t *dst,
                                   int dstpitch, int bltwidth,int bltheight)
291
{
292
}
293

294
#define ROP_NAME 0
B
Blue Swirl 已提交
295
#define ROP_FN(d, s) 0
296
#include "cirrus_vga_rop.h"
297

298
#define ROP_NAME src_and_dst
B
Blue Swirl 已提交
299
#define ROP_FN(d, s) (s) & (d)
300
#include "cirrus_vga_rop.h"
301

302
#define ROP_NAME src_and_notdst
B
Blue Swirl 已提交
303
#define ROP_FN(d, s) (s) & (~(d))
304
#include "cirrus_vga_rop.h"
305

306
#define ROP_NAME notdst
B
Blue Swirl 已提交
307
#define ROP_FN(d, s) ~(d)
308
#include "cirrus_vga_rop.h"
309

310
#define ROP_NAME src
B
Blue Swirl 已提交
311
#define ROP_FN(d, s) s
312
#include "cirrus_vga_rop.h"
313

314
#define ROP_NAME 1
B
Blue Swirl 已提交
315
#define ROP_FN(d, s) ~0
316
#include "cirrus_vga_rop.h"
317 318

#define ROP_NAME notsrc_and_dst
B
Blue Swirl 已提交
319
#define ROP_FN(d, s) (~(s)) & (d)
320
#include "cirrus_vga_rop.h"
321 322

#define ROP_NAME src_xor_dst
B
Blue Swirl 已提交
323
#define ROP_FN(d, s) (s) ^ (d)
324
#include "cirrus_vga_rop.h"
325 326

#define ROP_NAME src_or_dst
B
Blue Swirl 已提交
327
#define ROP_FN(d, s) (s) | (d)
328
#include "cirrus_vga_rop.h"
329 330

#define ROP_NAME notsrc_or_notdst
B
Blue Swirl 已提交
331
#define ROP_FN(d, s) (~(s)) | (~(d))
332
#include "cirrus_vga_rop.h"
333 334

#define ROP_NAME src_notxor_dst
B
Blue Swirl 已提交
335
#define ROP_FN(d, s) ~((s) ^ (d))
336
#include "cirrus_vga_rop.h"
337

338
#define ROP_NAME src_or_notdst
B
Blue Swirl 已提交
339
#define ROP_FN(d, s) (s) | (~(d))
340
#include "cirrus_vga_rop.h"
341 342

#define ROP_NAME notsrc
B
Blue Swirl 已提交
343
#define ROP_FN(d, s) (~(s))
344
#include "cirrus_vga_rop.h"
345 346

#define ROP_NAME notsrc_or_dst
B
Blue Swirl 已提交
347
#define ROP_FN(d, s) (~(s)) | (d)
348
#include "cirrus_vga_rop.h"
349 350

#define ROP_NAME notsrc_and_notdst
B
Blue Swirl 已提交
351
#define ROP_FN(d, s) (~(s)) & (~(d))
352
#include "cirrus_vga_rop.h"
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390

static const cirrus_bitblt_rop_t cirrus_fwd_rop[16] = {
    cirrus_bitblt_rop_fwd_0,
    cirrus_bitblt_rop_fwd_src_and_dst,
    cirrus_bitblt_rop_nop,
    cirrus_bitblt_rop_fwd_src_and_notdst,
    cirrus_bitblt_rop_fwd_notdst,
    cirrus_bitblt_rop_fwd_src,
    cirrus_bitblt_rop_fwd_1,
    cirrus_bitblt_rop_fwd_notsrc_and_dst,
    cirrus_bitblt_rop_fwd_src_xor_dst,
    cirrus_bitblt_rop_fwd_src_or_dst,
    cirrus_bitblt_rop_fwd_notsrc_or_notdst,
    cirrus_bitblt_rop_fwd_src_notxor_dst,
    cirrus_bitblt_rop_fwd_src_or_notdst,
    cirrus_bitblt_rop_fwd_notsrc,
    cirrus_bitblt_rop_fwd_notsrc_or_dst,
    cirrus_bitblt_rop_fwd_notsrc_and_notdst,
};

static const cirrus_bitblt_rop_t cirrus_bkwd_rop[16] = {
    cirrus_bitblt_rop_bkwd_0,
    cirrus_bitblt_rop_bkwd_src_and_dst,
    cirrus_bitblt_rop_nop,
    cirrus_bitblt_rop_bkwd_src_and_notdst,
    cirrus_bitblt_rop_bkwd_notdst,
    cirrus_bitblt_rop_bkwd_src,
    cirrus_bitblt_rop_bkwd_1,
    cirrus_bitblt_rop_bkwd_notsrc_and_dst,
    cirrus_bitblt_rop_bkwd_src_xor_dst,
    cirrus_bitblt_rop_bkwd_src_or_dst,
    cirrus_bitblt_rop_bkwd_notsrc_or_notdst,
    cirrus_bitblt_rop_bkwd_src_notxor_dst,
    cirrus_bitblt_rop_bkwd_src_or_notdst,
    cirrus_bitblt_rop_bkwd_notsrc,
    cirrus_bitblt_rop_bkwd_notsrc_or_dst,
    cirrus_bitblt_rop_bkwd_notsrc_and_notdst,
};
391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438

#define TRANSP_ROP(name) {\
    name ## _8,\
    name ## _16,\
        }
#define TRANSP_NOP(func) {\
    func,\
    func,\
        }

static const cirrus_bitblt_rop_t cirrus_fwd_transp_rop[16][2] = {
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_0),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_dst),
    TRANSP_NOP(cirrus_bitblt_rop_nop),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_1),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_xor_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_notxor_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_dst),
    TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_notdst),
};

static const cirrus_bitblt_rop_t cirrus_bkwd_transp_rop[16][2] = {
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_0),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_dst),
    TRANSP_NOP(cirrus_bitblt_rop_nop),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_1),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_xor_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_notxor_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_notdst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_dst),
    TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_notdst),
};

439 440 441 442 443 444 445 446 447 448 449 450 451 452
#define ROP2(name) {\
    name ## _8,\
    name ## _16,\
    name ## _24,\
    name ## _32,\
        }

#define ROP_NOP2(func) {\
    func,\
    func,\
    func,\
    func,\
        }

B
bellard 已提交
453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
static const cirrus_bitblt_rop_t cirrus_patternfill[16][4] = {
    ROP2(cirrus_patternfill_0),
    ROP2(cirrus_patternfill_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_patternfill_src_and_notdst),
    ROP2(cirrus_patternfill_notdst),
    ROP2(cirrus_patternfill_src),
    ROP2(cirrus_patternfill_1),
    ROP2(cirrus_patternfill_notsrc_and_dst),
    ROP2(cirrus_patternfill_src_xor_dst),
    ROP2(cirrus_patternfill_src_or_dst),
    ROP2(cirrus_patternfill_notsrc_or_notdst),
    ROP2(cirrus_patternfill_src_notxor_dst),
    ROP2(cirrus_patternfill_src_or_notdst),
    ROP2(cirrus_patternfill_notsrc),
    ROP2(cirrus_patternfill_notsrc_or_dst),
    ROP2(cirrus_patternfill_notsrc_and_notdst),
};

472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509
static const cirrus_bitblt_rop_t cirrus_colorexpand_transp[16][4] = {
    ROP2(cirrus_colorexpand_transp_0),
    ROP2(cirrus_colorexpand_transp_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_colorexpand_transp_src_and_notdst),
    ROP2(cirrus_colorexpand_transp_notdst),
    ROP2(cirrus_colorexpand_transp_src),
    ROP2(cirrus_colorexpand_transp_1),
    ROP2(cirrus_colorexpand_transp_notsrc_and_dst),
    ROP2(cirrus_colorexpand_transp_src_xor_dst),
    ROP2(cirrus_colorexpand_transp_src_or_dst),
    ROP2(cirrus_colorexpand_transp_notsrc_or_notdst),
    ROP2(cirrus_colorexpand_transp_src_notxor_dst),
    ROP2(cirrus_colorexpand_transp_src_or_notdst),
    ROP2(cirrus_colorexpand_transp_notsrc),
    ROP2(cirrus_colorexpand_transp_notsrc_or_dst),
    ROP2(cirrus_colorexpand_transp_notsrc_and_notdst),
};

static const cirrus_bitblt_rop_t cirrus_colorexpand[16][4] = {
    ROP2(cirrus_colorexpand_0),
    ROP2(cirrus_colorexpand_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_colorexpand_src_and_notdst),
    ROP2(cirrus_colorexpand_notdst),
    ROP2(cirrus_colorexpand_src),
    ROP2(cirrus_colorexpand_1),
    ROP2(cirrus_colorexpand_notsrc_and_dst),
    ROP2(cirrus_colorexpand_src_xor_dst),
    ROP2(cirrus_colorexpand_src_or_dst),
    ROP2(cirrus_colorexpand_notsrc_or_notdst),
    ROP2(cirrus_colorexpand_src_notxor_dst),
    ROP2(cirrus_colorexpand_src_or_notdst),
    ROP2(cirrus_colorexpand_notsrc),
    ROP2(cirrus_colorexpand_notsrc_or_dst),
    ROP2(cirrus_colorexpand_notsrc_and_notdst),
};

B
bellard 已提交
510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern_transp[16][4] = {
    ROP2(cirrus_colorexpand_pattern_transp_0),
    ROP2(cirrus_colorexpand_pattern_transp_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_colorexpand_pattern_transp_src_and_notdst),
    ROP2(cirrus_colorexpand_pattern_transp_notdst),
    ROP2(cirrus_colorexpand_pattern_transp_src),
    ROP2(cirrus_colorexpand_pattern_transp_1),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_dst),
    ROP2(cirrus_colorexpand_pattern_transp_src_xor_dst),
    ROP2(cirrus_colorexpand_pattern_transp_src_or_dst),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_notdst),
    ROP2(cirrus_colorexpand_pattern_transp_src_notxor_dst),
    ROP2(cirrus_colorexpand_pattern_transp_src_or_notdst),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_dst),
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_notdst),
};

static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern[16][4] = {
    ROP2(cirrus_colorexpand_pattern_0),
    ROP2(cirrus_colorexpand_pattern_src_and_dst),
    ROP_NOP2(cirrus_bitblt_rop_nop),
    ROP2(cirrus_colorexpand_pattern_src_and_notdst),
    ROP2(cirrus_colorexpand_pattern_notdst),
    ROP2(cirrus_colorexpand_pattern_src),
    ROP2(cirrus_colorexpand_pattern_1),
    ROP2(cirrus_colorexpand_pattern_notsrc_and_dst),
    ROP2(cirrus_colorexpand_pattern_src_xor_dst),
    ROP2(cirrus_colorexpand_pattern_src_or_dst),
    ROP2(cirrus_colorexpand_pattern_notsrc_or_notdst),
    ROP2(cirrus_colorexpand_pattern_src_notxor_dst),
    ROP2(cirrus_colorexpand_pattern_src_or_notdst),
    ROP2(cirrus_colorexpand_pattern_notsrc),
    ROP2(cirrus_colorexpand_pattern_notsrc_or_dst),
    ROP2(cirrus_colorexpand_pattern_notsrc_and_notdst),
};

548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567
static const cirrus_fill_t cirrus_fill[16][4] = {
    ROP2(cirrus_fill_0),
    ROP2(cirrus_fill_src_and_dst),
    ROP_NOP2(cirrus_bitblt_fill_nop),
    ROP2(cirrus_fill_src_and_notdst),
    ROP2(cirrus_fill_notdst),
    ROP2(cirrus_fill_src),
    ROP2(cirrus_fill_1),
    ROP2(cirrus_fill_notsrc_and_dst),
    ROP2(cirrus_fill_src_xor_dst),
    ROP2(cirrus_fill_src_or_dst),
    ROP2(cirrus_fill_notsrc_or_notdst),
    ROP2(cirrus_fill_src_notxor_dst),
    ROP2(cirrus_fill_src_or_notdst),
    ROP2(cirrus_fill_notsrc),
    ROP2(cirrus_fill_notsrc_or_dst),
    ROP2(cirrus_fill_notsrc_and_notdst),
};

static inline void cirrus_bitblt_fgcol(CirrusVGAState *s)
568
{
569 570 571 572 573 574
    unsigned int color;
    switch (s->cirrus_blt_pixelwidth) {
    case 1:
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1;
        break;
    case 2:
575
        color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8);
576 577 578
        s->cirrus_blt_fgcol = le16_to_cpu(color);
        break;
    case 3:
579
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1 |
580
            (s->vga.gr[0x11] << 8) | (s->vga.gr[0x13] << 16);
581 582 583
        break;
    default:
    case 4:
584 585
        color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8) |
            (s->vga.gr[0x13] << 16) | (s->vga.gr[0x15] << 24);
586 587
        s->cirrus_blt_fgcol = le32_to_cpu(color);
        break;
588 589 590
    }
}

591
static inline void cirrus_bitblt_bgcol(CirrusVGAState *s)
592
{
593
    unsigned int color;
594 595
    switch (s->cirrus_blt_pixelwidth) {
    case 1:
596 597
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0;
        break;
598
    case 2:
599
        color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8);
600 601
        s->cirrus_blt_bgcol = le16_to_cpu(color);
        break;
602
    case 3:
603
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0 |
604
            (s->vga.gr[0x10] << 8) | (s->vga.gr[0x12] << 16);
605
        break;
606
    default:
607
    case 4:
608 609
        color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8) |
            (s->vga.gr[0x12] << 16) | (s->vga.gr[0x14] << 24);
610 611
        s->cirrus_blt_bgcol = le32_to_cpu(color);
        break;
612 613 614 615 616 617 618 619 620 621 622 623 624
    }
}

static void cirrus_invalidate_region(CirrusVGAState * s, int off_begin,
				     int off_pitch, int bytesperline,
				     int lines)
{
    int y;
    int off_cur;
    int off_cur_end;

    for (y = 0; y < lines; y++) {
	off_cur = off_begin;
625
	off_cur_end = (off_cur + bytesperline) & s->cirrus_addr_mask;
626
        memory_region_set_dirty(&s->vga.vram, off_cur, off_cur_end - off_cur);
627 628 629 630 631 632 633 634 635
	off_begin += off_pitch;
    }
}

static int cirrus_bitblt_common_patterncopy(CirrusVGAState * s,
					    const uint8_t * src)
{
    uint8_t *dst;

636
    dst = s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask);
637 638 639 640

    if (BLTUNSAFE(s))
        return 0;

B
bellard 已提交
641
    (*s->cirrus_rop) (s, dst, src,
642
                      s->cirrus_blt_dstpitch, 0,
B
bellard 已提交
643
                      s->cirrus_blt_width, s->cirrus_blt_height);
644
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
B
bellard 已提交
645 646
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
                             s->cirrus_blt_height);
647 648 649
    return 1;
}

650 651
/* fill */

652
static int cirrus_bitblt_solidfill(CirrusVGAState *s, int blt_rop)
653
{
654
    cirrus_fill_t rop_func;
655

656 657
    if (BLTUNSAFE(s))
        return 0;
658
    rop_func = cirrus_fill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
659
    rop_func(s, s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
660 661
             s->cirrus_blt_dstpitch,
             s->cirrus_blt_width, s->cirrus_blt_height);
662 663 664 665 666 667 668
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
			     s->cirrus_blt_dstpitch, s->cirrus_blt_width,
			     s->cirrus_blt_height);
    cirrus_bitblt_reset(s);
    return 1;
}

669 670 671 672 673 674 675 676 677
/***************************************
 *
 *  bitblt (video-to-video)
 *
 ***************************************/

static int cirrus_bitblt_videotovideo_patterncopy(CirrusVGAState * s)
{
    return cirrus_bitblt_common_patterncopy(s,
678
					    s->vga.vram_ptr + ((s->cirrus_blt_srcaddr & ~7) &
679
                                            s->cirrus_addr_mask));
680 681
}

B
bellard 已提交
682
static void cirrus_do_copy(CirrusVGAState *s, int dst, int src, int w, int h)
683
{
A
Aurelien Jarno 已提交
684 685 686
    int sx = 0, sy = 0;
    int dx = 0, dy = 0;
    int depth = 0;
B
bellard 已提交
687 688
    int notify = 0;

689 690 691
    /* make sure to only copy if it's a plain copy ROP */
    if (*s->cirrus_rop == cirrus_bitblt_rop_fwd_src ||
        *s->cirrus_rop == cirrus_bitblt_rop_bkwd_src) {
B
bellard 已提交
692

693 694 695 696 697 698 699 700 701 702
        int width, height;

        depth = s->vga.get_bpp(&s->vga) / 8;
        s->vga.get_resolution(&s->vga, &width, &height);

        /* extra x, y */
        sx = (src % ABS(s->cirrus_blt_srcpitch)) / depth;
        sy = (src / ABS(s->cirrus_blt_srcpitch));
        dx = (dst % ABS(s->cirrus_blt_dstpitch)) / depth;
        dy = (dst / ABS(s->cirrus_blt_dstpitch));
B
bellard 已提交
703

704 705
        /* normalize width */
        w /= depth;
B
bellard 已提交
706

707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
        /* if we're doing a backward copy, we have to adjust
           our x/y to be the upper left corner (instead of the lower
           right corner) */
        if (s->cirrus_blt_dstpitch < 0) {
            sx -= (s->cirrus_blt_width / depth) - 1;
            dx -= (s->cirrus_blt_width / depth) - 1;
            sy -= s->cirrus_blt_height - 1;
            dy -= s->cirrus_blt_height - 1;
        }

        /* are we in the visible portion of memory? */
        if (sx >= 0 && sy >= 0 && dx >= 0 && dy >= 0 &&
            (sx + w) <= width && (sy + h) <= height &&
            (dx + w) <= width && (dy + h) <= height) {
            notify = 1;
        }
    }
B
bellard 已提交
724 725 726 727

    /* we have to flush all pending changes so that the copy
       is generated at the appropriate moment in time */
    if (notify)
728
        graphic_hw_update(s->vga.con);
B
bellard 已提交
729

730
    (*s->cirrus_rop) (s, s->vga.vram_ptr +
731
		      (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
732
		      s->vga.vram_ptr +
733
		      (s->cirrus_blt_srcaddr & s->cirrus_addr_mask),
734 735
		      s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch,
		      s->cirrus_blt_width, s->cirrus_blt_height);
B
bellard 已提交
736

737 738
    if (notify) {
        qemu_console_copy(s->vga.con,
739 740 741
			  sx, sy, dx, dy,
			  s->cirrus_blt_width / depth,
			  s->cirrus_blt_height);
742
    }
B
bellard 已提交
743 744

    /* we don't have to notify the display that this portion has
745
       changed since qemu_console_copy implies this */
B
bellard 已提交
746

747 748 749
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
				s->cirrus_blt_dstpitch, s->cirrus_blt_width,
				s->cirrus_blt_height);
B
bellard 已提交
750 751 752 753
}

static int cirrus_bitblt_videotovideo_copy(CirrusVGAState * s)
{
754 755 756
    if (BLTUNSAFE(s))
        return 0;

757 758
    cirrus_do_copy(s, s->cirrus_blt_dstaddr - s->vga.start_addr,
            s->cirrus_blt_srcaddr - s->vga.start_addr,
759
            s->cirrus_blt_width, s->cirrus_blt_height);
B
bellard 已提交
760

761 762 763 764 765 766 767 768 769 770 771 772
    return 1;
}

/***************************************
 *
 *  bitblt (cpu-to-video)
 *
 ***************************************/

static void cirrus_bitblt_cputovideo_next(CirrusVGAState * s)
{
    int copy_count;
773
    uint8_t *end_ptr;
774

775
    if (s->cirrus_srccounter > 0) {
776 777 778 779 780 781 782 783
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
            cirrus_bitblt_common_patterncopy(s, s->cirrus_bltbuf);
        the_end:
            s->cirrus_srccounter = 0;
            cirrus_bitblt_reset(s);
        } else {
            /* at least one scan line */
            do {
784
                (*s->cirrus_rop)(s, s->vga.vram_ptr +
785 786
                                 (s->cirrus_blt_dstaddr & s->cirrus_addr_mask),
                                  s->cirrus_bltbuf, 0, 0, s->cirrus_blt_width, 1);
787 788 789 790 791 792
                cirrus_invalidate_region(s, s->cirrus_blt_dstaddr, 0,
                                         s->cirrus_blt_width, 1);
                s->cirrus_blt_dstaddr += s->cirrus_blt_dstpitch;
                s->cirrus_srccounter -= s->cirrus_blt_srcpitch;
                if (s->cirrus_srccounter <= 0)
                    goto the_end;
D
Dong Xu Wang 已提交
793
                /* more bytes than needed can be transferred because of
794 795 796 797 798 799 800 801 802
                   word alignment, so we keep them for the next line */
                /* XXX: keep alignment to speed up transfer */
                end_ptr = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
                copy_count = s->cirrus_srcptr_end - end_ptr;
                memmove(s->cirrus_bltbuf, end_ptr, copy_count);
                s->cirrus_srcptr = s->cirrus_bltbuf + copy_count;
                s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
            } while (s->cirrus_srcptr >= s->cirrus_srcptr_end);
        }
803 804 805 806 807 808 809 810 811 812 813
    }
}

/***************************************
 *
 *  bitblt wrapper
 *
 ***************************************/

static void cirrus_bitblt_reset(CirrusVGAState * s)
{
814 815
    int need_update;

816
    s->vga.gr[0x31] &=
817
	~(CIRRUS_BLT_START | CIRRUS_BLT_BUSY | CIRRUS_BLT_FIFOUSED);
818 819
    need_update = s->cirrus_srcptr != &s->cirrus_bltbuf[0]
        || s->cirrus_srcptr_end != &s->cirrus_bltbuf[0];
820 821 822
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
    s->cirrus_srccounter = 0;
823 824
    if (!need_update)
        return;
B
bellard 已提交
825
    cirrus_update_memory_access(s);
826 827 828 829
}

static int cirrus_bitblt_cputovideo(CirrusVGAState * s)
{
830 831
    int w;

832 833 834 835 836 837
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_MEMSYSSRC;
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];

    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
	if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
838
	    s->cirrus_blt_srcpitch = 8;
839
	} else {
B
bellard 已提交
840
            /* XXX: check for 24 bpp */
841
	    s->cirrus_blt_srcpitch = 8 * 8 * s->cirrus_blt_pixelwidth;
842
	}
843
	s->cirrus_srccounter = s->cirrus_blt_srcpitch;
844 845
    } else {
	if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
846
            w = s->cirrus_blt_width / s->cirrus_blt_pixelwidth;
847
            if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_DWORDGRANULARITY)
848 849 850
                s->cirrus_blt_srcpitch = ((w + 31) >> 5);
            else
                s->cirrus_blt_srcpitch = ((w + 7) >> 3);
851
	} else {
B
bellard 已提交
852 853
            /* always align input size to 32 bits */
	    s->cirrus_blt_srcpitch = (s->cirrus_blt_width + 3) & ~3;
854
	}
855
        s->cirrus_srccounter = s->cirrus_blt_srcpitch * s->cirrus_blt_height;
856
    }
857 858
    s->cirrus_srcptr = s->cirrus_bltbuf;
    s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
B
bellard 已提交
859
    cirrus_update_memory_access(s);
860 861 862 863 864 865
    return 1;
}

static int cirrus_bitblt_videotocpu(CirrusVGAState * s)
{
    /* XXX */
866
#ifdef DEBUG_BITBLT
867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889
    printf("cirrus: bitblt (video to cpu) is not implemented yet\n");
#endif
    return 0;
}

static int cirrus_bitblt_videotovideo(CirrusVGAState * s)
{
    int ret;

    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
	ret = cirrus_bitblt_videotovideo_patterncopy(s);
    } else {
	ret = cirrus_bitblt_videotovideo_copy(s);
    }
    if (ret)
	cirrus_bitblt_reset(s);
    return ret;
}

static void cirrus_bitblt_start(CirrusVGAState * s)
{
    uint8_t blt_rop;

890
    s->vga.gr[0x31] |= CIRRUS_BLT_BUSY;
891

892 893 894 895
    s->cirrus_blt_width = (s->vga.gr[0x20] | (s->vga.gr[0x21] << 8)) + 1;
    s->cirrus_blt_height = (s->vga.gr[0x22] | (s->vga.gr[0x23] << 8)) + 1;
    s->cirrus_blt_dstpitch = (s->vga.gr[0x24] | (s->vga.gr[0x25] << 8));
    s->cirrus_blt_srcpitch = (s->vga.gr[0x26] | (s->vga.gr[0x27] << 8));
896
    s->cirrus_blt_dstaddr =
897
	(s->vga.gr[0x28] | (s->vga.gr[0x29] << 8) | (s->vga.gr[0x2a] << 16));
898
    s->cirrus_blt_srcaddr =
899 900 901 902
	(s->vga.gr[0x2c] | (s->vga.gr[0x2d] << 8) | (s->vga.gr[0x2e] << 16));
    s->cirrus_blt_mode = s->vga.gr[0x30];
    s->cirrus_blt_modeext = s->vga.gr[0x33];
    blt_rop = s->vga.gr[0x32];
903

904
#ifdef DEBUG_BITBLT
B
bellard 已提交
905
    printf("rop=0x%02x mode=0x%02x modeext=0x%02x w=%d h=%d dpitch=%d spitch=%d daddr=0x%08x saddr=0x%08x writemask=0x%02x\n",
906
           blt_rop,
907
           s->cirrus_blt_mode,
908
           s->cirrus_blt_modeext,
909 910 911 912 913
           s->cirrus_blt_width,
           s->cirrus_blt_height,
           s->cirrus_blt_dstpitch,
           s->cirrus_blt_srcpitch,
           s->cirrus_blt_dstaddr,
914
           s->cirrus_blt_srcaddr,
915
           s->vga.gr[0x2f]);
916 917
#endif

918 919 920 921 922 923 924 925 926 927 928 929 930 931
    switch (s->cirrus_blt_mode & CIRRUS_BLTMODE_PIXELWIDTHMASK) {
    case CIRRUS_BLTMODE_PIXELWIDTH8:
	s->cirrus_blt_pixelwidth = 1;
	break;
    case CIRRUS_BLTMODE_PIXELWIDTH16:
	s->cirrus_blt_pixelwidth = 2;
	break;
    case CIRRUS_BLTMODE_PIXELWIDTH24:
	s->cirrus_blt_pixelwidth = 3;
	break;
    case CIRRUS_BLTMODE_PIXELWIDTH32:
	s->cirrus_blt_pixelwidth = 4;
	break;
    default:
932
#ifdef DEBUG_BITBLT
933 934 935 936 937 938 939 940 941 942
	printf("cirrus: bitblt - pixel width is unknown\n");
#endif
	goto bitblt_ignore;
    }
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_PIXELWIDTHMASK;

    if ((s->
	 cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSSRC |
			    CIRRUS_BLTMODE_MEMSYSDEST))
	== (CIRRUS_BLTMODE_MEMSYSSRC | CIRRUS_BLTMODE_MEMSYSDEST)) {
943
#ifdef DEBUG_BITBLT
944 945 946 947 948
	printf("cirrus: bitblt - memory-to-memory copy is requested\n");
#endif
	goto bitblt_ignore;
    }

949
    if ((s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_SOLIDFILL) &&
950
        (s->cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSDEST |
951
                               CIRRUS_BLTMODE_TRANSPARENTCOMP |
952 953
                               CIRRUS_BLTMODE_PATTERNCOPY |
                               CIRRUS_BLTMODE_COLOREXPAND)) ==
954
         (CIRRUS_BLTMODE_PATTERNCOPY | CIRRUS_BLTMODE_COLOREXPAND)) {
955 956
        cirrus_bitblt_fgcol(s);
        cirrus_bitblt_solidfill(s, blt_rop);
957
    } else {
958 959
        if ((s->cirrus_blt_mode & (CIRRUS_BLTMODE_COLOREXPAND |
                                   CIRRUS_BLTMODE_PATTERNCOPY)) ==
960 961 962
            CIRRUS_BLTMODE_COLOREXPAND) {

            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
B
bellard 已提交
963
                if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
B
bellard 已提交
964
                    cirrus_bitblt_bgcol(s);
B
bellard 已提交
965
                else
B
bellard 已提交
966
                    cirrus_bitblt_fgcol(s);
B
bellard 已提交
967
                s->cirrus_rop = cirrus_colorexpand_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
968 969 970 971 972
            } else {
                cirrus_bitblt_fgcol(s);
                cirrus_bitblt_bgcol(s);
                s->cirrus_rop = cirrus_colorexpand[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
            }
B
bellard 已提交
973
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
B
bellard 已提交
974 975 976 977 978 979 980 981 982 983 984 985 986 987 988
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
                    if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
                        cirrus_bitblt_bgcol(s);
                    else
                        cirrus_bitblt_fgcol(s);
                    s->cirrus_rop = cirrus_colorexpand_pattern_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
                } else {
                    cirrus_bitblt_fgcol(s);
                    cirrus_bitblt_bgcol(s);
                    s->cirrus_rop = cirrus_colorexpand_pattern[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
                }
            } else {
                s->cirrus_rop = cirrus_patternfill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
            }
989
        } else {
990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
	    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
		if (s->cirrus_blt_pixelwidth > 2) {
		    printf("src transparent without colorexpand must be 8bpp or 16bpp\n");
		    goto bitblt_ignore;
		}
		if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
		    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
		    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
		    s->cirrus_rop = cirrus_bkwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
		} else {
		    s->cirrus_rop = cirrus_fwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
		}
	    } else {
		if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
		    s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
		    s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
		    s->cirrus_rop = cirrus_bkwd_rop[rop_to_index[blt_rop]];
		} else {
		    s->cirrus_rop = cirrus_fwd_rop[rop_to_index[blt_rop]];
		}
	    }
	}
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
        // setup bitblt engine.
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSSRC) {
            if (!cirrus_bitblt_cputovideo(s))
                goto bitblt_ignore;
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSDEST) {
            if (!cirrus_bitblt_videotocpu(s))
                goto bitblt_ignore;
        } else {
            if (!cirrus_bitblt_videotovideo(s))
                goto bitblt_ignore;
        }
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
    }
    return;
  bitblt_ignore:;
    cirrus_bitblt_reset(s);
}

static void cirrus_write_bitblt(CirrusVGAState * s, unsigned reg_value)
{
    unsigned old_value;

1033 1034
    old_value = s->vga.gr[0x31];
    s->vga.gr[0x31] = reg_value;
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051

    if (((old_value & CIRRUS_BLT_RESET) != 0) &&
	((reg_value & CIRRUS_BLT_RESET) == 0)) {
	cirrus_bitblt_reset(s);
    } else if (((old_value & CIRRUS_BLT_START) == 0) &&
	       ((reg_value & CIRRUS_BLT_START) != 0)) {
	cirrus_bitblt_start(s);
    }
}


/***************************************
 *
 *  basic parameters
 *
 ***************************************/

1052
static void cirrus_get_offsets(VGACommonState *s1,
1053 1054 1055
                               uint32_t *pline_offset,
                               uint32_t *pstart_addr,
                               uint32_t *pline_compare)
1056
{
1057
    CirrusVGAState * s = container_of(s1, CirrusVGAState, vga);
1058
    uint32_t start_addr, line_offset, line_compare;
1059

1060 1061
    line_offset = s->vga.cr[0x13]
	| ((s->vga.cr[0x1b] & 0x10) << 4);
1062 1063 1064
    line_offset <<= 3;
    *pline_offset = line_offset;

1065 1066 1067 1068 1069
    start_addr = (s->vga.cr[0x0c] << 8)
	| s->vga.cr[0x0d]
	| ((s->vga.cr[0x1b] & 0x01) << 16)
	| ((s->vga.cr[0x1b] & 0x0c) << 15)
	| ((s->vga.cr[0x1d] & 0x80) << 12);
1070
    *pstart_addr = start_addr;
1071

1072 1073 1074
    line_compare = s->vga.cr[0x18] |
        ((s->vga.cr[0x07] & 0x10) << 4) |
        ((s->vga.cr[0x09] & 0x40) << 3);
1075
    *pline_compare = line_compare;
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
}

static uint32_t cirrus_get_bpp16_depth(CirrusVGAState * s)
{
    uint32_t ret = 16;

    switch (s->cirrus_hidden_dac_data & 0xf) {
    case 0:
	ret = 15;
	break;			/* Sierra HiColor */
    case 1:
	ret = 16;
	break;			/* XGA HiColor */
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: invalid DAC value %x in 16bpp\n",
	       (s->cirrus_hidden_dac_data & 0xf));
#endif
	ret = 15;		/* XXX */
	break;
    }
    return ret;
}

1100
static int cirrus_get_bpp(VGACommonState *s1)
1101
{
1102
    CirrusVGAState * s = container_of(s1, CirrusVGAState, vga);
1103 1104
    uint32_t ret = 8;

1105
    if ((s->vga.sr[0x07] & 0x01) != 0) {
1106
	/* Cirrus SVGA */
1107
	switch (s->vga.sr[0x07] & CIRRUS_SR7_BPP_MASK) {
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
	case CIRRUS_SR7_BPP_8:
	    ret = 8;
	    break;
	case CIRRUS_SR7_BPP_16_DOUBLEVCLK:
	    ret = cirrus_get_bpp16_depth(s);
	    break;
	case CIRRUS_SR7_BPP_24:
	    ret = 24;
	    break;
	case CIRRUS_SR7_BPP_16:
	    ret = cirrus_get_bpp16_depth(s);
	    break;
	case CIRRUS_SR7_BPP_32:
	    ret = 32;
	    break;
	default:
#ifdef DEBUG_CIRRUS
1125
	    printf("cirrus: unknown bpp - sr7=%x\n", s->vga.sr[0x7]);
1126 1127 1128 1129 1130 1131
#endif
	    ret = 8;
	    break;
	}
    } else {
	/* VGA */
B
bellard 已提交
1132
	ret = 0;
1133 1134 1135 1136 1137
    }

    return ret;
}

1138
static void cirrus_get_resolution(VGACommonState *s, int *pwidth, int *pheight)
1139 1140
{
    int width, height;
1141

1142
    width = (s->cr[0x01] + 1) * 8;
1143 1144
    height = s->cr[0x12] |
        ((s->cr[0x07] & 0x02) << 7) |
1145 1146 1147 1148 1149 1150 1151 1152 1153
        ((s->cr[0x07] & 0x40) << 3);
    height = (height + 1);
    /* interlace support */
    if (s->cr[0x1a] & 0x01)
        height = height * 2;
    *pwidth = width;
    *pheight = height;
}

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
/***************************************
 *
 * bank memory
 *
 ***************************************/

static void cirrus_update_bank_ptr(CirrusVGAState * s, unsigned bank_index)
{
    unsigned offset;
    unsigned limit;

1165 1166
    if ((s->vga.gr[0x0b] & 0x01) != 0)	/* dual bank */
	offset = s->vga.gr[0x09 + bank_index];
1167
    else			/* single bank */
1168
	offset = s->vga.gr[0x09];
1169

1170
    if ((s->vga.gr[0x0b] & 0x20) != 0)
1171 1172 1173 1174
	offset <<= 14;
    else
	offset <<= 12;

1175
    if (s->real_vram_size <= offset)
1176 1177
	limit = 0;
    else
1178
	limit = s->real_vram_size - offset;
1179

1180
    if (((s->vga.gr[0x0b] & 0x01) == 0) && (bank_index != 0)) {
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
	if (limit > 0x8000) {
	    offset += 0x8000;
	    limit -= 0x8000;
	} else {
	    limit = 0;
	}
    }

    if (limit > 0) {
	s->cirrus_bank_base[bank_index] = offset;
	s->cirrus_bank_limit[bank_index] = limit;
    } else {
	s->cirrus_bank_base[bank_index] = 0;
	s->cirrus_bank_limit[bank_index] = 0;
    }
}

/***************************************
 *
 *  I/O access between 0x3c4-0x3c5
 *
 ***************************************/

1204
static int cirrus_vga_read_sr(CirrusVGAState * s)
1205
{
1206
    switch (s->vga.sr_index) {
1207 1208 1209 1210 1211
    case 0x00:			// Standard VGA
    case 0x01:			// Standard VGA
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
1212
	return s->vga.sr[s->vga.sr_index];
1213
    case 0x06:			// Unlock Cirrus extensions
1214
	return s->vga.sr[s->vga.sr_index];
1215 1216 1217 1218 1219 1220 1221 1222
    case 0x10:
    case 0x30:
    case 0x50:
    case 0x70:			// Graphics Cursor X
    case 0x90:
    case 0xb0:
    case 0xd0:
    case 0xf0:			// Graphics Cursor X
1223
	return s->vga.sr[0x10];
1224 1225 1226 1227 1228 1229 1230
    case 0x11:
    case 0x31:
    case 0x51:
    case 0x71:			// Graphics Cursor Y
    case 0x91:
    case 0xb1:
    case 0xd1:
1231
    case 0xf1:			// Graphics Cursor Y
1232
	return s->vga.sr[0x11];
B
bellard 已提交
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
    case 0x05:			// ???
    case 0x07:			// Extended Sequencer Mode
    case 0x08:			// EEPROM Control
    case 0x09:			// Scratch Register 0
    case 0x0a:			// Scratch Register 1
    case 0x0b:			// VCLK 0
    case 0x0c:			// VCLK 1
    case 0x0d:			// VCLK 2
    case 0x0e:			// VCLK 3
    case 0x0f:			// DRAM Control
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
    case 0x12:			// Graphics Cursor Attribute
    case 0x13:			// Graphics Cursor Pattern Address
    case 0x14:			// Scratch Register 2
    case 0x15:			// Scratch Register 3
    case 0x16:			// Performance Tuning Register
    case 0x17:			// Configuration Readback and Extended Control
    case 0x18:			// Signature Generator Control
    case 0x19:			// Signal Generator Result
    case 0x1a:			// Signal Generator Result
    case 0x1b:			// VCLK 0 Denominator & Post
    case 0x1c:			// VCLK 1 Denominator & Post
    case 0x1d:			// VCLK 2 Denominator & Post
    case 0x1e:			// VCLK 3 Denominator & Post
    case 0x1f:			// BIOS Write Enable and MCLK select
#ifdef DEBUG_CIRRUS
1258
	printf("cirrus: handled inport sr_index %02x\n", s->vga.sr_index);
1259
#endif
1260
	return s->vga.sr[s->vga.sr_index];
1261 1262
    default:
#ifdef DEBUG_CIRRUS
1263
	printf("cirrus: inport sr_index %02x\n", s->vga.sr_index);
1264
#endif
1265
	return 0xff;
1266 1267 1268 1269
	break;
    }
}

1270
static void cirrus_vga_write_sr(CirrusVGAState * s, uint32_t val)
1271
{
1272
    switch (s->vga.sr_index) {
1273 1274 1275 1276 1277
    case 0x00:			// Standard VGA
    case 0x01:			// Standard VGA
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
1278 1279 1280 1281
	s->vga.sr[s->vga.sr_index] = val & sr_mask[s->vga.sr_index];
	if (s->vga.sr_index == 1)
            s->vga.update_retrace_info(&s->vga);
        break;
1282
    case 0x06:			// Unlock Cirrus extensions
1283 1284 1285
	val &= 0x17;
	if (val == 0x12) {
	    s->vga.sr[s->vga.sr_index] = 0x12;
1286
	} else {
1287
	    s->vga.sr[s->vga.sr_index] = 0x0f;
1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
	}
	break;
    case 0x10:
    case 0x30:
    case 0x50:
    case 0x70:			// Graphics Cursor X
    case 0x90:
    case 0xb0:
    case 0xd0:
    case 0xf0:			// Graphics Cursor X
1298 1299
	s->vga.sr[0x10] = val;
	s->hw_cursor_x = (val << 3) | (s->vga.sr_index >> 5);
1300 1301 1302 1303 1304 1305 1306 1307 1308
	break;
    case 0x11:
    case 0x31:
    case 0x51:
    case 0x71:			// Graphics Cursor Y
    case 0x91:
    case 0xb1:
    case 0xd1:
    case 0xf1:			// Graphics Cursor Y
1309 1310
	s->vga.sr[0x11] = val;
	s->hw_cursor_y = (val << 3) | (s->vga.sr_index >> 5);
1311 1312
	break;
    case 0x07:			// Extended Sequencer Mode
A
aliguori 已提交
1313
    cirrus_update_memory_access(s);
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
    case 0x08:			// EEPROM Control
    case 0x09:			// Scratch Register 0
    case 0x0a:			// Scratch Register 1
    case 0x0b:			// VCLK 0
    case 0x0c:			// VCLK 1
    case 0x0d:			// VCLK 2
    case 0x0e:			// VCLK 3
    case 0x0f:			// DRAM Control
    case 0x12:			// Graphics Cursor Attribute
    case 0x13:			// Graphics Cursor Pattern Address
    case 0x14:			// Scratch Register 2
    case 0x15:			// Scratch Register 3
    case 0x16:			// Performance Tuning Register
    case 0x18:			// Signature Generator Control
    case 0x19:			// Signature Generator Result
    case 0x1a:			// Signature Generator Result
    case 0x1b:			// VCLK 0 Denominator & Post
    case 0x1c:			// VCLK 1 Denominator & Post
    case 0x1d:			// VCLK 2 Denominator & Post
    case 0x1e:			// VCLK 3 Denominator & Post
    case 0x1f:			// BIOS Write Enable and MCLK select
1335
	s->vga.sr[s->vga.sr_index] = val;
1336 1337
#ifdef DEBUG_CIRRUS
	printf("cirrus: handled outport sr_index %02x, sr_value %02x\n",
1338
	       s->vga.sr_index, val);
1339 1340
#endif
	break;
B
bellard 已提交
1341
    case 0x17:			// Configuration Readback and Extended Control
1342 1343
	s->vga.sr[s->vga.sr_index] = (s->vga.sr[s->vga.sr_index] & 0x38)
                                   | (val & 0xc7);
B
bellard 已提交
1344 1345
        cirrus_update_memory_access(s);
        break;
1346 1347
    default:
#ifdef DEBUG_CIRRUS
1348 1349
	printf("cirrus: outport sr_index %02x, sr_value %02x\n",
               s->vga.sr_index, val);
1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
#endif
	break;
    }
}

/***************************************
 *
 *  I/O access at 0x3c6
 *
 ***************************************/

1361
static int cirrus_read_hidden_dac(CirrusVGAState * s)
1362
{
1363
    if (++s->cirrus_hidden_dac_lockindex == 5) {
1364 1365
        s->cirrus_hidden_dac_lockindex = 0;
        return s->cirrus_hidden_dac_data;
1366
    }
1367
    return 0xff;
1368 1369 1370 1371 1372 1373
}

static void cirrus_write_hidden_dac(CirrusVGAState * s, int reg_value)
{
    if (s->cirrus_hidden_dac_lockindex == 4) {
	s->cirrus_hidden_dac_data = reg_value;
1374
#if defined(DEBUG_CIRRUS)
1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
	printf("cirrus: outport hidden DAC, value %02x\n", reg_value);
#endif
    }
    s->cirrus_hidden_dac_lockindex = 0;
}

/***************************************
 *
 *  I/O access at 0x3c9
 *
 ***************************************/

1387
static int cirrus_vga_read_palette(CirrusVGAState * s)
1388
{
1389 1390 1391 1392 1393 1394 1395 1396
    int val;

    if ((s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) {
        val = s->cirrus_hidden_palette[(s->vga.dac_read_index & 0x0f) * 3 +
                                       s->vga.dac_sub_index];
    } else {
        val = s->vga.palette[s->vga.dac_read_index * 3 + s->vga.dac_sub_index];
    }
1397 1398 1399
    if (++s->vga.dac_sub_index == 3) {
	s->vga.dac_sub_index = 0;
	s->vga.dac_read_index++;
1400
    }
1401
    return val;
1402 1403
}

1404
static void cirrus_vga_write_palette(CirrusVGAState * s, int reg_value)
1405
{
1406 1407
    s->vga.dac_cache[s->vga.dac_sub_index] = reg_value;
    if (++s->vga.dac_sub_index == 3) {
1408 1409 1410 1411 1412 1413
        if ((s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) {
            memcpy(&s->cirrus_hidden_palette[(s->vga.dac_write_index & 0x0f) * 3],
                   s->vga.dac_cache, 3);
        } else {
            memcpy(&s->vga.palette[s->vga.dac_write_index * 3], s->vga.dac_cache, 3);
        }
1414
        /* XXX update cursor */
1415 1416
	s->vga.dac_sub_index = 0;
	s->vga.dac_write_index++;
1417 1418 1419 1420 1421 1422 1423 1424 1425
    }
}

/***************************************
 *
 *  I/O access between 0x3ce-0x3cf
 *
 ***************************************/

1426
static int cirrus_vga_read_gr(CirrusVGAState * s, unsigned reg_index)
1427 1428
{
    switch (reg_index) {
B
bellard 已提交
1429
    case 0x00: // Standard VGA, BGCOLOR 0x000000ff
1430
        return s->cirrus_shadow_gr0;
B
bellard 已提交
1431
    case 0x01: // Standard VGA, FGCOLOR 0x000000ff
1432
        return s->cirrus_shadow_gr1;
1433 1434 1435 1436 1437 1438
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
    case 0x06:			// Standard VGA
    case 0x07:			// Standard VGA
    case 0x08:			// Standard VGA
1439
        return s->vga.gr[s->vga.gr_index];
1440 1441 1442 1443 1444 1445
    case 0x05:			// Standard VGA, Cirrus extended mode
    default:
	break;
    }

    if (reg_index < 0x3a) {
1446
	return s->vga.gr[reg_index];
1447 1448 1449 1450
    } else {
#ifdef DEBUG_CIRRUS
	printf("cirrus: inport gr_index %02x\n", reg_index);
#endif
1451
	return 0xff;
1452 1453 1454
    }
}

1455 1456
static void
cirrus_vga_write_gr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1457
{
1458 1459 1460
#if defined(DEBUG_BITBLT) && 0
    printf("gr%02x: %02x\n", reg_index, reg_value);
#endif
1461 1462
    switch (reg_index) {
    case 0x00:			// Standard VGA, BGCOLOR 0x000000ff
1463
	s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
B
bellard 已提交
1464
	s->cirrus_shadow_gr0 = reg_value;
1465
	break;
1466
    case 0x01:			// Standard VGA, FGCOLOR 0x000000ff
1467
	s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
B
bellard 已提交
1468
	s->cirrus_shadow_gr1 = reg_value;
1469
	break;
1470 1471 1472 1473 1474 1475
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
    case 0x06:			// Standard VGA
    case 0x07:			// Standard VGA
    case 0x08:			// Standard VGA
1476 1477
	s->vga.gr[reg_index] = reg_value & gr_mask[reg_index];
        break;
1478
    case 0x05:			// Standard VGA, Cirrus extended mode
1479
	s->vga.gr[reg_index] = reg_value & 0x7f;
B
bellard 已提交
1480
        cirrus_update_memory_access(s);
1481 1482 1483
	break;
    case 0x09:			// bank offset #0
    case 0x0A:			// bank offset #1
1484
	s->vga.gr[reg_index] = reg_value;
B
bellard 已提交
1485 1486
	cirrus_update_bank_ptr(s, 0);
	cirrus_update_bank_ptr(s, 1);
A
aliguori 已提交
1487
        cirrus_update_memory_access(s);
B
bellard 已提交
1488
        break;
1489
    case 0x0B:
1490
	s->vga.gr[reg_index] = reg_value;
1491 1492
	cirrus_update_bank_ptr(s, 0);
	cirrus_update_bank_ptr(s, 1);
B
bellard 已提交
1493
        cirrus_update_memory_access(s);
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
	break;
    case 0x10:			// BGCOLOR 0x0000ff00
    case 0x11:			// FGCOLOR 0x0000ff00
    case 0x12:			// BGCOLOR 0x00ff0000
    case 0x13:			// FGCOLOR 0x00ff0000
    case 0x14:			// BGCOLOR 0xff000000
    case 0x15:			// FGCOLOR 0xff000000
    case 0x20:			// BLT WIDTH 0x0000ff
    case 0x22:			// BLT HEIGHT 0x0000ff
    case 0x24:			// BLT DEST PITCH 0x0000ff
    case 0x26:			// BLT SRC PITCH 0x0000ff
    case 0x28:			// BLT DEST ADDR 0x0000ff
    case 0x29:			// BLT DEST ADDR 0x00ff00
    case 0x2c:			// BLT SRC ADDR 0x0000ff
    case 0x2d:			// BLT SRC ADDR 0x00ff00
1509
    case 0x2f:                  // BLT WRITEMASK
1510 1511
    case 0x30:			// BLT MODE
    case 0x32:			// RASTER OP
1512
    case 0x33:			// BLT MODEEXT
1513 1514 1515 1516
    case 0x34:			// BLT TRANSPARENT COLOR 0x00ff
    case 0x35:			// BLT TRANSPARENT COLOR 0xff00
    case 0x38:			// BLT TRANSPARENT COLOR MASK 0x00ff
    case 0x39:			// BLT TRANSPARENT COLOR MASK 0xff00
1517
	s->vga.gr[reg_index] = reg_value;
1518 1519 1520 1521 1522
	break;
    case 0x21:			// BLT WIDTH 0x001f00
    case 0x23:			// BLT HEIGHT 0x001f00
    case 0x25:			// BLT DEST PITCH 0x001f00
    case 0x27:			// BLT SRC PITCH 0x001f00
1523
	s->vga.gr[reg_index] = reg_value & 0x1f;
1524 1525
	break;
    case 0x2a:			// BLT DEST ADDR 0x3f0000
1526
	s->vga.gr[reg_index] = reg_value & 0x3f;
1527
        /* if auto start mode, starts bit blt now */
1528
        if (s->vga.gr[0x31] & CIRRUS_BLT_AUTOSTART) {
1529 1530 1531
            cirrus_bitblt_start(s);
        }
	break;
1532
    case 0x2e:			// BLT SRC ADDR 0x3f0000
1533
	s->vga.gr[reg_index] = reg_value & 0x3f;
1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
	break;
    case 0x31:			// BLT STATUS/START
	cirrus_write_bitblt(s, reg_value);
	break;
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: outport gr_index %02x, gr_value %02x\n", reg_index,
	       reg_value);
#endif
	break;
    }
}

/***************************************
 *
 *  I/O access between 0x3d4-0x3d5
 *
 ***************************************/

1553
static int cirrus_vga_read_cr(CirrusVGAState * s, unsigned reg_index)
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
{
    switch (reg_index) {
    case 0x00:			// Standard VGA
    case 0x01:			// Standard VGA
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
    case 0x05:			// Standard VGA
    case 0x06:			// Standard VGA
    case 0x07:			// Standard VGA
    case 0x08:			// Standard VGA
    case 0x09:			// Standard VGA
    case 0x0a:			// Standard VGA
    case 0x0b:			// Standard VGA
    case 0x0c:			// Standard VGA
    case 0x0d:			// Standard VGA
    case 0x0e:			// Standard VGA
    case 0x0f:			// Standard VGA
    case 0x10:			// Standard VGA
    case 0x11:			// Standard VGA
    case 0x12:			// Standard VGA
    case 0x13:			// Standard VGA
    case 0x14:			// Standard VGA
    case 0x15:			// Standard VGA
    case 0x16:			// Standard VGA
    case 0x17:			// Standard VGA
    case 0x18:			// Standard VGA
1581
	return s->vga.cr[s->vga.cr_index];
1582
    case 0x24:			// Attribute Controller Toggle Readback (R)
1583
        return (s->vga.ar_flip_flop << 7);
1584 1585 1586 1587 1588 1589 1590 1591
    case 0x19:			// Interlace End
    case 0x1a:			// Miscellaneous Control
    case 0x1b:			// Extended Display Control
    case 0x1c:			// Sync Adjust and Genlock
    case 0x1d:			// Overlay Extended Control
    case 0x22:			// Graphics Data Latches Readback (R)
    case 0x25:			// Part Status
    case 0x27:			// Part ID (R)
1592
	return s->vga.cr[s->vga.cr_index];
1593
    case 0x26:			// Attribute Controller Index Readback (R)
1594
	return s->vga.ar_index & 0x3f;
1595 1596 1597 1598 1599
	break;
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: inport cr_index %02x\n", reg_index);
#endif
1600
	return 0xff;
1601 1602 1603
    }
}

1604
static void cirrus_vga_write_cr(CirrusVGAState * s, int reg_value)
1605
{
1606
    switch (s->vga.cr_index) {
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
    case 0x00:			// Standard VGA
    case 0x01:			// Standard VGA
    case 0x02:			// Standard VGA
    case 0x03:			// Standard VGA
    case 0x04:			// Standard VGA
    case 0x05:			// Standard VGA
    case 0x06:			// Standard VGA
    case 0x07:			// Standard VGA
    case 0x08:			// Standard VGA
    case 0x09:			// Standard VGA
    case 0x0a:			// Standard VGA
    case 0x0b:			// Standard VGA
    case 0x0c:			// Standard VGA
    case 0x0d:			// Standard VGA
    case 0x0e:			// Standard VGA
    case 0x0f:			// Standard VGA
    case 0x10:			// Standard VGA
    case 0x11:			// Standard VGA
    case 0x12:			// Standard VGA
    case 0x13:			// Standard VGA
    case 0x14:			// Standard VGA
    case 0x15:			// Standard VGA
    case 0x16:			// Standard VGA
    case 0x17:			// Standard VGA
    case 0x18:			// Standard VGA
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
	/* handle CR0-7 protection */
	if ((s->vga.cr[0x11] & 0x80) && s->vga.cr_index <= 7) {
	    /* can always write bit 4 of CR7 */
	    if (s->vga.cr_index == 7)
		s->vga.cr[7] = (s->vga.cr[7] & ~0x10) | (reg_value & 0x10);
	    return;
	}
	s->vga.cr[s->vga.cr_index] = reg_value;
	switch(s->vga.cr_index) {
	case 0x00:
	case 0x04:
	case 0x05:
	case 0x06:
	case 0x07:
	case 0x11:
	case 0x17:
	    s->vga.update_retrace_info(&s->vga);
	    break;
	}
        break;
1652 1653 1654 1655
    case 0x19:			// Interlace End
    case 0x1a:			// Miscellaneous Control
    case 0x1b:			// Extended Display Control
    case 0x1c:			// Sync Adjust and Genlock
1656
    case 0x1d:			// Overlay Extended Control
1657
	s->vga.cr[s->vga.cr_index] = reg_value;
1658 1659
#ifdef DEBUG_CIRRUS
	printf("cirrus: handled outport cr_index %02x, cr_value %02x\n",
1660
	       s->vga.cr_index, reg_value);
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
#endif
	break;
    case 0x22:			// Graphics Data Latches Readback (R)
    case 0x24:			// Attribute Controller Toggle Readback (R)
    case 0x26:			// Attribute Controller Index Readback (R)
    case 0x27:			// Part ID (R)
	break;
    case 0x25:			// Part Status
    default:
#ifdef DEBUG_CIRRUS
1671 1672
	printf("cirrus: outport cr_index %02x, cr_value %02x\n",
               s->vga.cr_index, reg_value);
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
#endif
	break;
    }
}

/***************************************
 *
 *  memory-mapped I/O (bitblt)
 *
 ***************************************/

static uint8_t cirrus_mmio_blt_read(CirrusVGAState * s, unsigned address)
{
    int value = 0xff;

    switch (address) {
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1690
	value = cirrus_vga_read_gr(s, 0x00);
1691 1692
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1693
	value = cirrus_vga_read_gr(s, 0x10);
1694 1695
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1696
	value = cirrus_vga_read_gr(s, 0x12);
1697 1698
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1699
	value = cirrus_vga_read_gr(s, 0x14);
1700 1701
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1702
	value = cirrus_vga_read_gr(s, 0x01);
1703 1704
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1705
	value = cirrus_vga_read_gr(s, 0x11);
1706 1707
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1708
	value = cirrus_vga_read_gr(s, 0x13);
1709 1710
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1711
	value = cirrus_vga_read_gr(s, 0x15);
1712 1713
	break;
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1714
	value = cirrus_vga_read_gr(s, 0x20);
1715 1716
	break;
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1717
	value = cirrus_vga_read_gr(s, 0x21);
1718 1719
	break;
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1720
	value = cirrus_vga_read_gr(s, 0x22);
1721 1722
	break;
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1723
	value = cirrus_vga_read_gr(s, 0x23);
1724 1725
	break;
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1726
	value = cirrus_vga_read_gr(s, 0x24);
1727 1728
	break;
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1729
	value = cirrus_vga_read_gr(s, 0x25);
1730 1731
	break;
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1732
	value = cirrus_vga_read_gr(s, 0x26);
1733 1734
	break;
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1735
	value = cirrus_vga_read_gr(s, 0x27);
1736 1737
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1738
	value = cirrus_vga_read_gr(s, 0x28);
1739 1740
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1741
	value = cirrus_vga_read_gr(s, 0x29);
1742 1743
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1744
	value = cirrus_vga_read_gr(s, 0x2a);
1745 1746
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1747
	value = cirrus_vga_read_gr(s, 0x2c);
1748 1749
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1750
	value = cirrus_vga_read_gr(s, 0x2d);
1751 1752
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1753
	value = cirrus_vga_read_gr(s, 0x2e);
1754 1755
	break;
    case CIRRUS_MMIO_BLTWRITEMASK:
1756
	value = cirrus_vga_read_gr(s, 0x2f);
1757 1758
	break;
    case CIRRUS_MMIO_BLTMODE:
1759
	value = cirrus_vga_read_gr(s, 0x30);
1760 1761
	break;
    case CIRRUS_MMIO_BLTROP:
1762
	value = cirrus_vga_read_gr(s, 0x32);
1763
	break;
1764
    case CIRRUS_MMIO_BLTMODEEXT:
1765
	value = cirrus_vga_read_gr(s, 0x33);
1766
	break;
1767
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1768
	value = cirrus_vga_read_gr(s, 0x34);
1769 1770
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1771
	value = cirrus_vga_read_gr(s, 0x35);
1772 1773
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1774
	value = cirrus_vga_read_gr(s, 0x38);
1775 1776
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1777
	value = cirrus_vga_read_gr(s, 0x39);
1778 1779
	break;
    case CIRRUS_MMIO_BLTSTATUS:
1780
	value = cirrus_vga_read_gr(s, 0x31);
1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
	break;
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: mmio read - address 0x%04x\n", address);
#endif
	break;
    }

    return (uint8_t) value;
}

static void cirrus_mmio_blt_write(CirrusVGAState * s, unsigned address,
				  uint8_t value)
{
    switch (address) {
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1797
	cirrus_vga_write_gr(s, 0x00, value);
1798 1799
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1800
	cirrus_vga_write_gr(s, 0x10, value);
1801 1802
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1803
	cirrus_vga_write_gr(s, 0x12, value);
1804 1805
	break;
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1806
	cirrus_vga_write_gr(s, 0x14, value);
1807 1808
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1809
	cirrus_vga_write_gr(s, 0x01, value);
1810 1811
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1812
	cirrus_vga_write_gr(s, 0x11, value);
1813 1814
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1815
	cirrus_vga_write_gr(s, 0x13, value);
1816 1817
	break;
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1818
	cirrus_vga_write_gr(s, 0x15, value);
1819 1820
	break;
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1821
	cirrus_vga_write_gr(s, 0x20, value);
1822 1823
	break;
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1824
	cirrus_vga_write_gr(s, 0x21, value);
1825 1826
	break;
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1827
	cirrus_vga_write_gr(s, 0x22, value);
1828 1829
	break;
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1830
	cirrus_vga_write_gr(s, 0x23, value);
1831 1832
	break;
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1833
	cirrus_vga_write_gr(s, 0x24, value);
1834 1835
	break;
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1836
	cirrus_vga_write_gr(s, 0x25, value);
1837 1838
	break;
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1839
	cirrus_vga_write_gr(s, 0x26, value);
1840 1841
	break;
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1842
	cirrus_vga_write_gr(s, 0x27, value);
1843 1844
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1845
	cirrus_vga_write_gr(s, 0x28, value);
1846 1847
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1848
	cirrus_vga_write_gr(s, 0x29, value);
1849 1850
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1851
	cirrus_vga_write_gr(s, 0x2a, value);
1852 1853 1854 1855 1856
	break;
    case (CIRRUS_MMIO_BLTDESTADDR + 3):
	/* ignored */
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1857
	cirrus_vga_write_gr(s, 0x2c, value);
1858 1859
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1860
	cirrus_vga_write_gr(s, 0x2d, value);
1861 1862
	break;
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1863
	cirrus_vga_write_gr(s, 0x2e, value);
1864 1865
	break;
    case CIRRUS_MMIO_BLTWRITEMASK:
1866
	cirrus_vga_write_gr(s, 0x2f, value);
1867 1868
	break;
    case CIRRUS_MMIO_BLTMODE:
1869
	cirrus_vga_write_gr(s, 0x30, value);
1870 1871
	break;
    case CIRRUS_MMIO_BLTROP:
1872
	cirrus_vga_write_gr(s, 0x32, value);
1873
	break;
1874
    case CIRRUS_MMIO_BLTMODEEXT:
1875
	cirrus_vga_write_gr(s, 0x33, value);
1876
	break;
1877
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1878
	cirrus_vga_write_gr(s, 0x34, value);
1879 1880
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1881
	cirrus_vga_write_gr(s, 0x35, value);
1882 1883
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1884
	cirrus_vga_write_gr(s, 0x38, value);
1885 1886
	break;
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1887
	cirrus_vga_write_gr(s, 0x39, value);
1888 1889
	break;
    case CIRRUS_MMIO_BLTSTATUS:
1890
	cirrus_vga_write_gr(s, 0x31, value);
1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
	break;
    default:
#ifdef DEBUG_CIRRUS
	printf("cirrus: mmio write - addr 0x%04x val 0x%02x (ignored)\n",
	       address, value);
#endif
	break;
    }
}

/***************************************
 *
 *  write mode 4/5
 *
 ***************************************/

static void cirrus_mem_writeb_mode4and5_8bpp(CirrusVGAState * s,
					     unsigned mode,
					     unsigned offset,
					     uint32_t mem_value)
{
    int x;
    unsigned val = mem_value;
    uint8_t *dst;

1916
    dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask);
1917 1918
    for (x = 0; x < 8; x++) {
	if (val & 0x80) {
B
bellard 已提交
1919
	    *dst = s->cirrus_shadow_gr1;
1920
	} else if (mode == 5) {
B
bellard 已提交
1921
	    *dst = s->cirrus_shadow_gr0;
1922 1923
	}
	val <<= 1;
B
bellard 已提交
1924
	dst++;
1925
    }
1926
    memory_region_set_dirty(&s->vga.vram, offset, 8);
1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
}

static void cirrus_mem_writeb_mode4and5_16bpp(CirrusVGAState * s,
					      unsigned mode,
					      unsigned offset,
					      uint32_t mem_value)
{
    int x;
    unsigned val = mem_value;
    uint8_t *dst;

1938
    dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask);
1939 1940
    for (x = 0; x < 8; x++) {
	if (val & 0x80) {
B
bellard 已提交
1941
	    *dst = s->cirrus_shadow_gr1;
1942
	    *(dst + 1) = s->vga.gr[0x11];
1943
	} else if (mode == 5) {
B
bellard 已提交
1944
	    *dst = s->cirrus_shadow_gr0;
1945
	    *(dst + 1) = s->vga.gr[0x10];
1946 1947
	}
	val <<= 1;
B
bellard 已提交
1948
	dst += 2;
1949
    }
1950
    memory_region_set_dirty(&s->vga.vram, offset, 16);
1951 1952 1953 1954 1955 1956 1957 1958
}

/***************************************
 *
 *  memory access between 0xa0000-0xbffff
 *
 ***************************************/

1959
static uint64_t cirrus_vga_mem_read(void *opaque,
A
Avi Kivity 已提交
1960
                                    hwaddr addr,
1961
                                    uint32_t size)
1962 1963 1964 1965 1966 1967
{
    CirrusVGAState *s = opaque;
    unsigned bank_index;
    unsigned bank_offset;
    uint32_t val;

1968
    if ((s->vga.sr[0x07] & 0x01) == 0) {
1969
        return vga_mem_readb(&s->vga, addr);
1970 1971 1972 1973 1974 1975 1976 1977 1978
    }

    if (addr < 0x10000) {
	/* XXX handle bitblt */
	/* video memory */
	bank_index = addr >> 15;
	bank_offset = addr & 0x7fff;
	if (bank_offset < s->cirrus_bank_limit[bank_index]) {
	    bank_offset += s->cirrus_bank_base[bank_index];
1979
	    if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
1980
		bank_offset <<= 4;
1981
	    } else if (s->vga.gr[0x0B] & 0x02) {
1982 1983 1984
		bank_offset <<= 3;
	    }
	    bank_offset &= s->cirrus_addr_mask;
1985
	    val = *(s->vga.vram_ptr + bank_offset);
1986 1987 1988 1989 1990
	} else
	    val = 0xff;
    } else if (addr >= 0x18000 && addr < 0x18100) {
	/* memory-mapped I/O */
	val = 0xff;
1991
	if ((s->vga.sr[0x17] & 0x44) == 0x04) {
1992 1993 1994 1995 1996
	    val = cirrus_mmio_blt_read(s, addr & 0xff);
	}
    } else {
	val = 0xff;
#ifdef DEBUG_CIRRUS
1997
	printf("cirrus: mem_readb " TARGET_FMT_plx "\n", addr);
1998 1999 2000 2001 2002
#endif
    }
    return val;
}

2003
static void cirrus_vga_mem_write(void *opaque,
A
Avi Kivity 已提交
2004
                                 hwaddr addr,
2005 2006
                                 uint64_t mem_value,
                                 uint32_t size)
2007 2008 2009 2010 2011 2012
{
    CirrusVGAState *s = opaque;
    unsigned bank_index;
    unsigned bank_offset;
    unsigned mode;

2013
    if ((s->vga.sr[0x07] & 0x01) == 0) {
2014
        vga_mem_writeb(&s->vga, addr, mem_value);
2015 2016 2017 2018 2019 2020 2021
        return;
    }

    if (addr < 0x10000) {
	if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
	    /* bitblt */
	    *s->cirrus_srcptr++ = (uint8_t) mem_value;
2022
	    if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2023 2024 2025 2026 2027 2028 2029 2030
		cirrus_bitblt_cputovideo_next(s);
	    }
	} else {
	    /* video memory */
	    bank_index = addr >> 15;
	    bank_offset = addr & 0x7fff;
	    if (bank_offset < s->cirrus_bank_limit[bank_index]) {
		bank_offset += s->cirrus_bank_base[bank_index];
2031
		if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2032
		    bank_offset <<= 4;
2033
		} else if (s->vga.gr[0x0B] & 0x02) {
2034 2035 2036
		    bank_offset <<= 3;
		}
		bank_offset &= s->cirrus_addr_mask;
2037 2038 2039
		mode = s->vga.gr[0x05] & 0x7;
		if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
		    *(s->vga.vram_ptr + bank_offset) = mem_value;
2040 2041
                    memory_region_set_dirty(&s->vga.vram, bank_offset,
                                            sizeof(mem_value));
2042
		} else {
2043
		    if ((s->vga.gr[0x0B] & 0x14) != 0x14) {
2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
			cirrus_mem_writeb_mode4and5_8bpp(s, mode,
							 bank_offset,
							 mem_value);
		    } else {
			cirrus_mem_writeb_mode4and5_16bpp(s, mode,
							  bank_offset,
							  mem_value);
		    }
		}
	    }
	}
    } else if (addr >= 0x18000 && addr < 0x18100) {
	/* memory-mapped I/O */
2057
	if ((s->vga.sr[0x17] & 0x44) == 0x04) {
2058 2059 2060 2061
	    cirrus_mmio_blt_write(s, addr & 0xff, mem_value);
	}
    } else {
#ifdef DEBUG_CIRRUS
2062 2063
        printf("cirrus: mem_writeb " TARGET_FMT_plx " value %02x\n", addr,
               mem_value);
2064 2065 2066 2067
#endif
    }
}

2068 2069 2070 2071
static const MemoryRegionOps cirrus_vga_mem_ops = {
    .read = cirrus_vga_mem_read,
    .write = cirrus_vga_mem_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
2072 2073 2074 2075
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
2076 2077
};

2078 2079 2080 2081 2082 2083 2084 2085 2086
/***************************************
 *
 *  hardware cursor
 *
 ***************************************/

static inline void invalidate_cursor1(CirrusVGAState *s)
{
    if (s->last_hw_cursor_size) {
2087
        vga_invalidate_scanlines(&s->vga,
2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_start,
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_end);
    }
}

static inline void cirrus_cursor_compute_yrange(CirrusVGAState *s)
{
    const uint8_t *src;
    uint32_t content;
    int y, y_min, y_max;

2099 2100 2101
    src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024;
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
        src += (s->vga.sr[0x13] & 0x3c) * 256;
2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117
        y_min = 64;
        y_max = -1;
        for(y = 0; y < 64; y++) {
            content = ((uint32_t *)src)[0] |
                ((uint32_t *)src)[1] |
                ((uint32_t *)src)[2] |
                ((uint32_t *)src)[3];
            if (content) {
                if (y < y_min)
                    y_min = y;
                if (y > y_max)
                    y_max = y;
            }
            src += 16;
        }
    } else {
2118
        src += (s->vga.sr[0x13] & 0x3f) * 256;
2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
        y_min = 32;
        y_max = -1;
        for(y = 0; y < 32; y++) {
            content = ((uint32_t *)src)[0] |
                ((uint32_t *)(src + 128))[0];
            if (content) {
                if (y < y_min)
                    y_min = y;
                if (y > y_max)
                    y_max = y;
            }
            src += 4;
        }
    }
    if (y_min > y_max) {
        s->last_hw_cursor_y_start = 0;
        s->last_hw_cursor_y_end = 0;
    } else {
        s->last_hw_cursor_y_start = y_min;
        s->last_hw_cursor_y_end = y_max + 1;
    }
}

/* NOTE: we do not currently handle the cursor bitmap change, so we
   update the cursor only if it moves. */
2144
static void cirrus_cursor_invalidate(VGACommonState *s1)
2145
{
2146
    CirrusVGAState *s = container_of(s1, CirrusVGAState, vga);
2147 2148
    int size;

2149
    if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW)) {
2150 2151
        size = 0;
    } else {
2152
        if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE)
2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
            size = 64;
        else
            size = 32;
    }
    /* invalidate last cursor and new cursor if any change */
    if (s->last_hw_cursor_size != size ||
        s->last_hw_cursor_x != s->hw_cursor_x ||
        s->last_hw_cursor_y != s->hw_cursor_y) {

        invalidate_cursor1(s);
2163

2164 2165 2166 2167 2168 2169 2170 2171 2172
        s->last_hw_cursor_size = size;
        s->last_hw_cursor_x = s->hw_cursor_x;
        s->last_hw_cursor_y = s->hw_cursor_y;
        /* compute the real cursor min and max y */
        cirrus_cursor_compute_yrange(s);
        invalidate_cursor1(s);
    }
}

2173
#define DEPTH 8
2174
#include "cirrus_vga_template.h"
2175 2176

#define DEPTH 16
2177
#include "cirrus_vga_template.h"
2178 2179

#define DEPTH 32
2180
#include "cirrus_vga_template.h"
2181

2182
static void cirrus_cursor_draw_line(VGACommonState *s1, uint8_t *d1, int scr_y)
2183
{
2184
    CirrusVGAState *s = container_of(s1, CirrusVGAState, vga);
2185
    DisplaySurface *surface = qemu_console_surface(s->vga.con);
2186 2187 2188 2189
    int w, h, bpp, x1, x2, poffset;
    unsigned int color0, color1;
    const uint8_t *palette, *src;
    uint32_t content;
2190

2191
    if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW))
2192 2193
        return;
    /* fast test to see if the cursor intersects with the scan line */
2194
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
2195 2196 2197 2198 2199 2200 2201
        h = 64;
    } else {
        h = 32;
    }
    if (scr_y < s->hw_cursor_y ||
        scr_y >= (s->hw_cursor_y + h))
        return;
2202

2203 2204 2205
    src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024;
    if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) {
        src += (s->vga.sr[0x13] & 0x3c) * 256;
2206 2207 2208 2209 2210 2211 2212
        src += (scr_y - s->hw_cursor_y) * 16;
        poffset = 8;
        content = ((uint32_t *)src)[0] |
            ((uint32_t *)src)[1] |
            ((uint32_t *)src)[2] |
            ((uint32_t *)src)[3];
    } else {
2213
        src += (s->vga.sr[0x13] & 0x3f) * 256;
2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
        src += (scr_y - s->hw_cursor_y) * 4;
        poffset = 128;
        content = ((uint32_t *)src)[0] |
            ((uint32_t *)(src + 128))[0];
    }
    /* if nothing to draw, no need to continue */
    if (!content)
        return;
    w = h;

    x1 = s->hw_cursor_x;
2225
    if (x1 >= s->vga.last_scr_width)
2226 2227
        return;
    x2 = s->hw_cursor_x + w;
2228 2229
    if (x2 > s->vga.last_scr_width)
        x2 = s->vga.last_scr_width;
2230 2231
    w = x2 - x1;
    palette = s->cirrus_hidden_palette;
2232 2233 2234 2235 2236 2237
    color0 = s->vga.rgb_to_pixel(c6_to_8(palette[0x0 * 3]),
                                 c6_to_8(palette[0x0 * 3 + 1]),
                                 c6_to_8(palette[0x0 * 3 + 2]));
    color1 = s->vga.rgb_to_pixel(c6_to_8(palette[0xf * 3]),
                                 c6_to_8(palette[0xf * 3 + 1]),
                                 c6_to_8(palette[0xf * 3 + 2]));
2238
    bpp = surface_bytes_per_pixel(surface);
2239
    d1 += x1 * bpp;
2240
    switch (surface_bits_per_pixel(surface)) {
2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
    default:
        break;
    case 8:
        vga_draw_cursor_line_8(d1, src, poffset, w, color0, color1, 0xff);
        break;
    case 15:
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0x7fff);
        break;
    case 16:
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0xffff);
        break;
    case 32:
        vga_draw_cursor_line_32(d1, src, poffset, w, color0, color1, 0xffffff);
        break;
    }
}

2258 2259 2260 2261 2262 2263
/***************************************
 *
 *  LFB memory access
 *
 ***************************************/

A
Avi Kivity 已提交
2264
static uint64_t cirrus_linear_read(void *opaque, hwaddr addr,
2265
                                   unsigned size)
2266
{
2267
    CirrusVGAState *s = opaque;
2268 2269 2270 2271
    uint32_t ret;

    addr &= s->cirrus_addr_mask;

2272
    if (((s->vga.sr[0x17] & 0x44) == 0x44) &&
2273
        ((addr & s->linear_mmio_mask) == s->linear_mmio_mask)) {
2274 2275 2276 2277 2278 2279 2280
	/* memory-mapped I/O */
	ret = cirrus_mmio_blt_read(s, addr & 0xff);
    } else if (0) {
	/* XXX handle bitblt */
	ret = 0xff;
    } else {
	/* video memory */
2281
	if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2282
	    addr <<= 4;
2283
	} else if (s->vga.gr[0x0B] & 0x02) {
2284 2285 2286
	    addr <<= 3;
	}
	addr &= s->cirrus_addr_mask;
2287
	ret = *(s->vga.vram_ptr + addr);
2288 2289 2290 2291 2292
    }

    return ret;
}

A
Avi Kivity 已提交
2293
static void cirrus_linear_write(void *opaque, hwaddr addr,
2294
                                uint64_t val, unsigned size)
2295
{
2296
    CirrusVGAState *s = opaque;
2297 2298 2299
    unsigned mode;

    addr &= s->cirrus_addr_mask;
2300

2301
    if (((s->vga.sr[0x17] & 0x44) == 0x44) &&
2302
        ((addr & s->linear_mmio_mask) ==  s->linear_mmio_mask)) {
2303 2304 2305 2306 2307
	/* memory-mapped I/O */
	cirrus_mmio_blt_write(s, addr & 0xff, val);
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
	/* bitblt */
	*s->cirrus_srcptr++ = (uint8_t) val;
2308
	if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2309 2310 2311 2312
	    cirrus_bitblt_cputovideo_next(s);
	}
    } else {
	/* video memory */
2313
	if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
2314
	    addr <<= 4;
2315
	} else if (s->vga.gr[0x0B] & 0x02) {
2316 2317 2318 2319
	    addr <<= 3;
	}
	addr &= s->cirrus_addr_mask;

2320 2321 2322
	mode = s->vga.gr[0x05] & 0x7;
	if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
	    *(s->vga.vram_ptr + addr) = (uint8_t) val;
2323
            memory_region_set_dirty(&s->vga.vram, addr, 1);
2324
	} else {
2325
	    if ((s->vga.gr[0x0B] & 0x14) != 0x14) {
2326 2327 2328 2329 2330 2331 2332 2333
		cirrus_mem_writeb_mode4and5_8bpp(s, mode, addr, val);
	    } else {
		cirrus_mem_writeb_mode4and5_16bpp(s, mode, addr, val);
	    }
	}
    }
}

2334 2335 2336 2337 2338 2339 2340
/***************************************
 *
 *  system to screen memory access
 *
 ***************************************/


2341
static uint64_t cirrus_linear_bitblt_read(void *opaque,
A
Avi Kivity 已提交
2342
                                          hwaddr addr,
2343
                                          unsigned size)
2344
{
2345
    CirrusVGAState *s = opaque;
2346 2347 2348
    uint32_t ret;

    /* XXX handle bitblt */
2349
    (void)s;
2350 2351 2352 2353
    ret = 0xff;
    return ret;
}

2354
static void cirrus_linear_bitblt_write(void *opaque,
A
Avi Kivity 已提交
2355
                                       hwaddr addr,
2356 2357
                                       uint64_t val,
                                       unsigned size)
2358
{
2359
    CirrusVGAState *s = opaque;
2360 2361 2362 2363 2364 2365 2366 2367 2368 2369

    if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
	/* bitblt */
	*s->cirrus_srcptr++ = (uint8_t) val;
	if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
	    cirrus_bitblt_cputovideo_next(s);
	}
    }
}

2370 2371 2372 2373
static const MemoryRegionOps cirrus_linear_bitblt_io_ops = {
    .read = cirrus_linear_bitblt_read,
    .write = cirrus_linear_bitblt_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
2374 2375 2376 2377
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
2378 2379
};

2380 2381
static void map_linear_vram_bank(CirrusVGAState *s, unsigned bank)
{
2382 2383
    MemoryRegion *mr = &s->cirrus_bank[bank];
    bool enabled = !(s->cirrus_srcptr != s->cirrus_srcptr_end)
2384 2385
        && !((s->vga.sr[0x07] & 0x01) == 0)
        && !((s->vga.gr[0x0B] & 0x14) == 0x14)
2386 2387 2388 2389
        && !(s->vga.gr[0x0B] & 0x02);

    memory_region_set_enabled(mr, enabled);
    memory_region_set_alias_offset(mr, s->cirrus_bank_base[bank]);
2390
}
A
aliguori 已提交
2391

2392 2393
static void map_linear_vram(CirrusVGAState *s)
{
J
Jan Kiszka 已提交
2394
    if (s->bustype == CIRRUS_BUSTYPE_PCI && !s->linear_vram) {
2395 2396 2397 2398 2399
        s->linear_vram = true;
        memory_region_add_subregion_overlap(&s->pci_bar, 0, &s->vga.vram, 1);
    }
    map_linear_vram_bank(s, 0);
    map_linear_vram_bank(s, 1);
A
aliguori 已提交
2400 2401 2402 2403
}

static void unmap_linear_vram(CirrusVGAState *s)
{
J
Jan Kiszka 已提交
2404
    if (s->bustype == CIRRUS_BUSTYPE_PCI && s->linear_vram) {
2405 2406
        s->linear_vram = false;
        memory_region_del_subregion(&s->pci_bar, &s->vga.vram);
2407
    }
2408 2409
    memory_region_set_enabled(&s->cirrus_bank[0], false);
    memory_region_set_enabled(&s->cirrus_bank[1], false);
A
aliguori 已提交
2410 2411
}

B
bellard 已提交
2412 2413 2414 2415 2416
/* Compute the memory access functions */
static void cirrus_update_memory_access(CirrusVGAState *s)
{
    unsigned mode;

2417
    memory_region_transaction_begin();
2418
    if ((s->vga.sr[0x17] & 0x44) == 0x44) {
B
bellard 已提交
2419 2420 2421 2422
        goto generic_io;
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
        goto generic_io;
    } else {
2423
	if ((s->vga.gr[0x0B] & 0x14) == 0x14) {
B
bellard 已提交
2424
            goto generic_io;
2425
	} else if (s->vga.gr[0x0B] & 0x02) {
B
bellard 已提交
2426 2427
            goto generic_io;
        }
2428

2429 2430
	mode = s->vga.gr[0x05] & 0x7;
	if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) {
A
aliguori 已提交
2431
            map_linear_vram(s);
B
bellard 已提交
2432 2433
        } else {
        generic_io:
A
aliguori 已提交
2434
            unmap_linear_vram(s);
B
bellard 已提交
2435 2436
        }
    }
2437
    memory_region_transaction_commit();
B
bellard 已提交
2438 2439 2440
}


2441 2442
/* I/O ports */

2443 2444
static uint64_t cirrus_vga_ioport_read(void *opaque, hwaddr addr,
                                       unsigned size)
2445
{
2446 2447
    CirrusVGAState *c = opaque;
    VGACommonState *s = &c->vga;
2448 2449
    int val, index;

2450
    qemu_flush_coalesced_mmio_buffer();
2451
    addr += 0x3b0;
2452

2453
    if (vga_ioport_invalid(s, addr)) {
2454 2455 2456 2457
	val = 0xff;
    } else {
	switch (addr) {
	case 0x3c0:
2458 2459
	    if (s->ar_flip_flop == 0) {
		val = s->ar_index;
2460 2461 2462 2463 2464
	    } else {
		val = 0;
	    }
	    break;
	case 0x3c1:
2465
	    index = s->ar_index & 0x1f;
2466
	    if (index < 21)
2467
		val = s->ar[index];
2468 2469 2470 2471
	    else
		val = 0;
	    break;
	case 0x3c2:
2472
	    val = s->st00;
2473 2474
	    break;
	case 0x3c4:
2475
	    val = s->sr_index;
2476 2477
	    break;
	case 0x3c5:
2478 2479
	    val = cirrus_vga_read_sr(c);
            break;
2480
#ifdef DEBUG_VGA_REG
2481
	    printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
2482 2483 2484
#endif
	    break;
	case 0x3c6:
2485
	    val = cirrus_read_hidden_dac(c);
2486 2487
	    break;
	case 0x3c7:
2488
	    val = s->dac_state;
2489
	    break;
2490
	case 0x3c8:
2491 2492
	    val = s->dac_write_index;
	    c->cirrus_hidden_dac_lockindex = 0;
2493 2494
	    break;
        case 0x3c9:
2495 2496
            val = cirrus_vga_read_palette(c);
            break;
2497
	case 0x3ca:
2498
	    val = s->fcr;
2499 2500
	    break;
	case 0x3cc:
2501
	    val = s->msr;
2502 2503
	    break;
	case 0x3ce:
2504
	    val = s->gr_index;
2505 2506
	    break;
	case 0x3cf:
2507
	    val = cirrus_vga_read_gr(c, s->gr_index);
2508
#ifdef DEBUG_VGA_REG
2509
	    printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
2510 2511 2512 2513
#endif
	    break;
	case 0x3b4:
	case 0x3d4:
2514
	    val = s->cr_index;
2515 2516 2517
	    break;
	case 0x3b5:
	case 0x3d5:
2518
            val = cirrus_vga_read_cr(c, s->cr_index);
2519
#ifdef DEBUG_VGA_REG
2520
	    printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
2521 2522 2523 2524 2525
#endif
	    break;
	case 0x3ba:
	case 0x3da:
	    /* just toggle to fool polling */
2526 2527
	    val = s->st01 = s->retrace(s);
	    s->ar_flip_flop = 0;
2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
	    break;
	default:
	    val = 0x00;
	    break;
	}
    }
#if defined(DEBUG_VGA)
    printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
#endif
    return val;
}

2540 2541
static void cirrus_vga_ioport_write(void *opaque, hwaddr addr, uint64_t val,
                                    unsigned size)
2542
{
2543 2544
    CirrusVGAState *c = opaque;
    VGACommonState *s = &c->vga;
2545 2546
    int index;

2547
    qemu_flush_coalesced_mmio_buffer();
2548
    addr += 0x3b0;
2549

2550
    /* check port range access depending on color/monochrome mode */
2551
    if (vga_ioport_invalid(s, addr)) {
2552
	return;
2553
    }
2554 2555 2556 2557 2558 2559
#ifdef DEBUG_VGA
    printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
#endif

    switch (addr) {
    case 0x3c0:
2560
	if (s->ar_flip_flop == 0) {
2561
	    val &= 0x3f;
2562
	    s->ar_index = val;
2563
	} else {
2564
	    index = s->ar_index & 0x1f;
2565 2566
	    switch (index) {
	    case 0x00 ... 0x0f:
2567
		s->ar[index] = val & 0x3f;
2568 2569
		break;
	    case 0x10:
2570
		s->ar[index] = val & ~0x10;
2571 2572
		break;
	    case 0x11:
2573
		s->ar[index] = val;
2574 2575
		break;
	    case 0x12:
2576
		s->ar[index] = val & ~0xc0;
2577 2578
		break;
	    case 0x13:
2579
		s->ar[index] = val & ~0xf0;
2580 2581
		break;
	    case 0x14:
2582
		s->ar[index] = val & ~0xf0;
2583 2584 2585 2586 2587
		break;
	    default:
		break;
	    }
	}
2588
	s->ar_flip_flop ^= 1;
2589 2590
	break;
    case 0x3c2:
2591 2592
	s->msr = val & ~0x10;
	s->update_retrace_info(s);
2593 2594
	break;
    case 0x3c4:
2595
	s->sr_index = val;
2596 2597 2598
	break;
    case 0x3c5:
#ifdef DEBUG_VGA_REG
2599
	printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
2600
#endif
2601 2602
	cirrus_vga_write_sr(c, val);
        break;
2603
    case 0x3c6:
2604
	cirrus_write_hidden_dac(c, val);
2605 2606
	break;
    case 0x3c7:
2607 2608 2609
	s->dac_read_index = val;
	s->dac_sub_index = 0;
	s->dac_state = 3;
2610 2611
	break;
    case 0x3c8:
2612 2613 2614
	s->dac_write_index = val;
	s->dac_sub_index = 0;
	s->dac_state = 0;
2615 2616
	break;
    case 0x3c9:
2617 2618
        cirrus_vga_write_palette(c, val);
        break;
2619
    case 0x3ce:
2620
	s->gr_index = val;
2621 2622 2623
	break;
    case 0x3cf:
#ifdef DEBUG_VGA_REG
2624
	printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
2625
#endif
2626
	cirrus_vga_write_gr(c, s->gr_index, val);
2627 2628 2629
	break;
    case 0x3b4:
    case 0x3d4:
2630
	s->cr_index = val;
2631 2632 2633 2634
	break;
    case 0x3b5:
    case 0x3d5:
#ifdef DEBUG_VGA_REG
2635
	printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
2636
#endif
2637
	cirrus_vga_write_cr(c, val);
2638 2639 2640
	break;
    case 0x3ba:
    case 0x3da:
2641
	s->fcr = val & 0x10;
2642 2643 2644 2645
	break;
    }
}

2646 2647 2648 2649 2650 2651
/***************************************
 *
 *  memory-mapped I/O access
 *
 ***************************************/

A
Avi Kivity 已提交
2652
static uint64_t cirrus_mmio_read(void *opaque, hwaddr addr,
2653
                                 unsigned size)
2654
{
2655
    CirrusVGAState *s = opaque;
2656 2657 2658 2659

    if (addr >= 0x100) {
        return cirrus_mmio_blt_read(s, addr - 0x100);
    } else {
2660
        return cirrus_vga_ioport_read(s, addr + 0x10, size);
2661 2662 2663
    }
}

A
Avi Kivity 已提交
2664
static void cirrus_mmio_write(void *opaque, hwaddr addr,
2665
                              uint64_t val, unsigned size)
2666
{
2667
    CirrusVGAState *s = opaque;
2668 2669 2670 2671

    if (addr >= 0x100) {
	cirrus_mmio_blt_write(s, addr - 0x100, val);
    } else {
2672
        cirrus_vga_ioport_write(s, addr + 0x10, val, size);
2673 2674 2675
    }
}

2676 2677 2678 2679
static const MemoryRegionOps cirrus_mmio_io_ops = {
    .read = cirrus_mmio_read,
    .write = cirrus_mmio_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
2680 2681 2682 2683
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
2684 2685
};

B
bellard 已提交
2686 2687
/* load/save state */

2688
static int cirrus_post_load(void *opaque, int version_id)
B
bellard 已提交
2689 2690 2691
{
    CirrusVGAState *s = opaque;

2692 2693
    s->vga.gr[0x00] = s->cirrus_shadow_gr0 & 0x0f;
    s->vga.gr[0x01] = s->cirrus_shadow_gr1 & 0x0f;
B
bellard 已提交
2694

A
aliguori 已提交
2695
    cirrus_update_memory_access(s);
B
bellard 已提交
2696
    /* force refresh */
2697
    s->vga.graphic_mode = -1;
B
bellard 已提交
2698 2699 2700 2701 2702
    cirrus_update_bank_ptr(s, 0);
    cirrus_update_bank_ptr(s, 1);
    return 0;
}

J
Juan Quintela 已提交
2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739
static const VMStateDescription vmstate_cirrus_vga = {
    .name = "cirrus_vga",
    .version_id = 2,
    .minimum_version_id = 1,
    .minimum_version_id_old = 1,
    .post_load = cirrus_post_load,
    .fields      = (VMStateField []) {
        VMSTATE_UINT32(vga.latch, CirrusVGAState),
        VMSTATE_UINT8(vga.sr_index, CirrusVGAState),
        VMSTATE_BUFFER(vga.sr, CirrusVGAState),
        VMSTATE_UINT8(vga.gr_index, CirrusVGAState),
        VMSTATE_UINT8(cirrus_shadow_gr0, CirrusVGAState),
        VMSTATE_UINT8(cirrus_shadow_gr1, CirrusVGAState),
        VMSTATE_BUFFER_START_MIDDLE(vga.gr, CirrusVGAState, 2),
        VMSTATE_UINT8(vga.ar_index, CirrusVGAState),
        VMSTATE_BUFFER(vga.ar, CirrusVGAState),
        VMSTATE_INT32(vga.ar_flip_flop, CirrusVGAState),
        VMSTATE_UINT8(vga.cr_index, CirrusVGAState),
        VMSTATE_BUFFER(vga.cr, CirrusVGAState),
        VMSTATE_UINT8(vga.msr, CirrusVGAState),
        VMSTATE_UINT8(vga.fcr, CirrusVGAState),
        VMSTATE_UINT8(vga.st00, CirrusVGAState),
        VMSTATE_UINT8(vga.st01, CirrusVGAState),
        VMSTATE_UINT8(vga.dac_state, CirrusVGAState),
        VMSTATE_UINT8(vga.dac_sub_index, CirrusVGAState),
        VMSTATE_UINT8(vga.dac_read_index, CirrusVGAState),
        VMSTATE_UINT8(vga.dac_write_index, CirrusVGAState),
        VMSTATE_BUFFER(vga.dac_cache, CirrusVGAState),
        VMSTATE_BUFFER(vga.palette, CirrusVGAState),
        VMSTATE_INT32(vga.bank_offset, CirrusVGAState),
        VMSTATE_UINT8(cirrus_hidden_dac_lockindex, CirrusVGAState),
        VMSTATE_UINT8(cirrus_hidden_dac_data, CirrusVGAState),
        VMSTATE_UINT32(hw_cursor_x, CirrusVGAState),
        VMSTATE_UINT32(hw_cursor_y, CirrusVGAState),
        /* XXX: we do not save the bitblt state - we assume we do not save
           the state when the blitter is active */
        VMSTATE_END_OF_LIST()
2740
    }
J
Juan Quintela 已提交
2741
};
2742

J
Juan Quintela 已提交
2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754
static const VMStateDescription vmstate_pci_cirrus_vga = {
    .name = "cirrus_vga",
    .version_id = 2,
    .minimum_version_id = 2,
    .minimum_version_id_old = 2,
    .fields      = (VMStateField []) {
        VMSTATE_PCI_DEVICE(dev, PCICirrusVGAState),
        VMSTATE_STRUCT(cirrus_vga, PCICirrusVGAState, 0,
                       vmstate_cirrus_vga, CirrusVGAState),
        VMSTATE_END_OF_LIST()
    }
};
2755

2756 2757 2758 2759 2760 2761
/***************************************
 *
 *  initialize
 *
 ***************************************/

B
blueswir1 已提交
2762
static void cirrus_reset(void *opaque)
2763
{
B
blueswir1 已提交
2764
    CirrusVGAState *s = opaque;
2765

2766
    vga_common_reset(&s->vga);
2767
    unmap_linear_vram(s);
2768
    s->vga.sr[0x06] = 0x0f;
B
blueswir1 已提交
2769
    if (s->device_id == CIRRUS_ID_CLGD5446) {
2770
        /* 4MB 64 bit memory config, always PCI */
2771 2772 2773 2774 2775
        s->vga.sr[0x1F] = 0x2d;		// MemClock
        s->vga.gr[0x18] = 0x0f;             // fastest memory configuration
        s->vga.sr[0x0f] = 0x98;
        s->vga.sr[0x17] = 0x20;
        s->vga.sr[0x15] = 0x04; /* memory size, 3=2MB, 4=4MB */
2776
    } else {
2777 2778 2779 2780
        s->vga.sr[0x1F] = 0x22;		// MemClock
        s->vga.sr[0x0F] = CIRRUS_MEMSIZE_2M;
        s->vga.sr[0x17] = s->bustype;
        s->vga.sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
2781
    }
2782
    s->vga.cr[0x27] = s->device_id;
2783 2784 2785

    s->cirrus_hidden_dac_lockindex = 5;
    s->cirrus_hidden_dac_data = 0;
B
blueswir1 已提交
2786 2787
}

2788 2789 2790 2791
static const MemoryRegionOps cirrus_linear_io_ops = {
    .read = cirrus_linear_read,
    .write = cirrus_linear_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
2792 2793 2794 2795
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
2796 2797
};

2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
static const MemoryRegionOps cirrus_vga_io_ops = {
    .read = cirrus_vga_ioport_read,
    .write = cirrus_vga_ioport_write,
    .endianness = DEVICE_LITTLE_ENDIAN,
    .impl = {
        .min_access_size = 1,
        .max_access_size = 1,
    },
};

2808
static void cirrus_init_common(CirrusVGAState * s, int device_id, int is_pci,
2809 2810
                               MemoryRegion *system_memory,
                               MemoryRegion *system_io)
B
blueswir1 已提交
2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841
{
    int i;
    static int inited;

    if (!inited) {
        inited = 1;
        for(i = 0;i < 256; i++)
            rop_to_index[i] = CIRRUS_ROP_NOP_INDEX; /* nop rop */
        rop_to_index[CIRRUS_ROP_0] = 0;
        rop_to_index[CIRRUS_ROP_SRC_AND_DST] = 1;
        rop_to_index[CIRRUS_ROP_NOP] = 2;
        rop_to_index[CIRRUS_ROP_SRC_AND_NOTDST] = 3;
        rop_to_index[CIRRUS_ROP_NOTDST] = 4;
        rop_to_index[CIRRUS_ROP_SRC] = 5;
        rop_to_index[CIRRUS_ROP_1] = 6;
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_DST] = 7;
        rop_to_index[CIRRUS_ROP_SRC_XOR_DST] = 8;
        rop_to_index[CIRRUS_ROP_SRC_OR_DST] = 9;
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_NOTDST] = 10;
        rop_to_index[CIRRUS_ROP_SRC_NOTXOR_DST] = 11;
        rop_to_index[CIRRUS_ROP_SRC_OR_NOTDST] = 12;
        rop_to_index[CIRRUS_ROP_NOTSRC] = 13;
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_DST] = 14;
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_NOTDST] = 15;
        s->device_id = device_id;
        if (is_pci)
            s->bustype = CIRRUS_BUSTYPE_PCI;
        else
            s->bustype = CIRRUS_BUSTYPE_ISA;
    }

2842
    /* Register ioport 0x3b0 - 0x3df */
2843
    memory_region_init_io(&s->cirrus_vga_io, NULL, &cirrus_vga_io_ops, s,
2844 2845
                          "cirrus-io", 0x30);
    memory_region_add_subregion(system_io, 0x3b0, &s->cirrus_vga_io);
B
blueswir1 已提交
2846

2847
    memory_region_init(&s->low_mem_container, NULL,
2848 2849 2850
                       "cirrus-lowmem-container",
                       0x20000);

2851
    memory_region_init_io(&s->low_mem, NULL, &cirrus_vga_mem_ops, s,
2852 2853
                          "cirrus-low-memory", 0x20000);
    memory_region_add_subregion(&s->low_mem_container, 0, &s->low_mem);
2854 2855 2856
    for (i = 0; i < 2; ++i) {
        static const char *names[] = { "vga.bank0", "vga.bank1" };
        MemoryRegion *bank = &s->cirrus_bank[i];
2857
        memory_region_init_alias(bank, NULL, names[i], &s->vga.vram, 0, 0x8000);
2858 2859 2860 2861
        memory_region_set_enabled(bank, false);
        memory_region_add_subregion_overlap(&s->low_mem_container, i * 0x8000,
                                            bank, 1);
    }
2862
    memory_region_add_subregion_overlap(system_memory,
2863 2864 2865 2866
                                        isa_mem_base + 0x000a0000,
                                        &s->low_mem_container,
                                        1);
    memory_region_set_coalescing(&s->low_mem);
B
bellard 已提交
2867

2868
    /* I/O handler for LFB */
2869
    memory_region_init_io(&s->cirrus_linear_io, NULL, &cirrus_linear_io_ops, s,
2870 2871
                          "cirrus-linear-io", s->vga.vram_size_mb
                                              * 1024 * 1024);
2872
    memory_region_set_flush_coalesced(&s->cirrus_linear_io);
2873 2874

    /* I/O handler for LFB */
2875
    memory_region_init_io(&s->cirrus_linear_bitblt_io, NULL,
2876 2877 2878 2879
                          &cirrus_linear_bitblt_io_ops,
                          s,
                          "cirrus-bitblt-mmio",
                          0x400000);
2880
    memory_region_set_flush_coalesced(&s->cirrus_linear_bitblt_io);
2881 2882

    /* I/O handler for memory-mapped I/O */
2883
    memory_region_init_io(&s->cirrus_mmio_io, NULL, &cirrus_mmio_io_ops, s,
2884
                          "cirrus-mmio", CIRRUS_PNPMMIO_SIZE);
2885
    memory_region_set_flush_coalesced(&s->cirrus_mmio_io);
2886 2887 2888 2889

    s->real_vram_size =
        (s->device_id == CIRRUS_ID_CLGD5446) ? 4096 * 1024 : 2048 * 1024;

2890
    /* XXX: s->vga.vram_size must be a power of two */
2891 2892 2893
    s->cirrus_addr_mask = s->real_vram_size - 1;
    s->linear_mmio_mask = s->real_vram_size - 256;

2894 2895 2896 2897 2898
    s->vga.get_bpp = cirrus_get_bpp;
    s->vga.get_offsets = cirrus_get_offsets;
    s->vga.get_resolution = cirrus_get_resolution;
    s->vga.cursor_invalidate = cirrus_cursor_invalidate;
    s->vga.cursor_draw_line = cirrus_cursor_draw_line;
2899

2900
    qemu_register_reset(cirrus_reset, s);
2901 2902 2903 2904 2905 2906 2907 2908
}

/***************************************
 *
 *  ISA bus support
 *
 ***************************************/

2909
static void isa_cirrus_vga_realizefn(DeviceState *dev, Error **errp)
2910
{
2911
    ISADevice *isadev = ISA_DEVICE(dev);
2912
    ISACirrusVGAState *d = ISA_CIRRUS_VGA(dev);
2913 2914
    VGACommonState *s = &d->cirrus_vga.vga;

G
Gerd Hoffmann 已提交
2915
    vga_common_init(s);
2916
    cirrus_init_common(&d->cirrus_vga, CIRRUS_ID_CLGD5430, 0,
2917 2918 2919
                       isa_address_space(isadev),
                       isa_address_space_io(isadev));
    s->con = graphic_console_init(dev, s->hw_ops, s);
2920
    rom_add_vga(VGABIOS_CIRRUS_FILENAME);
2921
    /* XXX ISA-LFB support */
2922
    /* FIXME not qdev yet */
2923 2924
}

2925
static Property isa_cirrus_vga_properties[] = {
2926 2927 2928 2929 2930
    DEFINE_PROP_UINT32("vgamem_mb", struct ISACirrusVGAState,
                       cirrus_vga.vga.vram_size_mb, 8),
    DEFINE_PROP_END_OF_LIST(),
};

2931 2932
static void isa_cirrus_vga_class_init(ObjectClass *klass, void *data)
{
2933
    DeviceClass *dc = DEVICE_CLASS(klass);
2934

2935
    dc->vmsd  = &vmstate_cirrus_vga;
2936
    dc->realize = isa_cirrus_vga_realizefn;
2937
    dc->props = isa_cirrus_vga_properties;
2938 2939
}

2940
static const TypeInfo isa_cirrus_vga_info = {
2941
    .name          = TYPE_ISA_CIRRUS_VGA,
2942 2943
    .parent        = TYPE_ISA_DEVICE,
    .instance_size = sizeof(ISACirrusVGAState),
2944
    .class_init = isa_cirrus_vga_class_init,
2945 2946
};

2947 2948 2949 2950 2951 2952
/***************************************
 *
 *  PCI bus support
 *
 ***************************************/

2953
static int pci_cirrus_vga_initfn(PCIDevice *dev)
G
Gerd Hoffmann 已提交
2954 2955 2956
{
     PCICirrusVGAState *d = DO_UPCAST(PCICirrusVGAState, dev, dev);
     CirrusVGAState *s = &d->cirrus_vga;
2957 2958
     PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
     int16_t device_id = pc->device_id;
G
Gerd Hoffmann 已提交
2959 2960

     /* setup VGA */
G
Gerd Hoffmann 已提交
2961
     vga_common_init(&s->vga);
2962 2963
     cirrus_init_common(s, device_id, 1, pci_address_space(dev),
                        pci_address_space_io(dev));
2964
     s->vga.con = graphic_console_init(DEVICE(dev), s->vga.hw_ops, &s->vga);
G
Gerd Hoffmann 已提交
2965 2966 2967

     /* setup PCI */

2968
    memory_region_init(&s->pci_bar, NULL, "cirrus-pci-bar0", 0x2000000);
2969 2970 2971 2972 2973 2974

    /* XXX: add byte swapping apertures */
    memory_region_add_subregion(&s->pci_bar, 0, &s->cirrus_linear_io);
    memory_region_add_subregion(&s->pci_bar, 0x1000000,
                                &s->cirrus_linear_bitblt_io);

G
Gerd Hoffmann 已提交
2975 2976 2977 2978
     /* setup memory space */
     /* memory #0 LFB */
     /* memory #1 memory-mapped I/O */
     /* XXX: s->vga.vram_size must be a power of two */
2979
     pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->pci_bar);
G
Gerd Hoffmann 已提交
2980
     if (device_id == CIRRUS_ID_CLGD5446) {
2981
         pci_register_bar(&d->dev, 1, 0, &s->cirrus_mmio_io);
G
Gerd Hoffmann 已提交
2982
     }
2983
     return 0;
G
Gerd Hoffmann 已提交
2984 2985
}

2986 2987 2988 2989 2990 2991
static Property pci_vga_cirrus_properties[] = {
    DEFINE_PROP_UINT32("vgamem_mb", struct PCICirrusVGAState,
                       cirrus_vga.vga.vram_size_mb, 8),
    DEFINE_PROP_END_OF_LIST(),
};

2992 2993
static void cirrus_vga_class_init(ObjectClass *klass, void *data)
{
2994
    DeviceClass *dc = DEVICE_CLASS(klass);
2995 2996 2997 2998 2999 3000 3001 3002
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);

    k->no_hotplug = 1;
    k->init = pci_cirrus_vga_initfn;
    k->romfile = VGABIOS_CIRRUS_FILENAME;
    k->vendor_id = PCI_VENDOR_ID_CIRRUS;
    k->device_id = CIRRUS_ID_CLGD5446;
    k->class_id = PCI_CLASS_DISPLAY_VGA;
3003 3004
    dc->desc = "Cirrus CLGD 54xx VGA";
    dc->vmsd = &vmstate_pci_cirrus_vga;
3005
    dc->props = pci_vga_cirrus_properties;
3006 3007
}

3008
static const TypeInfo cirrus_vga_info = {
3009 3010 3011 3012
    .name          = "cirrus-vga",
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(PCICirrusVGAState),
    .class_init    = cirrus_vga_class_init,
G
Gerd Hoffmann 已提交
3013
};
3014

A
Andreas Färber 已提交
3015
static void cirrus_vga_register_types(void)
G
Gerd Hoffmann 已提交
3016
{
A
Andreas Färber 已提交
3017
    type_register_static(&isa_cirrus_vga_info);
3018
    type_register_static(&cirrus_vga_info);
3019
}
A
Andreas Färber 已提交
3020 3021

type_init(cirrus_vga_register_types)