virt.c 78.2 KB
Newer Older
P
Peter Maydell 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * ARM mach-virt emulation
 *
 * Copyright (c) 2013 Linaro Limited
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2 or later, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 *
 * Emulate a virtual board which works by passing Linux all the information
 * it needs about what devices are present via the device tree.
 * There are some restrictions about what we can do here:
 *  + we can only present devices whose Linux drivers will work based
 *    purely on the device tree with no platform data at all
 *  + we want to present a very stripped-down minimalist platform,
 *    both because this reduces the security attack surface from the guest
 *    and also because it reduces our exposure to being broken when
 *    the kernel updates its device tree bindings and requires further
 *    information in a device binding that we aren't providing.
 * This is essentially the same approach kvmtool uses.
 */

P
Peter Maydell 已提交
31
#include "qemu/osdep.h"
32
#include "qemu/units.h"
33
#include "qapi/error.h"
P
Peter Maydell 已提交
34 35 36
#include "hw/sysbus.h"
#include "hw/arm/arm.h"
#include "hw/arm/primecell.h"
37
#include "hw/arm/virt.h"
38 39
#include "hw/vfio/vfio-calxeda-xgmac.h"
#include "hw/vfio/vfio-amd-xgbe.h"
40
#include "hw/display/ramfb.h"
P
Peter Maydell 已提交
41 42 43
#include "hw/devices.h"
#include "net/net.h"
#include "sysemu/device_tree.h"
44
#include "sysemu/numa.h"
P
Peter Maydell 已提交
45 46
#include "sysemu/sysemu.h"
#include "sysemu/kvm.h"
47
#include "hw/loader.h"
P
Peter Maydell 已提交
48 49 50
#include "exec/address-spaces.h"
#include "qemu/bitops.h"
#include "qemu/error-report.h"
51
#include "hw/pci-host/gpex.h"
52 53
#include "hw/arm/sysbus-fdt.h"
#include "hw/platform-bus.h"
54
#include "hw/arm/fdt.h"
55 56
#include "hw/intc/arm_gic.h"
#include "hw/intc/arm_gicv3_common.h"
57
#include "kvm_arm.h"
58
#include "hw/firmware/smbios.h"
59
#include "qapi/visitor.h"
60
#include "standard-headers/linux/input.h"
61
#include "hw/arm/smmuv3.h"
62
#include "hw/acpi/acpi.h"
63
#include "target/arm/internals.h"
P
Peter Maydell 已提交
64

65
#define DEFINE_VIRT_MACHINE_LATEST(major, minor, latest) \
66 67 68 69 70 71
    static void virt_##major##_##minor##_class_init(ObjectClass *oc, \
                                                    void *data) \
    { \
        MachineClass *mc = MACHINE_CLASS(oc); \
        virt_machine_##major##_##minor##_options(mc); \
        mc->desc = "QEMU " # major "." # minor " ARM Virtual Machine"; \
72 73 74
        if (latest) { \
            mc->alias = "virt"; \
        } \
75 76 77 78 79 80 81 82 83 84 85 86
    } \
    static const TypeInfo machvirt_##major##_##minor##_info = { \
        .name = MACHINE_TYPE_NAME("virt-" # major "." # minor), \
        .parent = TYPE_VIRT_MACHINE, \
        .class_init = virt_##major##_##minor##_class_init, \
    }; \
    static void machvirt_machine_##major##_##minor##_init(void) \
    { \
        type_register_static(&machvirt_##major##_##minor##_info); \
    } \
    type_init(machvirt_machine_##major##_##minor##_init);

87 88 89 90 91
#define DEFINE_VIRT_MACHINE_AS_LATEST(major, minor) \
    DEFINE_VIRT_MACHINE_LATEST(major, minor, true)
#define DEFINE_VIRT_MACHINE(major, minor) \
    DEFINE_VIRT_MACHINE_LATEST(major, minor, false)

92

93 94 95 96 97
/* Number of external interrupt lines to configure the GIC with */
#define NUM_IRQS 256

#define PLATFORM_BUS_NUM_IRQS 64

98 99 100 101 102 103 104 105 106 107 108 109 110 111
/* RAM limit in GB. Since VIRT_MEM starts at the 1GB mark, this means
 * RAM can go up to the 256GB mark, leaving 256GB of the physical
 * address space unallocated and free for future use between 256G and 512G.
 * If we need to provide more RAM to VMs in the future then we need to:
 *  * allocate a second bank of RAM starting at 2TB and working up
 *  * fix the DT and ACPI table generation code in QEMU to correctly
 *    report two split lumps of RAM to the guest
 *  * fix KVM in the host kernel to allow guests with >40 bit address spaces
 * (We don't want to fill all the way up to 512GB with RAM because
 * we might want it for non-RAM purposes later. Conversely it seems
 * reasonable to assume that anybody configuring a VM with a quarter
 * of a terabyte of RAM will be doing it on a host with more than a
 * terabyte of physical address space.)
 */
112 113
#define LEGACY_RAMLIMIT_GB 255
#define LEGACY_RAMLIMIT_BYTES (LEGACY_RAMLIMIT_GB * GiB)
114

P
Peter Maydell 已提交
115 116 117 118 119 120 121 122 123
/* Addresses and sizes of our components.
 * 0..128MB is space for a flash device so we can run bootrom code such as UEFI.
 * 128MB..256MB is used for miscellaneous device I/O.
 * 256MB..1GB is reserved for possible future PCI support (ie where the
 * PCI memory window will go if we add a PCI host controller).
 * 1GB and up is RAM (which may happily spill over into the
 * high memory region beyond 4GB).
 * This represents a compromise between how much RAM can be given to
 * a 32 bit VM and leaving space for expansion and in particular for PCI.
P
Peter Maydell 已提交
124 125
 * Note that devices should generally be placed at multiples of 0x10000,
 * to accommodate guests using 64K pages.
P
Peter Maydell 已提交
126
 */
127
static const MemMapEntry base_memmap[] = {
P
Peter Maydell 已提交
128
    /* Space up to 0x8000000 is reserved for a boot ROM */
129 130
    [VIRT_FLASH] =              {          0, 0x08000000 },
    [VIRT_CPUPERIPHS] =         { 0x08000000, 0x00020000 },
P
Peter Maydell 已提交
131
    /* GIC distributor and CPU interfaces sit inside the CPU peripheral space */
132 133 134
    [VIRT_GIC_DIST] =           { 0x08000000, 0x00010000 },
    [VIRT_GIC_CPU] =            { 0x08010000, 0x00010000 },
    [VIRT_GIC_V2M] =            { 0x08020000, 0x00001000 },
135 136
    [VIRT_GIC_HYP] =            { 0x08030000, 0x00010000 },
    [VIRT_GIC_VCPU] =           { 0x08040000, 0x00010000 },
137 138 139 140
    /* The space in between here is reserved for GICv3 CPU/vCPU/HYP */
    [VIRT_GIC_ITS] =            { 0x08080000, 0x00020000 },
    /* This redistributor space allows up to 2*64kB*123 CPUs */
    [VIRT_GIC_REDIST] =         { 0x080A0000, 0x00F60000 },
141 142
    [VIRT_UART] =               { 0x09000000, 0x00001000 },
    [VIRT_RTC] =                { 0x09010000, 0x00001000 },
M
Marc Marí 已提交
143
    [VIRT_FW_CFG] =             { 0x09020000, 0x00000018 },
S
Shannon Zhao 已提交
144
    [VIRT_GPIO] =               { 0x09030000, 0x00001000 },
145
    [VIRT_SECURE_UART] =        { 0x09040000, 0x00001000 },
146
    [VIRT_SMMU] =               { 0x09050000, 0x00020000 },
147
    [VIRT_MMIO] =               { 0x0a000000, 0x00000200 },
P
Peter Maydell 已提交
148
    /* ...repeating for a total of NUM_VIRTIO_TRANSPORTS, each of that size */
149
    [VIRT_PLATFORM_BUS] =       { 0x0c000000, 0x02000000 },
150
    [VIRT_SECURE_MEM] =         { 0x0e000000, 0x01000000 },
151 152 153
    [VIRT_PCIE_MMIO] =          { 0x10000000, 0x2eff0000 },
    [VIRT_PCIE_PIO] =           { 0x3eff0000, 0x00010000 },
    [VIRT_PCIE_ECAM] =          { 0x3f000000, 0x01000000 },
154 155
    /* Actual RAM size depends on initial RAM and device memory settings */
    [VIRT_MEM] =                { GiB, LEGACY_RAMLIMIT_BYTES },
156 157 158 159 160 161 162 163 164 165 166 167 168
};

/*
 * Highmem IO Regions: This memory map is floating, located after the RAM.
 * Each MemMapEntry base (GPA) will be dynamically computed, depending on the
 * top of the RAM, so that its base get the same alignment as the size,
 * ie. a 512GiB entry will be aligned on a 512GiB boundary. If there is
 * less than 256GiB of RAM, the floating area starts at the 256GiB mark.
 * Note the extended_memmap is sized so that it eventually also includes the
 * base_memmap entries (VIRT_HIGH_GIC_REDIST2 index is greater than the last
 * index of base_memmap).
 */
static MemMapEntry extended_memmap[] = {
169
    /* Additional 64 MB redist region (can contain up to 512 redistributors) */
170 171 172 173
    [VIRT_HIGH_GIC_REDIST2] =   { 0x0, 64 * MiB },
    [VIRT_HIGH_PCIE_ECAM] =     { 0x0, 256 * MiB },
    /* Second PCIe window */
    [VIRT_HIGH_PCIE_MMIO] =     { 0x0, 512 * GiB },
P
Peter Maydell 已提交
174 175 176 177
};

static const int a15irqmap[] = {
    [VIRT_UART] = 1,
P
Peter Maydell 已提交
178
    [VIRT_RTC] = 2,
179
    [VIRT_PCIE] = 3, /* ... to 6 */
S
Shannon Zhao 已提交
180
    [VIRT_GPIO] = 7,
181
    [VIRT_SECURE_UART] = 8,
P
Peter Maydell 已提交
182
    [VIRT_MMIO] = 16, /* ...to 16 + NUM_VIRTIO_TRANSPORTS - 1 */
183
    [VIRT_GIC_V2M] = 48, /* ...to 48 + NUM_GICV2M_SPIS - 1 */
184
    [VIRT_SMMU] = 74,    /* ...to 74 + NUM_SMMU_IRQS - 1 */
185
    [VIRT_PLATFORM_BUS] = 112, /* ...to 112 + PLATFORM_BUS_NUM_IRQS -1 */
P
Peter Maydell 已提交
186 187
};

188
static const char *valid_cpus[] = {
189 190 191
    ARM_CPU_TYPE_NAME("cortex-a15"),
    ARM_CPU_TYPE_NAME("cortex-a53"),
    ARM_CPU_TYPE_NAME("cortex-a57"),
192
    ARM_CPU_TYPE_NAME("cortex-a72"),
193
    ARM_CPU_TYPE_NAME("host"),
194
    ARM_CPU_TYPE_NAME("max"),
P
Peter Maydell 已提交
195 196
};

197
static bool cpu_type_valid(const char *cpu)
P
Peter Maydell 已提交
198 199 200
{
    int i;

201 202 203
    for (i = 0; i < ARRAY_SIZE(valid_cpus); i++) {
        if (strcmp(cpu, valid_cpus[i]) == 0) {
            return true;
P
Peter Maydell 已提交
204 205
        }
    }
206
    return false;
P
Peter Maydell 已提交
207 208
}

209
static void create_fdt(VirtMachineState *vms)
P
Peter Maydell 已提交
210
{
211
    void *fdt = create_device_tree(&vms->fdt_size);
P
Peter Maydell 已提交
212 213 214 215 216 217

    if (!fdt) {
        error_report("create_device_tree() failed");
        exit(1);
    }

218
    vms->fdt = fdt;
P
Peter Maydell 已提交
219 220

    /* Header */
221 222 223
    qemu_fdt_setprop_string(fdt, "/", "compatible", "linux,dummy-virt");
    qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2);
    qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2);
P
Peter Maydell 已提交
224

225
    /* /chosen must exist for load_dtb to fill in necessary properties later */
226
    qemu_fdt_add_subnode(fdt, "/chosen");
P
Peter Maydell 已提交
227 228 229 230 231 232

    /* Clock node, for the benefit of the UART. The kernel device tree
     * binding documentation claims the PL011 node clock properties are
     * optional but in practice if you omit them the kernel refuses to
     * probe for the device.
     */
233
    vms->clock_phandle = qemu_fdt_alloc_phandle(fdt);
234 235 236 237 238
    qemu_fdt_add_subnode(fdt, "/apb-pclk");
    qemu_fdt_setprop_string(fdt, "/apb-pclk", "compatible", "fixed-clock");
    qemu_fdt_setprop_cell(fdt, "/apb-pclk", "#clock-cells", 0x0);
    qemu_fdt_setprop_cell(fdt, "/apb-pclk", "clock-frequency", 24000000);
    qemu_fdt_setprop_string(fdt, "/apb-pclk", "clock-output-names",
P
Peter Maydell 已提交
239
                                "clk24mhz");
240
    qemu_fdt_setprop_cell(fdt, "/apb-pclk", "phandle", vms->clock_phandle);
P
Peter Maydell 已提交
241

242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
    if (have_numa_distance) {
        int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t);
        uint32_t *matrix = g_malloc0(size);
        int idx, i, j;

        for (i = 0; i < nb_numa_nodes; i++) {
            for (j = 0; j < nb_numa_nodes; j++) {
                idx = (i * nb_numa_nodes + j) * 3;
                matrix[idx + 0] = cpu_to_be32(i);
                matrix[idx + 1] = cpu_to_be32(j);
                matrix[idx + 2] = cpu_to_be32(numa_info[i].distance[j]);
            }
        }

        qemu_fdt_add_subnode(fdt, "/distance-map");
        qemu_fdt_setprop_string(fdt, "/distance-map", "compatible",
                                "numa-distance-map-v1");
        qemu_fdt_setprop(fdt, "/distance-map", "distance-matrix",
                         matrix, size);
        g_free(matrix);
    }
263 264
}

265
static void fdt_add_timer_nodes(const VirtMachineState *vms)
P
Peter Maydell 已提交
266
{
267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
    /* On real hardware these interrupts are level-triggered.
     * On KVM they were edge-triggered before host kernel version 4.4,
     * and level-triggered afterwards.
     * On emulated QEMU they are level-triggered.
     *
     * Getting the DTB info about them wrong is awkward for some
     * guest kernels:
     *  pre-4.8 ignore the DT and leave the interrupt configured
     *   with whatever the GIC reset value (or the bootloader) left it at
     *  4.8 before rc6 honour the incorrect data by programming it back
     *   into the GIC, causing problems
     *  4.8rc6 and later ignore the DT and always write "level triggered"
     *   into the GIC
     *
     * For backwards-compatibility, virt-2.8 and earlier will continue
     * to say these are edge-triggered, but later machines will report
     * the correct information.
P
Peter Maydell 已提交
284
     */
285
    ARMCPU *armcpu;
286 287 288 289 290 291
    VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms);
    uint32_t irqflags = GIC_FDT_IRQ_FLAGS_LEVEL_HI;

    if (vmc->claim_edge_triggered_timers) {
        irqflags = GIC_FDT_IRQ_FLAGS_EDGE_LO_HI;
    }
P
Peter Maydell 已提交
292

293
    if (vms->gic_version == 2) {
294 295
        irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START,
                             GIC_FDT_IRQ_PPI_CPU_WIDTH,
296
                             (1 << vms->smp_cpus) - 1);
297
    }
P
Peter Maydell 已提交
298

299
    qemu_fdt_add_subnode(vms->fdt, "/timer");
300 301 302 303

    armcpu = ARM_CPU(qemu_get_cpu(0));
    if (arm_feature(&armcpu->env, ARM_FEATURE_V8)) {
        const char compat[] = "arm,armv8-timer\0arm,armv7-timer";
304
        qemu_fdt_setprop(vms->fdt, "/timer", "compatible",
305 306
                         compat, sizeof(compat));
    } else {
307
        qemu_fdt_setprop_string(vms->fdt, "/timer", "compatible",
308 309
                                "arm,armv7-timer");
    }
310 311
    qemu_fdt_setprop(vms->fdt, "/timer", "always-on", NULL, 0);
    qemu_fdt_setprop_cells(vms->fdt, "/timer", "interrupts",
312 313 314 315
                       GIC_FDT_IRQ_TYPE_PPI, ARCH_TIMER_S_EL1_IRQ, irqflags,
                       GIC_FDT_IRQ_TYPE_PPI, ARCH_TIMER_NS_EL1_IRQ, irqflags,
                       GIC_FDT_IRQ_TYPE_PPI, ARCH_TIMER_VIRT_IRQ, irqflags,
                       GIC_FDT_IRQ_TYPE_PPI, ARCH_TIMER_NS_EL2_IRQ, irqflags);
P
Peter Maydell 已提交
316 317
}

318
static void fdt_add_cpu_nodes(const VirtMachineState *vms)
P
Peter Maydell 已提交
319 320
{
    int cpu;
321
    int addr_cells = 1;
322
    const MachineState *ms = MACHINE(vms);
323 324 325 326 327 328 329 330 331 332 333 334 335 336

    /*
     * From Documentation/devicetree/bindings/arm/cpus.txt
     *  On ARM v8 64-bit systems value should be set to 2,
     *  that corresponds to the MPIDR_EL1 register size.
     *  If MPIDR_EL1[63:32] value is equal to 0 on all CPUs
     *  in the system, #address-cells can be set to 1, since
     *  MPIDR_EL1[63:32] bits are not used for CPUs
     *  identification.
     *
     *  Here we actually don't know whether our system is 32- or 64-bit one.
     *  The simplest way to go is to examine affinity IDs of all our CPUs. If
     *  at least one of them has Aff3 populated, we set #address-cells to 2.
     */
337
    for (cpu = 0; cpu < vms->smp_cpus; cpu++) {
338 339 340 341 342 343 344
        ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu));

        if (armcpu->mp_affinity & ARM_AFF3_MASK) {
            addr_cells = 2;
            break;
        }
    }
P
Peter Maydell 已提交
345

346 347 348
    qemu_fdt_add_subnode(vms->fdt, "/cpus");
    qemu_fdt_setprop_cell(vms->fdt, "/cpus", "#address-cells", addr_cells);
    qemu_fdt_setprop_cell(vms->fdt, "/cpus", "#size-cells", 0x0);
P
Peter Maydell 已提交
349

350
    for (cpu = vms->smp_cpus - 1; cpu >= 0; cpu--) {
P
Peter Maydell 已提交
351 352
        char *nodename = g_strdup_printf("/cpus/cpu@%d", cpu);
        ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu));
353
        CPUState *cs = CPU(armcpu);
P
Peter Maydell 已提交
354

355 356 357
        qemu_fdt_add_subnode(vms->fdt, nodename);
        qemu_fdt_setprop_string(vms->fdt, nodename, "device_type", "cpu");
        qemu_fdt_setprop_string(vms->fdt, nodename, "compatible",
P
Peter Maydell 已提交
358 359
                                    armcpu->dtb_compatible);

360 361
        if (vms->psci_conduit != QEMU_PSCI_CONDUIT_DISABLED
            && vms->smp_cpus > 1) {
362
            qemu_fdt_setprop_string(vms->fdt, nodename,
P
Peter Maydell 已提交
363 364 365
                                        "enable-method", "psci");
        }

366
        if (addr_cells == 2) {
367
            qemu_fdt_setprop_u64(vms->fdt, nodename, "reg",
368 369
                                 armcpu->mp_affinity);
        } else {
370
            qemu_fdt_setprop_cell(vms->fdt, nodename, "reg",
371 372 373
                                  armcpu->mp_affinity);
        }

374 375 376
        if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) {
            qemu_fdt_setprop_cell(vms->fdt, nodename, "numa-node-id",
                ms->possible_cpus->cpus[cs->cpu_index].props.node_id);
377 378
        }

P
Peter Maydell 已提交
379 380 381 382
        g_free(nodename);
    }
}

383
static void fdt_add_its_gic_node(VirtMachineState *vms)
P
Pavel Fedin 已提交
384
{
385 386
    char *nodename;

387
    vms->msi_phandle = qemu_fdt_alloc_phandle(vms->fdt);
388 389 390 391
    nodename = g_strdup_printf("/intc/its@%" PRIx64,
                               vms->memmap[VIRT_GIC_ITS].base);
    qemu_fdt_add_subnode(vms->fdt, nodename);
    qemu_fdt_setprop_string(vms->fdt, nodename, "compatible",
P
Pavel Fedin 已提交
392
                            "arm,gic-v3-its");
393 394
    qemu_fdt_setprop(vms->fdt, nodename, "msi-controller", NULL, 0);
    qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg",
395 396
                                 2, vms->memmap[VIRT_GIC_ITS].base,
                                 2, vms->memmap[VIRT_GIC_ITS].size);
397 398
    qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", vms->msi_phandle);
    g_free(nodename);
P
Pavel Fedin 已提交
399 400
}

401
static void fdt_add_v2m_gic_node(VirtMachineState *vms)
P
Peter Maydell 已提交
402
{
403 404 405 406
    char *nodename;

    nodename = g_strdup_printf("/intc/v2m@%" PRIx64,
                               vms->memmap[VIRT_GIC_V2M].base);
407
    vms->msi_phandle = qemu_fdt_alloc_phandle(vms->fdt);
408 409
    qemu_fdt_add_subnode(vms->fdt, nodename);
    qemu_fdt_setprop_string(vms->fdt, nodename, "compatible",
410
                            "arm,gic-v2m-frame");
411 412
    qemu_fdt_setprop(vms->fdt, nodename, "msi-controller", NULL, 0);
    qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg",
413 414
                                 2, vms->memmap[VIRT_GIC_V2M].base,
                                 2, vms->memmap[VIRT_GIC_V2M].size);
415 416
    qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", vms->msi_phandle);
    g_free(nodename);
417
}
P
Peter Maydell 已提交
418

419
static void fdt_add_gic_node(VirtMachineState *vms)
420
{
421 422
    char *nodename;

423 424 425
    vms->gic_phandle = qemu_fdt_alloc_phandle(vms->fdt);
    qemu_fdt_setprop_cell(vms->fdt, "/", "interrupt-parent", vms->gic_phandle);

426 427 428 429 430 431 432 433
    nodename = g_strdup_printf("/intc@%" PRIx64,
                               vms->memmap[VIRT_GIC_DIST].base);
    qemu_fdt_add_subnode(vms->fdt, nodename);
    qemu_fdt_setprop_cell(vms->fdt, nodename, "#interrupt-cells", 3);
    qemu_fdt_setprop(vms->fdt, nodename, "interrupt-controller", NULL, 0);
    qemu_fdt_setprop_cell(vms->fdt, nodename, "#address-cells", 0x2);
    qemu_fdt_setprop_cell(vms->fdt, nodename, "#size-cells", 0x2);
    qemu_fdt_setprop(vms->fdt, nodename, "ranges", NULL, 0);
434
    if (vms->gic_version == 3) {
435 436
        int nb_redist_regions = virt_gicv3_redist_region_count(vms);

437
        qemu_fdt_setprop_string(vms->fdt, nodename, "compatible",
438
                                "arm,gic-v3");
439

440
        qemu_fdt_setprop_cell(vms->fdt, nodename,
441 442 443
                              "#redistributor-regions", nb_redist_regions);

        if (nb_redist_regions == 1) {
444
            qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg",
445 446 447 448 449
                                         2, vms->memmap[VIRT_GIC_DIST].base,
                                         2, vms->memmap[VIRT_GIC_DIST].size,
                                         2, vms->memmap[VIRT_GIC_REDIST].base,
                                         2, vms->memmap[VIRT_GIC_REDIST].size);
        } else {
450
            qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg",
451 452 453 454 455 456
                                 2, vms->memmap[VIRT_GIC_DIST].base,
                                 2, vms->memmap[VIRT_GIC_DIST].size,
                                 2, vms->memmap[VIRT_GIC_REDIST].base,
                                 2, vms->memmap[VIRT_GIC_REDIST].size,
                                 2, vms->memmap[VIRT_HIGH_GIC_REDIST2].base,
                                 2, vms->memmap[VIRT_HIGH_GIC_REDIST2].size);
457 458
        }

459
        if (vms->virt) {
460
            qemu_fdt_setprop_cells(vms->fdt, nodename, "interrupts",
461
                                   GIC_FDT_IRQ_TYPE_PPI, ARCH_GIC_MAINT_IRQ,
462 463
                                   GIC_FDT_IRQ_FLAGS_LEVEL_HI);
        }
464 465
    } else {
        /* 'cortex-a15-gic' means 'GIC v2' */
466
        qemu_fdt_setprop_string(vms->fdt, nodename, "compatible",
467
                                "arm,cortex-a15-gic");
468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
        if (!vms->virt) {
            qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg",
                                         2, vms->memmap[VIRT_GIC_DIST].base,
                                         2, vms->memmap[VIRT_GIC_DIST].size,
                                         2, vms->memmap[VIRT_GIC_CPU].base,
                                         2, vms->memmap[VIRT_GIC_CPU].size);
        } else {
            qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg",
                                         2, vms->memmap[VIRT_GIC_DIST].base,
                                         2, vms->memmap[VIRT_GIC_DIST].size,
                                         2, vms->memmap[VIRT_GIC_CPU].base,
                                         2, vms->memmap[VIRT_GIC_CPU].size,
                                         2, vms->memmap[VIRT_GIC_HYP].base,
                                         2, vms->memmap[VIRT_GIC_HYP].size,
                                         2, vms->memmap[VIRT_GIC_VCPU].base,
                                         2, vms->memmap[VIRT_GIC_VCPU].size);
            qemu_fdt_setprop_cells(vms->fdt, nodename, "interrupts",
                                   GIC_FDT_IRQ_TYPE_PPI, ARCH_GIC_MAINT_IRQ,
                                   GIC_FDT_IRQ_FLAGS_LEVEL_HI);
        }
488 489
    }

490 491
    qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", vms->gic_phandle);
    g_free(nodename);
P
Peter Maydell 已提交
492 493
}

494
static void fdt_add_pmu_nodes(const VirtMachineState *vms)
495 496 497 498 499 500 501
{
    CPUState *cpu;
    ARMCPU *armcpu;
    uint32_t irqflags = GIC_FDT_IRQ_FLAGS_LEVEL_HI;

    CPU_FOREACH(cpu) {
        armcpu = ARM_CPU(cpu);
502
        if (!arm_feature(&armcpu->env, ARM_FEATURE_PMU)) {
503 504
            return;
        }
505
        if (kvm_enabled()) {
506 507
            if (kvm_irqchip_in_kernel()) {
                kvm_arm_pmu_set_irq(cpu, PPI(VIRTUAL_PMU_IRQ));
508
            }
509
            kvm_arm_pmu_init(cpu);
510
        }
511 512
    }

513
    if (vms->gic_version == 2) {
514 515
        irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START,
                             GIC_FDT_IRQ_PPI_CPU_WIDTH,
516
                             (1 << vms->smp_cpus) - 1);
517 518 519
    }

    armcpu = ARM_CPU(qemu_get_cpu(0));
520
    qemu_fdt_add_subnode(vms->fdt, "/pmu");
521 522
    if (arm_feature(&armcpu->env, ARM_FEATURE_V8)) {
        const char compat[] = "arm,armv8-pmuv3";
523
        qemu_fdt_setprop(vms->fdt, "/pmu", "compatible",
524
                         compat, sizeof(compat));
525
        qemu_fdt_setprop_cells(vms->fdt, "/pmu", "interrupts",
526 527 528 529
                               GIC_FDT_IRQ_TYPE_PPI, VIRTUAL_PMU_IRQ, irqflags);
    }
}

530
static void create_its(VirtMachineState *vms, DeviceState *gicdev)
P
Pavel Fedin 已提交
531 532 533 534 535 536 537 538 539 540 541 542 543 544
{
    const char *itsclass = its_class_name();
    DeviceState *dev;

    if (!itsclass) {
        /* Do nothing if not supported */
        return;
    }

    dev = qdev_create(NULL, itsclass);

    object_property_set_link(OBJECT(dev), OBJECT(gicdev), "parent-gicv3",
                             &error_abort);
    qdev_init_nofail(dev);
545
    sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, vms->memmap[VIRT_GIC_ITS].base);
P
Pavel Fedin 已提交
546

547
    fdt_add_its_gic_node(vms);
P
Pavel Fedin 已提交
548 549
}

550
static void create_v2m(VirtMachineState *vms, qemu_irq *pic)
551 552
{
    int i;
553
    int irq = vms->irqmap[VIRT_GIC_V2M];
554 555 556
    DeviceState *dev;

    dev = qdev_create(NULL, "arm-gicv2m");
557
    sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, vms->memmap[VIRT_GIC_V2M].base);
558 559 560 561 562 563 564 565
    qdev_prop_set_uint32(dev, "base-spi", irq);
    qdev_prop_set_uint32(dev, "num-spi", NUM_GICV2M_SPIS);
    qdev_init_nofail(dev);

    for (i = 0; i < NUM_GICV2M_SPIS; i++) {
        sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, pic[irq + i]);
    }

566
    fdt_add_v2m_gic_node(vms);
567 568
}

569
static void create_gic(VirtMachineState *vms, qemu_irq *pic)
570
{
571
    /* We create a standalone GIC */
572 573
    DeviceState *gicdev;
    SysBusDevice *gicbusdev;
574
    const char *gictype;
575
    int type = vms->gic_version, i;
576
    uint32_t nb_redist_regions = 0;
577

578
    gictype = (type == 3) ? gicv3_class_name() : gic_class_name();
579 580

    gicdev = qdev_create(NULL, gictype);
581
    qdev_prop_set_uint32(gicdev, "revision", type);
582 583 584 585 586
    qdev_prop_set_uint32(gicdev, "num-cpu", smp_cpus);
    /* Note that the num-irq property counts both internal and external
     * interrupts; there are always 32 of the former (mandated by GIC spec).
     */
    qdev_prop_set_uint32(gicdev, "num-irq", NUM_IRQS + 32);
587
    if (!kvm_irqchip_in_kernel()) {
588
        qdev_prop_set_bit(gicdev, "has-security-extensions", vms->secure);
589
    }
590 591 592 593 594 595

    if (type == 3) {
        uint32_t redist0_capacity =
                    vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE;
        uint32_t redist0_count = MIN(smp_cpus, redist0_capacity);

596 597 598 599
        nb_redist_regions = virt_gicv3_redist_region_count(vms);

        qdev_prop_set_uint32(gicdev, "len-redist-region-count",
                             nb_redist_regions);
600
        qdev_prop_set_uint32(gicdev, "redist-region-count[0]", redist0_count);
601 602 603

        if (nb_redist_regions == 2) {
            uint32_t redist1_capacity =
604
                    vms->memmap[VIRT_HIGH_GIC_REDIST2].size / GICV3_REDIST_SIZE;
605 606 607 608

            qdev_prop_set_uint32(gicdev, "redist-region-count[1]",
                MIN(smp_cpus - redist0_count, redist1_capacity));
        }
609 610 611 612 613
    } else {
        if (!kvm_irqchip_in_kernel()) {
            qdev_prop_set_bit(gicdev, "has-virtualization-extensions",
                              vms->virt);
        }
614
    }
615 616
    qdev_init_nofail(gicdev);
    gicbusdev = SYS_BUS_DEVICE(gicdev);
617
    sysbus_mmio_map(gicbusdev, 0, vms->memmap[VIRT_GIC_DIST].base);
618
    if (type == 3) {
619
        sysbus_mmio_map(gicbusdev, 1, vms->memmap[VIRT_GIC_REDIST].base);
620
        if (nb_redist_regions == 2) {
621 622
            sysbus_mmio_map(gicbusdev, 2,
                            vms->memmap[VIRT_HIGH_GIC_REDIST2].base);
623
        }
624
    } else {
625
        sysbus_mmio_map(gicbusdev, 1, vms->memmap[VIRT_GIC_CPU].base);
626 627 628 629
        if (vms->virt) {
            sysbus_mmio_map(gicbusdev, 2, vms->memmap[VIRT_GIC_HYP].base);
            sysbus_mmio_map(gicbusdev, 3, vms->memmap[VIRT_GIC_VCPU].base);
        }
630
    }
631

632 633 634
    /* Wire the outputs from each CPU's generic timer and the GICv3
     * maintenance interrupt signal to the appropriate GIC PPI inputs,
     * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs.
635 636 637
     */
    for (i = 0; i < smp_cpus; i++) {
        DeviceState *cpudev = DEVICE(qemu_get_cpu(i));
638
        int ppibase = NUM_IRQS + i * GIC_INTERNAL + GIC_NR_SGIS;
639 640 641
        int irq;
        /* Mapping from the output timer irq lines from the CPU to the
         * GIC PPI inputs we use for the virt board.
642
         */
643 644 645 646 647 648 649 650 651 652 653 654
        const int timer_irq[] = {
            [GTIMER_PHYS] = ARCH_TIMER_NS_EL1_IRQ,
            [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ,
            [GTIMER_HYP]  = ARCH_TIMER_NS_EL2_IRQ,
            [GTIMER_SEC]  = ARCH_TIMER_S_EL1_IRQ,
        };

        for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) {
            qdev_connect_gpio_out(cpudev, irq,
                                  qdev_get_gpio_in(gicdev,
                                                   ppibase + timer_irq[irq]));
        }
655

656 657 658 659 660 661 662 663 664 665 666
        if (type == 3) {
            qemu_irq irq = qdev_get_gpio_in(gicdev,
                                            ppibase + ARCH_GIC_MAINT_IRQ);
            qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt",
                                        0, irq);
        } else if (vms->virt) {
            qemu_irq irq = qdev_get_gpio_in(gicdev,
                                            ppibase + ARCH_GIC_MAINT_IRQ);
            sysbus_connect_irq(gicbusdev, i + 4 * smp_cpus, irq);
        }

667 668 669
        qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0,
                                    qdev_get_gpio_in(gicdev, ppibase
                                                     + VIRTUAL_PMU_IRQ));
670

671
        sysbus_connect_irq(gicbusdev, i, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
672 673
        sysbus_connect_irq(gicbusdev, i + smp_cpus,
                           qdev_get_gpio_in(cpudev, ARM_CPU_FIQ));
674 675 676 677
        sysbus_connect_irq(gicbusdev, i + 2 * smp_cpus,
                           qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ));
        sysbus_connect_irq(gicbusdev, i + 3 * smp_cpus,
                           qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ));
678 679 680 681 682 683
    }

    for (i = 0; i < NUM_IRQS; i++) {
        pic[i] = qdev_get_gpio_in(gicdev, i);
    }

684
    fdt_add_gic_node(vms);
685

686
    if (type == 3 && vms->its) {
687
        create_its(vms, gicdev);
688
    } else if (type == 2) {
689
        create_v2m(vms, pic);
690
    }
691 692
}

693
static void create_uart(const VirtMachineState *vms, qemu_irq *pic, int uart,
694
                        MemoryRegion *mem, Chardev *chr)
P
Peter Maydell 已提交
695 696
{
    char *nodename;
697 698 699
    hwaddr base = vms->memmap[uart].base;
    hwaddr size = vms->memmap[uart].size;
    int irq = vms->irqmap[uart];
P
Peter Maydell 已提交
700 701
    const char compat[] = "arm,pl011\0arm,primecell";
    const char clocknames[] = "uartclk\0apb_pclk";
702 703
    DeviceState *dev = qdev_create(NULL, "pl011");
    SysBusDevice *s = SYS_BUS_DEVICE(dev);
P
Peter Maydell 已提交
704

X
xiaoqiang zhao 已提交
705
    qdev_prop_set_chr(dev, "chardev", chr);
706 707 708 709
    qdev_init_nofail(dev);
    memory_region_add_subregion(mem, base,
                                sysbus_mmio_get_region(s, 0));
    sysbus_connect_irq(s, 0, pic[irq]);
P
Peter Maydell 已提交
710 711

    nodename = g_strdup_printf("/pl011@%" PRIx64, base);
712
    qemu_fdt_add_subnode(vms->fdt, nodename);
P
Peter Maydell 已提交
713
    /* Note that we can't use setprop_string because of the embedded NUL */
714
    qemu_fdt_setprop(vms->fdt, nodename, "compatible",
P
Peter Maydell 已提交
715
                         compat, sizeof(compat));
716
    qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg",
P
Peter Maydell 已提交
717
                                     2, base, 2, size);
718
    qemu_fdt_setprop_cells(vms->fdt, nodename, "interrupts",
P
Peter Maydell 已提交
719
                               GIC_FDT_IRQ_TYPE_SPI, irq,
720
                               GIC_FDT_IRQ_FLAGS_LEVEL_HI);
721 722 723
    qemu_fdt_setprop_cells(vms->fdt, nodename, "clocks",
                               vms->clock_phandle, vms->clock_phandle);
    qemu_fdt_setprop(vms->fdt, nodename, "clock-names",
P
Peter Maydell 已提交
724
                         clocknames, sizeof(clocknames));
725

726
    if (uart == VIRT_UART) {
727
        qemu_fdt_setprop_string(vms->fdt, "/chosen", "stdout-path", nodename);
728 729
    } else {
        /* Mark as not usable by the normal world */
730 731
        qemu_fdt_setprop_string(vms->fdt, nodename, "status", "disabled");
        qemu_fdt_setprop_string(vms->fdt, nodename, "secure-status", "okay");
732 733 734 735

        qemu_fdt_add_subnode(vms->fdt, "/secure-chosen");
        qemu_fdt_setprop_string(vms->fdt, "/secure-chosen", "stdout-path",
                                nodename);
736 737
    }

P
Peter Maydell 已提交
738 739 740
    g_free(nodename);
}

741
static void create_rtc(const VirtMachineState *vms, qemu_irq *pic)
P
Peter Maydell 已提交
742 743
{
    char *nodename;
744 745 746
    hwaddr base = vms->memmap[VIRT_RTC].base;
    hwaddr size = vms->memmap[VIRT_RTC].size;
    int irq = vms->irqmap[VIRT_RTC];
P
Peter Maydell 已提交
747 748 749 750 751
    const char compat[] = "arm,pl031\0arm,primecell";

    sysbus_create_simple("pl031", base, pic[irq]);

    nodename = g_strdup_printf("/pl031@%" PRIx64, base);
752 753 754
    qemu_fdt_add_subnode(vms->fdt, nodename);
    qemu_fdt_setprop(vms->fdt, nodename, "compatible", compat, sizeof(compat));
    qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg",
P
Peter Maydell 已提交
755
                                 2, base, 2, size);
756
    qemu_fdt_setprop_cells(vms->fdt, nodename, "interrupts",
P
Peter Maydell 已提交
757
                           GIC_FDT_IRQ_TYPE_SPI, irq,
758
                           GIC_FDT_IRQ_FLAGS_LEVEL_HI);
759 760
    qemu_fdt_setprop_cell(vms->fdt, nodename, "clocks", vms->clock_phandle);
    qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk");
P
Peter Maydell 已提交
761 762 763
    g_free(nodename);
}

764
static DeviceState *gpio_key_dev;
765 766 767
static void virt_powerdown_req(Notifier *n, void *opaque)
{
    /* use gpio Pin 3 for power button event */
768
    qemu_set_irq(qdev_get_gpio_in(gpio_key_dev, 0), 1);
769 770 771 772 773 774
}

static Notifier virt_system_powerdown_notifier = {
    .notify = virt_powerdown_req
};

775
static void create_gpio(const VirtMachineState *vms, qemu_irq *pic)
S
Shannon Zhao 已提交
776 777
{
    char *nodename;
778
    DeviceState *pl061_dev;
779 780 781
    hwaddr base = vms->memmap[VIRT_GPIO].base;
    hwaddr size = vms->memmap[VIRT_GPIO].size;
    int irq = vms->irqmap[VIRT_GPIO];
S
Shannon Zhao 已提交
782 783
    const char compat[] = "arm,pl061\0arm,primecell";

784
    pl061_dev = sysbus_create_simple("pl061", base, pic[irq]);
S
Shannon Zhao 已提交
785

786
    uint32_t phandle = qemu_fdt_alloc_phandle(vms->fdt);
S
Shannon Zhao 已提交
787
    nodename = g_strdup_printf("/pl061@%" PRIx64, base);
788 789
    qemu_fdt_add_subnode(vms->fdt, nodename);
    qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg",
S
Shannon Zhao 已提交
790
                                 2, base, 2, size);
791 792 793 794
    qemu_fdt_setprop(vms->fdt, nodename, "compatible", compat, sizeof(compat));
    qemu_fdt_setprop_cell(vms->fdt, nodename, "#gpio-cells", 2);
    qemu_fdt_setprop(vms->fdt, nodename, "gpio-controller", NULL, 0);
    qemu_fdt_setprop_cells(vms->fdt, nodename, "interrupts",
S
Shannon Zhao 已提交
795 796
                           GIC_FDT_IRQ_TYPE_SPI, irq,
                           GIC_FDT_IRQ_FLAGS_LEVEL_HI);
797 798 799
    qemu_fdt_setprop_cell(vms->fdt, nodename, "clocks", vms->clock_phandle);
    qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk");
    qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", phandle);
800

801 802
    gpio_key_dev = sysbus_create_simple("gpio-key", -1,
                                        qdev_get_gpio_in(pl061_dev, 3));
803 804 805 806
    qemu_fdt_add_subnode(vms->fdt, "/gpio-keys");
    qemu_fdt_setprop_string(vms->fdt, "/gpio-keys", "compatible", "gpio-keys");
    qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#size-cells", 0);
    qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#address-cells", 1);
807

808 809
    qemu_fdt_add_subnode(vms->fdt, "/gpio-keys/poweroff");
    qemu_fdt_setprop_string(vms->fdt, "/gpio-keys/poweroff",
810
                            "label", "GPIO Key Poweroff");
811
    qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys/poweroff", "linux,code",
812
                          KEY_POWER);
813
    qemu_fdt_setprop_cells(vms->fdt, "/gpio-keys/poweroff",
814
                           "gpios", phandle, 3, 0);
S
Shannon Zhao 已提交
815

816 817 818
    /* connect powerdown request */
    qemu_register_powerdown_notifier(&virt_system_powerdown_notifier);

S
Shannon Zhao 已提交
819 820 821
    g_free(nodename);
}

822
static void create_virtio_devices(const VirtMachineState *vms, qemu_irq *pic)
P
Peter Maydell 已提交
823 824
{
    int i;
825
    hwaddr size = vms->memmap[VIRT_MMIO].size;
P
Peter Maydell 已提交
826

827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
    /* We create the transports in forwards order. Since qbus_realize()
     * prepends (not appends) new child buses, the incrementing loop below will
     * create a list of virtio-mmio buses with decreasing base addresses.
     *
     * When a -device option is processed from the command line,
     * qbus_find_recursive() picks the next free virtio-mmio bus in forwards
     * order. The upshot is that -device options in increasing command line
     * order are mapped to virtio-mmio buses with decreasing base addresses.
     *
     * When this code was originally written, that arrangement ensured that the
     * guest Linux kernel would give the lowest "name" (/dev/vda, eth0, etc) to
     * the first -device on the command line. (The end-to-end order is a
     * function of this loop, qbus_realize(), qbus_find_recursive(), and the
     * guest kernel's name-to-address assignment strategy.)
     *
     * Meanwhile, the kernel's traversal seems to have been reversed; see eg.
     * the message, if not necessarily the code, of commit 70161ff336.
     * Therefore the loop now establishes the inverse of the original intent.
     *
     * Unfortunately, we can't counteract the kernel change by reversing the
     * loop; it would break existing command lines.
     *
     * In any case, the kernel makes no guarantee about the stability of
     * enumeration order of virtio devices (as demonstrated by it changing
     * between kernel versions). For reliable and stable identification
     * of disks users must use UUIDs or similar mechanisms.
P
Peter Maydell 已提交
853 854
     */
    for (i = 0; i < NUM_VIRTIO_TRANSPORTS; i++) {
855 856
        int irq = vms->irqmap[VIRT_MMIO] + i;
        hwaddr base = vms->memmap[VIRT_MMIO].base + i * size;
P
Peter Maydell 已提交
857 858 859 860

        sysbus_create_simple("virtio-mmio", base, pic[irq]);
    }

861 862 863 864 865 866 867
    /* We add dtb nodes in reverse order so that they appear in the finished
     * device tree lowest address first.
     *
     * Note that this mapping is independent of the loop above. The previous
     * loop influences virtio device to virtio transport assignment, whereas
     * this loop controls how virtio transports are laid out in the dtb.
     */
P
Peter Maydell 已提交
868 869
    for (i = NUM_VIRTIO_TRANSPORTS - 1; i >= 0; i--) {
        char *nodename;
870 871
        int irq = vms->irqmap[VIRT_MMIO] + i;
        hwaddr base = vms->memmap[VIRT_MMIO].base + i * size;
P
Peter Maydell 已提交
872 873

        nodename = g_strdup_printf("/virtio_mmio@%" PRIx64, base);
874 875
        qemu_fdt_add_subnode(vms->fdt, nodename);
        qemu_fdt_setprop_string(vms->fdt, nodename,
876
                                "compatible", "virtio,mmio");
877
        qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg",
878
                                     2, base, 2, size);
879
        qemu_fdt_setprop_cells(vms->fdt, nodename, "interrupts",
880 881
                               GIC_FDT_IRQ_TYPE_SPI, irq,
                               GIC_FDT_IRQ_FLAGS_EDGE_LO_HI);
882
        qemu_fdt_setprop(vms->fdt, nodename, "dma-coherent", NULL, 0);
P
Peter Maydell 已提交
883 884 885 886
        g_free(nodename);
    }
}

887
static void create_one_flash(const char *name, hwaddr flashbase,
888 889
                             hwaddr flashsize, const char *file,
                             MemoryRegion *sysmem)
890 891 892 893 894 895
{
    /* Create and map a single flash device. We use the same
     * parameters as the flash devices on the Versatile Express board.
     */
    DriveInfo *dinfo = drive_get_next(IF_PFLASH);
    DeviceState *dev = qdev_create(NULL, "cfi.pflash01");
896
    SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
897 898
    const uint64_t sectorlength = 256 * 1024;

899 900 901
    if (dinfo) {
        qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo),
                            &error_abort);
902 903 904 905 906 907
    }

    qdev_prop_set_uint32(dev, "num-blocks", flashsize / sectorlength);
    qdev_prop_set_uint64(dev, "sector-length", sectorlength);
    qdev_prop_set_uint8(dev, "width", 4);
    qdev_prop_set_uint8(dev, "device-width", 2);
908
    qdev_prop_set_bit(dev, "big-endian", false);
909 910 911 912 913 914 915
    qdev_prop_set_uint16(dev, "id0", 0x89);
    qdev_prop_set_uint16(dev, "id1", 0x18);
    qdev_prop_set_uint16(dev, "id2", 0x00);
    qdev_prop_set_uint16(dev, "id3", 0x00);
    qdev_prop_set_string(dev, "name", name);
    qdev_init_nofail(dev);

916 917
    memory_region_add_subregion(sysmem, flashbase,
                                sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0));
918

919
    if (file) {
G
Gonglei 已提交
920
        char *fn;
921
        int image_size;
922 923 924 925 926 927 928

        if (drive_get(IF_PFLASH, 0, 0)) {
            error_report("The contents of the first flash device may be "
                         "specified with -bios or with -drive if=pflash... "
                         "but you cannot use both options at once");
            exit(1);
        }
929
        fn = qemu_find_file(QEMU_FILE_TYPE_BIOS, file);
930
        if (!fn) {
931
            error_report("Could not find ROM image '%s'", file);
932 933
            exit(1);
        }
934
        image_size = load_image_mr(fn, sysbus_mmio_get_region(sbd, 0));
935 936
        g_free(fn);
        if (image_size < 0) {
937
            error_report("Could not load ROM image '%s'", file);
938 939 940
            exit(1);
        }
    }
941 942
}

943
static void create_flash(const VirtMachineState *vms,
944 945
                         MemoryRegion *sysmem,
                         MemoryRegion *secure_sysmem)
946 947 948
{
    /* Create two flash devices to fill the VIRT_FLASH space in the memmap.
     * Any file passed via -bios goes in the first of these.
949 950 951 952 953
     * sysmem is the system memory space. secure_sysmem is the secure view
     * of the system, and the first flash device should be made visible only
     * there. The second flash device is visible to both secure and nonsecure.
     * If sysmem == secure_sysmem this means there is no separate Secure
     * address space and both flash devices are generally visible.
954
     */
955 956
    hwaddr flashsize = vms->memmap[VIRT_FLASH].size / 2;
    hwaddr flashbase = vms->memmap[VIRT_FLASH].base;
957
    char *nodename;
958

959 960 961 962
    create_one_flash("virt.flash0", flashbase, flashsize,
                     bios_name, secure_sysmem);
    create_one_flash("virt.flash1", flashbase + flashsize, flashsize,
                     NULL, sysmem);
963

964 965 966
    if (sysmem == secure_sysmem) {
        /* Report both flash devices as a single node in the DT */
        nodename = g_strdup_printf("/flash@%" PRIx64, flashbase);
967 968 969
        qemu_fdt_add_subnode(vms->fdt, nodename);
        qemu_fdt_setprop_string(vms->fdt, nodename, "compatible", "cfi-flash");
        qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg",
970 971
                                     2, flashbase, 2, flashsize,
                                     2, flashbase + flashsize, 2, flashsize);
972
        qemu_fdt_setprop_cell(vms->fdt, nodename, "bank-width", 4);
973 974 975 976 977 978
        g_free(nodename);
    } else {
        /* Report the devices as separate nodes so we can mark one as
         * only visible to the secure world.
         */
        nodename = g_strdup_printf("/secflash@%" PRIx64, flashbase);
979 980 981
        qemu_fdt_add_subnode(vms->fdt, nodename);
        qemu_fdt_setprop_string(vms->fdt, nodename, "compatible", "cfi-flash");
        qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg",
982
                                     2, flashbase, 2, flashsize);
983 984 985
        qemu_fdt_setprop_cell(vms->fdt, nodename, "bank-width", 4);
        qemu_fdt_setprop_string(vms->fdt, nodename, "status", "disabled");
        qemu_fdt_setprop_string(vms->fdt, nodename, "secure-status", "okay");
986 987 988
        g_free(nodename);

        nodename = g_strdup_printf("/flash@%" PRIx64, flashbase);
989 990 991
        qemu_fdt_add_subnode(vms->fdt, nodename);
        qemu_fdt_setprop_string(vms->fdt, nodename, "compatible", "cfi-flash");
        qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg",
992
                                     2, flashbase + flashsize, 2, flashsize);
993
        qemu_fdt_setprop_cell(vms->fdt, nodename, "bank-width", 4);
994 995
        g_free(nodename);
    }
996 997
}

A
Andrew Jones 已提交
998
static FWCfgState *create_fw_cfg(const VirtMachineState *vms, AddressSpace *as)
L
Laszlo Ersek 已提交
999
{
1000 1001
    hwaddr base = vms->memmap[VIRT_FW_CFG].base;
    hwaddr size = vms->memmap[VIRT_FW_CFG].size;
1002
    FWCfgState *fw_cfg;
L
Laszlo Ersek 已提交
1003 1004
    char *nodename;

1005 1006
    fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16, as);
    fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus);
L
Laszlo Ersek 已提交
1007 1008

    nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base);
1009 1010
    qemu_fdt_add_subnode(vms->fdt, nodename);
    qemu_fdt_setprop_string(vms->fdt, nodename,
L
Laszlo Ersek 已提交
1011
                            "compatible", "qemu,fw-cfg-mmio");
1012
    qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg",
L
Laszlo Ersek 已提交
1013
                                 2, base, 2, size);
1014
    qemu_fdt_setprop(vms->fdt, nodename, "dma-coherent", NULL, 0);
L
Laszlo Ersek 已提交
1015
    g_free(nodename);
A
Andrew Jones 已提交
1016
    return fw_cfg;
L
Laszlo Ersek 已提交
1017 1018
}

1019
static void create_pcie_irq_map(const VirtMachineState *vms,
1020
                                uint32_t gic_phandle,
1021 1022 1023
                                int first_irq, const char *nodename)
{
    int devfn, pin;
1024
    uint32_t full_irq_map[4 * 4 * 10] = { 0 };
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
    uint32_t *irq_map = full_irq_map;

    for (devfn = 0; devfn <= 0x18; devfn += 0x8) {
        for (pin = 0; pin < 4; pin++) {
            int irq_type = GIC_FDT_IRQ_TYPE_SPI;
            int irq_nr = first_irq + ((pin + PCI_SLOT(devfn)) % PCI_NUM_PINS);
            int irq_level = GIC_FDT_IRQ_FLAGS_LEVEL_HI;
            int i;

            uint32_t map[] = {
                devfn << 8, 0, 0,                           /* devfn */
                pin + 1,                                    /* PCI pin */
1037
                gic_phandle, 0, 0, irq_type, irq_nr, irq_level }; /* GIC irq */
1038 1039

            /* Convert map to big endian */
1040
            for (i = 0; i < 10; i++) {
1041 1042
                irq_map[i] = cpu_to_be32(map[i]);
            }
1043
            irq_map += 10;
1044 1045 1046
        }
    }

1047
    qemu_fdt_setprop(vms->fdt, nodename, "interrupt-map",
1048 1049
                     full_irq_map, sizeof(full_irq_map));

1050
    qemu_fdt_setprop_cells(vms->fdt, nodename, "interrupt-map-mask",
1051 1052 1053 1054
                           0x1800, 0, 0, /* devfn (PCI_SLOT(3)) */
                           0x7           /* PCI irq */);
}

1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
static void create_smmu(const VirtMachineState *vms, qemu_irq *pic,
                        PCIBus *bus)
{
    char *node;
    const char compat[] = "arm,smmu-v3";
    int irq =  vms->irqmap[VIRT_SMMU];
    int i;
    hwaddr base = vms->memmap[VIRT_SMMU].base;
    hwaddr size = vms->memmap[VIRT_SMMU].size;
    const char irq_names[] = "eventq\0priq\0cmdq-sync\0gerror";
    DeviceState *dev;

    if (vms->iommu != VIRT_IOMMU_SMMUV3 || !vms->iommu_phandle) {
        return;
    }

    dev = qdev_create(NULL, "arm-smmuv3");

    object_property_set_link(OBJECT(dev), OBJECT(bus), "primary-bus",
                             &error_abort);
    qdev_init_nofail(dev);
    sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
    for (i = 0; i < NUM_SMMU_IRQS; i++) {
        sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, pic[irq + i]);
    }

    node = g_strdup_printf("/smmuv3@%" PRIx64, base);
    qemu_fdt_add_subnode(vms->fdt, node);
    qemu_fdt_setprop(vms->fdt, node, "compatible", compat, sizeof(compat));
    qemu_fdt_setprop_sized_cells(vms->fdt, node, "reg", 2, base, 2, size);

    qemu_fdt_setprop_cells(vms->fdt, node, "interrupts",
            GIC_FDT_IRQ_TYPE_SPI, irq    , GIC_FDT_IRQ_FLAGS_EDGE_LO_HI,
            GIC_FDT_IRQ_TYPE_SPI, irq + 1, GIC_FDT_IRQ_FLAGS_EDGE_LO_HI,
            GIC_FDT_IRQ_TYPE_SPI, irq + 2, GIC_FDT_IRQ_FLAGS_EDGE_LO_HI,
            GIC_FDT_IRQ_TYPE_SPI, irq + 3, GIC_FDT_IRQ_FLAGS_EDGE_LO_HI);

    qemu_fdt_setprop(vms->fdt, node, "interrupt-names", irq_names,
                     sizeof(irq_names));

    qemu_fdt_setprop_cell(vms->fdt, node, "clocks", vms->clock_phandle);
    qemu_fdt_setprop_string(vms->fdt, node, "clock-names", "apb_pclk");
    qemu_fdt_setprop(vms->fdt, node, "dma-coherent", NULL, 0);

    qemu_fdt_setprop_cell(vms->fdt, node, "#iommu-cells", 1);

    qemu_fdt_setprop_cell(vms->fdt, node, "phandle", vms->iommu_phandle);
    g_free(node);
}

static void create_pcie(VirtMachineState *vms, qemu_irq *pic)
1106
{
1107 1108
    hwaddr base_mmio = vms->memmap[VIRT_PCIE_MMIO].base;
    hwaddr size_mmio = vms->memmap[VIRT_PCIE_MMIO].size;
1109 1110
    hwaddr base_mmio_high = vms->memmap[VIRT_HIGH_PCIE_MMIO].base;
    hwaddr size_mmio_high = vms->memmap[VIRT_HIGH_PCIE_MMIO].size;
1111 1112
    hwaddr base_pio = vms->memmap[VIRT_PCIE_PIO].base;
    hwaddr size_pio = vms->memmap[VIRT_PCIE_PIO].size;
1113
    hwaddr base_ecam, size_ecam;
1114
    hwaddr base = base_mmio;
1115
    int nr_pcie_buses;
1116
    int irq = vms->irqmap[VIRT_PCIE];
1117 1118 1119 1120 1121 1122
    MemoryRegion *mmio_alias;
    MemoryRegion *mmio_reg;
    MemoryRegion *ecam_alias;
    MemoryRegion *ecam_reg;
    DeviceState *dev;
    char *nodename;
1123
    int i, ecam_id;
1124
    PCIHostState *pci;
1125 1126 1127 1128

    dev = qdev_create(NULL, TYPE_GPEX_HOST);
    qdev_init_nofail(dev);

1129 1130 1131 1132
    ecam_id = VIRT_ECAM_ID(vms->highmem_ecam);
    base_ecam = vms->memmap[ecam_id].base;
    size_ecam = vms->memmap[ecam_id].size;
    nr_pcie_buses = size_ecam / PCIE_MMCFG_SIZE_MIN;
1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
    /* Map only the first size_ecam bytes of ECAM space */
    ecam_alias = g_new0(MemoryRegion, 1);
    ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
    memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
                             ecam_reg, 0, size_ecam);
    memory_region_add_subregion(get_system_memory(), base_ecam, ecam_alias);

    /* Map the MMIO window into system address space so as to expose
     * the section of PCI MMIO space which starts at the same base address
     * (ie 1:1 mapping for that part of PCI MMIO space visible through
     * the window).
     */
    mmio_alias = g_new0(MemoryRegion, 1);
    mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
    memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
                             mmio_reg, base_mmio, size_mmio);
    memory_region_add_subregion(get_system_memory(), base_mmio, mmio_alias);

1151
    if (vms->highmem) {
1152 1153 1154 1155 1156 1157 1158 1159 1160
        /* Map high MMIO space */
        MemoryRegion *high_mmio_alias = g_new0(MemoryRegion, 1);

        memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high",
                                 mmio_reg, base_mmio_high, size_mmio_high);
        memory_region_add_subregion(get_system_memory(), base_mmio_high,
                                    high_mmio_alias);
    }

1161
    /* Map IO port space */
1162
    sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, base_pio);
1163 1164 1165

    for (i = 0; i < GPEX_NUM_IRQS; i++) {
        sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, pic[irq + i]);
1166
        gpex_set_irq_num(GPEX_HOST(dev), i, irq + i);
1167 1168
    }

1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
    pci = PCI_HOST_BRIDGE(dev);
    if (pci->bus) {
        for (i = 0; i < nb_nics; i++) {
            NICInfo *nd = &nd_table[i];

            if (!nd->model) {
                nd->model = g_strdup("virtio");
            }

            pci_nic_init_nofail(nd, pci->bus, nd->model, NULL);
        }
    }

1182
    nodename = g_strdup_printf("/pcie@%" PRIx64, base);
1183 1184
    qemu_fdt_add_subnode(vms->fdt, nodename);
    qemu_fdt_setprop_string(vms->fdt, nodename,
1185
                            "compatible", "pci-host-ecam-generic");
1186 1187 1188
    qemu_fdt_setprop_string(vms->fdt, nodename, "device_type", "pci");
    qemu_fdt_setprop_cell(vms->fdt, nodename, "#address-cells", 3);
    qemu_fdt_setprop_cell(vms->fdt, nodename, "#size-cells", 2);
1189
    qemu_fdt_setprop_cell(vms->fdt, nodename, "linux,pci-domain", 0);
1190
    qemu_fdt_setprop_cells(vms->fdt, nodename, "bus-range", 0,
1191
                           nr_pcie_buses - 1);
1192
    qemu_fdt_setprop(vms->fdt, nodename, "dma-coherent", NULL, 0);
1193

1194 1195 1196
    if (vms->msi_phandle) {
        qemu_fdt_setprop_cells(vms->fdt, nodename, "msi-parent",
                               vms->msi_phandle);
1197
    }
1198

1199
    qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg",
1200
                                 2, base_ecam, 2, size_ecam);
1201

1202
    if (vms->highmem) {
1203
        qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "ranges",
1204 1205 1206 1207 1208 1209 1210 1211
                                     1, FDT_PCI_RANGE_IOPORT, 2, 0,
                                     2, base_pio, 2, size_pio,
                                     1, FDT_PCI_RANGE_MMIO, 2, base_mmio,
                                     2, base_mmio, 2, size_mmio,
                                     1, FDT_PCI_RANGE_MMIO_64BIT,
                                     2, base_mmio_high,
                                     2, base_mmio_high, 2, size_mmio_high);
    } else {
1212
        qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "ranges",
1213 1214 1215 1216 1217
                                     1, FDT_PCI_RANGE_IOPORT, 2, 0,
                                     2, base_pio, 2, size_pio,
                                     1, FDT_PCI_RANGE_MMIO, 2, base_mmio,
                                     2, base_mmio, 2, size_mmio);
    }
1218

1219 1220
    qemu_fdt_setprop_cell(vms->fdt, nodename, "#interrupt-cells", 1);
    create_pcie_irq_map(vms, vms->gic_phandle, irq, nodename);
1221

1222 1223 1224 1225 1226 1227 1228 1229 1230
    if (vms->iommu) {
        vms->iommu_phandle = qemu_fdt_alloc_phandle(vms->fdt);

        create_smmu(vms, pic, pci->bus);

        qemu_fdt_setprop_cells(vms->fdt, nodename, "iommu-map",
                               0x0, vms->iommu_phandle, 0x0, 0x10000);
    }

1231 1232 1233
    g_free(nodename);
}

1234
static void create_platform_bus(VirtMachineState *vms, qemu_irq *pic)
1235 1236 1237 1238 1239 1240 1241 1242
{
    DeviceState *dev;
    SysBusDevice *s;
    int i;
    MemoryRegion *sysmem = get_system_memory();

    dev = qdev_create(NULL, TYPE_PLATFORM_BUS_DEVICE);
    dev->id = TYPE_PLATFORM_BUS_DEVICE;
1243 1244
    qdev_prop_set_uint32(dev, "num_irqs", PLATFORM_BUS_NUM_IRQS);
    qdev_prop_set_uint32(dev, "mmio_size", vms->memmap[VIRT_PLATFORM_BUS].size);
1245
    qdev_init_nofail(dev);
1246
    vms->platform_bus_dev = dev;
1247

1248 1249 1250
    s = SYS_BUS_DEVICE(dev);
    for (i = 0; i < PLATFORM_BUS_NUM_IRQS; i++) {
        int irqn = vms->irqmap[VIRT_PLATFORM_BUS] + i;
1251 1252 1253 1254
        sysbus_connect_irq(s, i, pic[irqn]);
    }

    memory_region_add_subregion(sysmem,
1255
                                vms->memmap[VIRT_PLATFORM_BUS].base,
1256 1257 1258
                                sysbus_mmio_get_region(s, 0));
}

1259
static void create_secure_ram(VirtMachineState *vms,
1260
                              MemoryRegion *secure_sysmem)
1261 1262 1263
{
    MemoryRegion *secram = g_new(MemoryRegion, 1);
    char *nodename;
1264 1265
    hwaddr base = vms->memmap[VIRT_SECURE_MEM].base;
    hwaddr size = vms->memmap[VIRT_SECURE_MEM].size;
1266

1267 1268
    memory_region_init_ram(secram, NULL, "virt.secure-ram", size,
                           &error_fatal);
1269 1270 1271
    memory_region_add_subregion(secure_sysmem, base, secram);

    nodename = g_strdup_printf("/secram@%" PRIx64, base);
1272 1273 1274 1275 1276
    qemu_fdt_add_subnode(vms->fdt, nodename);
    qemu_fdt_setprop_string(vms->fdt, nodename, "device_type", "memory");
    qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg", 2, base, 2, size);
    qemu_fdt_setprop_string(vms->fdt, nodename, "status", "disabled");
    qemu_fdt_setprop_string(vms->fdt, nodename, "secure-status", "okay");
1277 1278 1279 1280

    g_free(nodename);
}

P
Peter Maydell 已提交
1281 1282
static void *machvirt_dtb(const struct arm_boot_info *binfo, int *fdt_size)
{
1283 1284
    const VirtMachineState *board = container_of(binfo, VirtMachineState,
                                                 bootinfo);
P
Peter Maydell 已提交
1285 1286 1287 1288 1289

    *fdt_size = board->fdt_size;
    return board->fdt;
}

1290
static void virt_build_smbios(VirtMachineState *vms)
1291
{
1292 1293
    MachineClass *mc = MACHINE_GET_CLASS(vms);
    VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms);
1294 1295
    uint8_t *smbios_tables, *smbios_anchor;
    size_t smbios_tables_len, smbios_anchor_len;
1296
    const char *product = "QEMU Virtual Machine";
1297

A
Andrew Jones 已提交
1298
    if (!vms->fw_cfg) {
1299 1300 1301
        return;
    }

1302 1303 1304 1305 1306
    if (kvm_enabled()) {
        product = "KVM Virtual Machine";
    }

    smbios_set_defaults("QEMU", product,
1307 1308
                        vmc->smbios_old_sys_ver ? "1.0" : mc->name, false,
                        true, SMBIOS_ENTRY_POINT_30);
1309 1310 1311 1312 1313

    smbios_get_tables(NULL, 0, &smbios_tables, &smbios_tables_len,
                      &smbios_anchor, &smbios_anchor_len);

    if (smbios_anchor) {
A
Andrew Jones 已提交
1314
        fw_cfg_add_file(vms->fw_cfg, "etc/smbios/smbios-tables",
1315
                        smbios_tables, smbios_tables_len);
A
Andrew Jones 已提交
1316
        fw_cfg_add_file(vms->fw_cfg, "etc/smbios/smbios-anchor",
1317 1318 1319 1320
                        smbios_anchor, smbios_anchor_len);
    }
}

1321
static
1322
void virt_machine_done(Notifier *notifier, void *data)
1323
{
1324 1325
    VirtMachineState *vms = container_of(notifier, VirtMachineState,
                                         machine_done);
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
    ARMCPU *cpu = ARM_CPU(first_cpu);
    struct arm_boot_info *info = &vms->bootinfo;
    AddressSpace *as = arm_boot_address_space(cpu, info);

    /*
     * If the user provided a dtb, we assume the dynamic sysbus nodes
     * already are integrated there. This corresponds to a use case where
     * the dynamic sysbus nodes are complex and their generation is not yet
     * supported. In that case the user can take charge of the guest dt
     * while qemu takes charge of the qom stuff.
     */
    if (info->dtb_filename == NULL) {
        platform_bus_add_all_fdt_nodes(vms->fdt, "/intc",
                                       vms->memmap[VIRT_PLATFORM_BUS].base,
                                       vms->memmap[VIRT_PLATFORM_BUS].size,
                                       vms->irqmap[VIRT_PLATFORM_BUS]);
    }
    if (arm_load_dtb(info->dtb_start, info, info->dtb_limit, as) < 0) {
        exit(1);
    }
1346

1347 1348
    virt_acpi_setup(vms);
    virt_build_smbios(vms);
1349 1350
}

1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx)
{
    uint8_t clustersz = ARM_DEFAULT_CPUS_PER_CLUSTER;
    VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms);

    if (!vmc->disallow_affinity_adjustment) {
        /* Adjust MPIDR like 64-bit KVM hosts, which incorporate the
         * GIC's target-list limitations. 32-bit KVM hosts currently
         * always create clusters of 4 CPUs, but that is expected to
         * change when they gain support for gicv3. When KVM is enabled
         * it will override the changes we make here, therefore our
         * purposes are to make TCG consistent (with 64-bit KVM hosts)
         * and to improve SGI efficiency.
         */
        if (vms->gic_version == 3) {
            clustersz = GICV3_TARGETLIST_BITS;
        } else {
            clustersz = GIC_TARGETLIST_BITS;
        }
    }
    return arm_cpu_mp_affinity(idx, clustersz);
}

1374 1375
static void virt_set_memmap(VirtMachineState *vms)
{
1376 1377
    MachineState *ms = MACHINE(vms);
    hwaddr base, device_memory_base, device_memory_size;
1378 1379 1380 1381 1382 1383 1384 1385
    int i;

    vms->memmap = extended_memmap;

    for (i = 0; i < ARRAY_SIZE(base_memmap); i++) {
        vms->memmap[i] = base_memmap[i];
    }

1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
    if (ms->ram_slots > ACPI_MAX_RAM_SLOTS) {
        error_report("unsupported number of memory slots: %"PRIu64,
                     ms->ram_slots);
        exit(EXIT_FAILURE);
    }

    /*
     * We compute the base of the high IO region depending on the
     * amount of initial and device memory. The device memory start/size
     * is aligned on 1GiB. We never put the high IO region below 256GiB
     * so that if maxram_size is < 255GiB we keep the legacy memory map.
     * The device region size assumes 1GiB page max alignment per slot.
     */
    device_memory_base =
        ROUND_UP(vms->memmap[VIRT_MEM].base + ms->ram_size, GiB);
    device_memory_size = ms->maxram_size - ms->ram_size + ms->ram_slots * GiB;

    /* Base address of the high IO region */
    base = device_memory_base + ROUND_UP(device_memory_size, GiB);
    if (base < device_memory_base) {
        error_report("maxmem/slots too huge");
        exit(EXIT_FAILURE);
    }
    if (base < vms->memmap[VIRT_MEM].base + LEGACY_RAMLIMIT_BYTES) {
        base = vms->memmap[VIRT_MEM].base + LEGACY_RAMLIMIT_BYTES;
    }
1412 1413 1414 1415 1416 1417 1418 1419 1420

    for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) {
        hwaddr size = extended_memmap[i].size;

        base = ROUND_UP(base, size);
        vms->memmap[i].base = base;
        vms->memmap[i].size = size;
        base += size;
    }
1421 1422 1423 1424 1425 1426 1427
    vms->highest_gpa = base - 1;
    if (device_memory_size > 0) {
        ms->device_memory = g_malloc0(sizeof(*ms->device_memory));
        ms->device_memory->base = device_memory_base;
        memory_region_init(&ms->device_memory->mr, OBJECT(vms),
                           "device-memory", device_memory_size);
    }
1428 1429
}

1430
static void machvirt_init(MachineState *machine)
P
Peter Maydell 已提交
1431
{
1432
    VirtMachineState *vms = VIRT_MACHINE(machine);
1433
    VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(machine);
1434 1435
    MachineClass *mc = MACHINE_GET_CLASS(machine);
    const CPUArchIdList *possible_cpus;
P
Peter Maydell 已提交
1436 1437
    qemu_irq pic[NUM_IRQS];
    MemoryRegion *sysmem = get_system_memory();
1438
    MemoryRegion *secure_sysmem = NULL;
A
Andrew Jones 已提交
1439
    int n, virt_max_cpus;
P
Peter Maydell 已提交
1440
    MemoryRegion *ram = g_new(MemoryRegion, 1);
1441
    bool firmware_loaded = bios_name || drive_get(IF_PFLASH, 0, 0);
1442
    bool aarch64 = true;
P
Peter Maydell 已提交
1443

1444 1445 1446 1447 1448 1449 1450
    /*
     * In accelerated mode, the memory map is computed earlier in kvm_type()
     * to create a VM with the right number of IPA bits.
     */
    if (!vms->memmap) {
        virt_set_memmap(vms);
    }
1451

1452 1453 1454
    /* We can probe only here because during property set
     * KVM is not available yet
     */
1455 1456
    if (vms->gic_version <= 0) {
        /* "host" or "max" */
1457
        if (!kvm_enabled()) {
1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
            if (vms->gic_version == 0) {
                error_report("gic-version=host requires KVM");
                exit(1);
            } else {
                /* "max": currently means 3 for TCG */
                vms->gic_version = 3;
            }
        } else {
            vms->gic_version = kvm_arm_vgic_probe();
            if (!vms->gic_version) {
                error_report(
                    "Unable to determine GIC version supported by host");
                exit(1);
            }
1472 1473 1474
        }
    }

1475 1476
    if (!cpu_type_valid(machine->cpu_type)) {
        error_report("mach-virt: CPU type %s not supported", machine->cpu_type);
P
Peter Maydell 已提交
1477 1478 1479
        exit(1);
    }

1480 1481 1482 1483 1484
    /* If we have an EL3 boot ROM then the assumption is that it will
     * implement PSCI itself, so disable QEMU's internal implementation
     * so it doesn't get in the way. Instead of starting secondary
     * CPUs in PSCI powerdown state we will start them all running and
     * let the boot ROM sort them out.
1485 1486 1487 1488
     * The usual case is that we do use QEMU's PSCI implementation;
     * if the guest has EL2 then we will use SMC as the conduit,
     * and otherwise we will use HVC (for backwards compatibility and
     * because if we're using KVM then we must use HVC).
1489
     */
1490 1491
    if (vms->secure && firmware_loaded) {
        vms->psci_conduit = QEMU_PSCI_CONDUIT_DISABLED;
1492 1493
    } else if (vms->virt) {
        vms->psci_conduit = QEMU_PSCI_CONDUIT_SMC;
1494 1495 1496
    } else {
        vms->psci_conduit = QEMU_PSCI_CONDUIT_HVC;
    }
1497

1498 1499 1500
    /* The maximum number of CPUs depends on the GIC version, or on how
     * many redistributors we can fit into the memory map.
     */
1501
    if (vms->gic_version == 3) {
1502 1503 1504 1505
        virt_max_cpus =
            vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE;
        virt_max_cpus +=
            vms->memmap[VIRT_HIGH_GIC_REDIST2].size / GICV3_REDIST_SIZE;
1506
    } else {
A
Andrew Jones 已提交
1507
        virt_max_cpus = GIC_NCPU;
1508 1509
    }

A
Andrew Jones 已提交
1510
    if (max_cpus > virt_max_cpus) {
1511 1512
        error_report("Number of SMP CPUs requested (%d) exceeds max CPUs "
                     "supported by machine 'mach-virt' (%d)",
A
Andrew Jones 已提交
1513
                     max_cpus, virt_max_cpus);
1514 1515 1516
        exit(1);
    }

1517
    vms->smp_cpus = smp_cpus;
P
Peter Maydell 已提交
1518

1519
    if (machine->ram_size > vms->memmap[VIRT_MEM].size) {
1520 1521
        error_report("mach-virt: cannot model more than %dGB RAM",
                     LEGACY_RAMLIMIT_GB);
P
Peter Maydell 已提交
1522 1523 1524
        exit(1);
    }

1525 1526 1527 1528 1529 1530
    if (vms->virt && kvm_enabled()) {
        error_report("mach-virt: KVM does not support providing "
                     "Virtualization extensions to the guest CPU");
        exit(1);
    }

1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
    if (vms->secure) {
        if (kvm_enabled()) {
            error_report("mach-virt: KVM does not support Security extensions");
            exit(1);
        }

        /* The Secure view of the world is the same as the NonSecure,
         * but with a few extra devices. Create it as a container region
         * containing the system memory at low priority; any secure-only
         * devices go in at higher priority and take precedence.
         */
        secure_sysmem = g_new(MemoryRegion, 1);
        memory_region_init(secure_sysmem, OBJECT(machine), "secure-memory",
                           UINT64_MAX);
        memory_region_add_subregion_overlap(secure_sysmem, 0, sysmem, -1);
    }

1548
    create_fdt(vms);
P
Peter Maydell 已提交
1549

1550 1551 1552
    possible_cpus = mc->possible_cpu_arch_ids(machine);
    for (n = 0; n < possible_cpus->len; n++) {
        Object *cpuobj;
1553
        CPUState *cs;
1554

1555 1556 1557 1558
        if (n >= smp_cpus) {
            break;
        }

1559
        cpuobj = object_new(possible_cpus->cpus[n].type);
1560
        object_property_set_int(cpuobj, possible_cpus->cpus[n].arch_id,
1561
                                "mp-affinity", NULL);
1562

1563 1564 1565
        cs = CPU(cpuobj);
        cs->cpu_index = n;

1566 1567
        numa_cpu_pre_plug(&possible_cpus->cpus[cs->cpu_index], DEVICE(cpuobj),
                          &error_fatal);
1568

1569 1570
        aarch64 &= object_property_get_bool(cpuobj, "aarch64", NULL);

1571 1572 1573 1574
        if (!vms->secure) {
            object_property_set_bool(cpuobj, false, "has_el3", NULL);
        }

1575
        if (!vms->virt && object_property_find(cpuobj, "has_el2", NULL)) {
1576 1577 1578
            object_property_set_bool(cpuobj, false, "has_el2", NULL);
        }

1579 1580
        if (vms->psci_conduit != QEMU_PSCI_CONDUIT_DISABLED) {
            object_property_set_int(cpuobj, vms->psci_conduit,
1581
                                    "psci-conduit", NULL);
1582

1583 1584 1585 1586 1587
            /* Secondary CPUs start in PSCI powered-down state */
            if (n > 0) {
                object_property_set_bool(cpuobj, true,
                                         "start-powered-off", NULL);
            }
P
Peter Maydell 已提交
1588
        }
P
Peter Maydell 已提交
1589

1590 1591 1592 1593
        if (vmc->no_pmu && object_property_find(cpuobj, "pmu", NULL)) {
            object_property_set_bool(cpuobj, false, "pmu", NULL);
        }

P
Peter Maydell 已提交
1594
        if (object_property_find(cpuobj, "reset-cbar", NULL)) {
1595
            object_property_set_int(cpuobj, vms->memmap[VIRT_CPUPERIPHS].base,
P
Peter Maydell 已提交
1596 1597 1598
                                    "reset-cbar", &error_abort);
        }

1599 1600
        object_property_set_link(cpuobj, OBJECT(sysmem), "memory",
                                 &error_abort);
1601 1602 1603 1604
        if (vms->secure) {
            object_property_set_link(cpuobj, OBJECT(secure_sysmem),
                                     "secure-memory", &error_abort);
        }
1605

1606
        object_property_set_bool(cpuobj, true, "realized", &error_fatal);
1607
        object_unref(cpuobj);
P
Peter Maydell 已提交
1608
    }
1609
    fdt_add_timer_nodes(vms);
1610
    fdt_add_cpu_nodes(vms);
P
Peter Maydell 已提交
1611

1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
   if (!kvm_enabled()) {
        ARMCPU *cpu = ARM_CPU(first_cpu);
        bool aarch64 = object_property_get_bool(OBJECT(cpu), "aarch64", NULL);

        if (aarch64 && vms->highmem) {
            int requested_pa_size, pamax = arm_pamax(cpu);

            requested_pa_size = 64 - clz64(vms->highest_gpa);
            if (pamax < requested_pa_size) {
                error_report("VCPU supports less PA bits (%d) than requested "
                            "by the memory map (%d)", pamax, requested_pa_size);
                exit(1);
            }
        }
    }

1628 1629
    memory_region_allocate_system_memory(ram, NULL, "mach-virt.ram",
                                         machine->ram_size);
1630
    memory_region_add_subregion(sysmem, vms->memmap[VIRT_MEM].base, ram);
1631 1632 1633 1634
    if (machine->device_memory) {
        memory_region_add_subregion(sysmem, machine->device_memory->base,
                                    &machine->device_memory->mr);
    }
P
Peter Maydell 已提交
1635

1636
    create_flash(vms, sysmem, secure_sysmem ? secure_sysmem : sysmem);
1637

1638
    create_gic(vms, pic);
P
Peter Maydell 已提交
1639

1640
    fdt_add_pmu_nodes(vms);
1641

1642
    create_uart(vms, pic, VIRT_UART, sysmem, serial_hd(0));
1643 1644

    if (vms->secure) {
1645
        create_secure_ram(vms, secure_sysmem);
1646
        create_uart(vms, pic, VIRT_SECURE_UART, secure_sysmem, serial_hd(1));
1647
    }
P
Peter Maydell 已提交
1648

1649 1650
    vms->highmem_ecam &= vms->highmem && (!firmware_loaded || aarch64);

1651
    create_rtc(vms, pic);
P
Peter Maydell 已提交
1652

1653
    create_pcie(vms, pic);
1654

1655
    create_gpio(vms, pic);
S
Shannon Zhao 已提交
1656

P
Peter Maydell 已提交
1657 1658 1659 1660
    /* Create mmio transports, so the user can create virtio backends
     * (which will be automatically plugged in to the transports). If
     * no backend is created the transport will just sit harmlessly idle.
     */
1661
    create_virtio_devices(vms, pic);
P
Peter Maydell 已提交
1662

A
Andrew Jones 已提交
1663 1664
    vms->fw_cfg = create_fw_cfg(vms, &address_space_memory);
    rom_set_fw(vms->fw_cfg);
1665

1666
    create_platform_bus(vms, pic);
L
Laszlo Ersek 已提交
1667

1668 1669 1670 1671 1672 1673 1674 1675
    vms->bootinfo.ram_size = machine->ram_size;
    vms->bootinfo.kernel_filename = machine->kernel_filename;
    vms->bootinfo.kernel_cmdline = machine->kernel_cmdline;
    vms->bootinfo.initrd_filename = machine->initrd_filename;
    vms->bootinfo.nb_cpus = smp_cpus;
    vms->bootinfo.board_id = -1;
    vms->bootinfo.loader_start = vms->memmap[VIRT_MEM].base;
    vms->bootinfo.get_dtb = machvirt_dtb;
1676
    vms->bootinfo.skip_dtb_autoload = true;
1677 1678
    vms->bootinfo.firmware_loaded = firmware_loaded;
    arm_load_kernel(ARM_CPU(first_cpu), &vms->bootinfo);
1679

1680 1681
    vms->machine_done.notify = virt_machine_done;
    qemu_add_machine_init_done_notifier(&vms->machine_done);
P
Peter Maydell 已提交
1682 1683
}

1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
static bool virt_get_secure(Object *obj, Error **errp)
{
    VirtMachineState *vms = VIRT_MACHINE(obj);

    return vms->secure;
}

static void virt_set_secure(Object *obj, bool value, Error **errp)
{
    VirtMachineState *vms = VIRT_MACHINE(obj);

    vms->secure = value;
}

1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
static bool virt_get_virt(Object *obj, Error **errp)
{
    VirtMachineState *vms = VIRT_MACHINE(obj);

    return vms->virt;
}

static void virt_set_virt(Object *obj, bool value, Error **errp)
{
    VirtMachineState *vms = VIRT_MACHINE(obj);

    vms->virt = value;
}

1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
static bool virt_get_highmem(Object *obj, Error **errp)
{
    VirtMachineState *vms = VIRT_MACHINE(obj);

    return vms->highmem;
}

static void virt_set_highmem(Object *obj, bool value, Error **errp)
{
    VirtMachineState *vms = VIRT_MACHINE(obj);

    vms->highmem = value;
}

1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
static bool virt_get_its(Object *obj, Error **errp)
{
    VirtMachineState *vms = VIRT_MACHINE(obj);

    return vms->its;
}

static void virt_set_its(Object *obj, bool value, Error **errp)
{
    VirtMachineState *vms = VIRT_MACHINE(obj);

    vms->its = value;
}

1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
static char *virt_get_gic_version(Object *obj, Error **errp)
{
    VirtMachineState *vms = VIRT_MACHINE(obj);
    const char *val = vms->gic_version == 3 ? "3" : "2";

    return g_strdup(val);
}

static void virt_set_gic_version(Object *obj, const char *value, Error **errp)
{
    VirtMachineState *vms = VIRT_MACHINE(obj);

    if (!strcmp(value, "3")) {
        vms->gic_version = 3;
    } else if (!strcmp(value, "2")) {
        vms->gic_version = 2;
    } else if (!strcmp(value, "host")) {
        vms->gic_version = 0; /* Will probe later */
1758 1759
    } else if (!strcmp(value, "max")) {
        vms->gic_version = -1; /* Will probe later */
1760
    } else {
1761
        error_setg(errp, "Invalid gic-version value");
1762
        error_append_hint(errp, "Valid values are 3, 2, host, max.\n");
1763 1764 1765
    }
}

1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
static char *virt_get_iommu(Object *obj, Error **errp)
{
    VirtMachineState *vms = VIRT_MACHINE(obj);

    switch (vms->iommu) {
    case VIRT_IOMMU_NONE:
        return g_strdup("none");
    case VIRT_IOMMU_SMMUV3:
        return g_strdup("smmuv3");
    default:
        g_assert_not_reached();
    }
}

static void virt_set_iommu(Object *obj, const char *value, Error **errp)
{
    VirtMachineState *vms = VIRT_MACHINE(obj);

    if (!strcmp(value, "smmuv3")) {
        vms->iommu = VIRT_IOMMU_SMMUV3;
    } else if (!strcmp(value, "none")) {
        vms->iommu = VIRT_IOMMU_NONE;
    } else {
        error_setg(errp, "Invalid iommu value");
        error_append_hint(errp, "Valid values are none, smmuv3.\n");
    }
}

1794 1795 1796 1797 1798 1799 1800 1801 1802 1803
static CpuInstanceProperties
virt_cpu_index_to_props(MachineState *ms, unsigned cpu_index)
{
    MachineClass *mc = MACHINE_GET_CLASS(ms);
    const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms);

    assert(cpu_index < possible_cpus->len);
    return possible_cpus->cpus[cpu_index].props;
}

1804 1805 1806 1807 1808
static int64_t virt_get_default_cpu_node_id(const MachineState *ms, int idx)
{
    return idx % nb_numa_nodes;
}

1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822
static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms)
{
    int n;
    VirtMachineState *vms = VIRT_MACHINE(ms);

    if (ms->possible_cpus) {
        assert(ms->possible_cpus->len == max_cpus);
        return ms->possible_cpus;
    }

    ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
                                  sizeof(CPUArchId) * max_cpus);
    ms->possible_cpus->len = max_cpus;
    for (n = 0; n < ms->possible_cpus->len; n++) {
1823
        ms->possible_cpus->cpus[n].type = ms->cpu_type;
1824 1825 1826 1827 1828 1829 1830 1831
        ms->possible_cpus->cpus[n].arch_id =
            virt_cpu_mp_affinity(vms, n);
        ms->possible_cpus->cpus[n].props.has_thread_id = true;
        ms->possible_cpus->cpus[n].props.thread_id = n;
    }
    return ms->possible_cpus;
}

1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev,
                                        DeviceState *dev, Error **errp)
{
    VirtMachineState *vms = VIRT_MACHINE(hotplug_dev);

    if (vms->platform_bus_dev) {
        if (object_dynamic_cast(OBJECT(dev), TYPE_SYS_BUS_DEVICE)) {
            platform_bus_link_device(PLATFORM_BUS_DEVICE(vms->platform_bus_dev),
                                     SYS_BUS_DEVICE(dev));
        }
    }
}

static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine,
                                                        DeviceState *dev)
{
    if (object_dynamic_cast(OBJECT(dev), TYPE_SYS_BUS_DEVICE)) {
        return HOTPLUG_HANDLER(machine);
    }

    return NULL;
}

1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
/*
 * for arm64 kvm_type [7-0] encodes the requested number of bits
 * in the IPA address space
 */
static int virt_kvm_type(MachineState *ms, const char *type_str)
{
    VirtMachineState *vms = VIRT_MACHINE(ms);
    int max_vm_pa_size = kvm_arm_get_max_vm_ipa_size(ms);
    int requested_pa_size;

    /* we freeze the memory map to compute the highest gpa */
    virt_set_memmap(vms);

    requested_pa_size = 64 - clz64(vms->highest_gpa);

    if (requested_pa_size > max_vm_pa_size) {
        error_report("-m and ,maxmem option values "
                     "require an IPA range (%d bits) larger than "
                     "the one supported by the host (%d bits)",
                     requested_pa_size, max_vm_pa_size);
       exit(1);
    }
    /*
     * By default we return 0 which corresponds to an implicit legacy
     * 40b IPA setting. Otherwise we return the actual requested PA
     * logsize
     */
    return requested_pa_size > 40 ? requested_pa_size : 0;
}

1885 1886
static void virt_machine_class_init(ObjectClass *oc, void *data)
{
1887
    MachineClass *mc = MACHINE_CLASS(oc);
1888
    HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1889 1890

    mc->init = machvirt_init;
1891 1892
    /* Start with max_cpus set to 512, which is the maximum supported by KVM.
     * The value may be reduced later when we have more information about the
1893 1894
     * configuration of the particular instance.
     */
1895
    mc->max_cpus = 512;
1896 1897
    machine_class_allow_dynamic_sysbus_dev(mc, TYPE_VFIO_CALXEDA_XGMAC);
    machine_class_allow_dynamic_sysbus_dev(mc, TYPE_VFIO_AMD_XGBE);
1898
    machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
1899
    machine_class_allow_dynamic_sysbus_dev(mc, TYPE_VFIO_PLATFORM);
1900 1901 1902
    mc->block_default_type = IF_VIRTIO;
    mc->no_cdrom = 1;
    mc->pci_allow_0_address = true;
1903 1904
    /* We know we will never create a pre-ARMv7 CPU which needs 1K pages */
    mc->minimum_page_bits = 12;
1905
    mc->possible_cpu_arch_ids = virt_possible_cpu_arch_ids;
1906
    mc->cpu_index_to_instance_props = virt_cpu_index_to_props;
1907
    mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a15");
1908
    mc->get_default_cpu_node_id = virt_get_default_cpu_node_id;
1909
    mc->kvm_type = virt_kvm_type;
1910
    assert(!mc->get_hotplug_handler);
1911 1912
    mc->get_hotplug_handler = virt_machine_get_hotplug_handler;
    hc->plug = virt_machine_device_plug_cb;
1913 1914
}

1915
static void virt_instance_init(Object *obj)
1916 1917
{
    VirtMachineState *vms = VIRT_MACHINE(obj);
1918
    VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms);
1919

1920 1921 1922 1923 1924
    /* EL3 is disabled by default on virt: this makes us consistent
     * between KVM and TCG for this board, and it also allows us to
     * boot UEFI blobs which assume no TrustZone support.
     */
    vms->secure = false;
1925 1926 1927 1928 1929 1930
    object_property_add_bool(obj, "secure", virt_get_secure,
                             virt_set_secure, NULL);
    object_property_set_description(obj, "secure",
                                    "Set on/off to enable/disable the ARM "
                                    "Security Extensions (TrustZone)",
                                    NULL);
1931

1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
    /* EL2 is also disabled by default, for similar reasons */
    vms->virt = false;
    object_property_add_bool(obj, "virtualization", virt_get_virt,
                             virt_set_virt, NULL);
    object_property_set_description(obj, "virtualization",
                                    "Set on/off to enable/disable emulating a "
                                    "guest CPU which implements the ARM "
                                    "Virtualization Extensions",
                                    NULL);

1942 1943 1944 1945 1946 1947 1948 1949
    /* High memory is enabled by default */
    vms->highmem = true;
    object_property_add_bool(obj, "highmem", virt_get_highmem,
                             virt_set_highmem, NULL);
    object_property_set_description(obj, "highmem",
                                    "Set on/off to enable/disable using "
                                    "physical address space above 32 bits",
                                    NULL);
1950 1951 1952 1953 1954 1955 1956
    /* Default GIC type is v2 */
    vms->gic_version = 2;
    object_property_add_str(obj, "gic-version", virt_get_gic_version,
                        virt_set_gic_version, NULL);
    object_property_set_description(obj, "gic-version",
                                    "Set GIC version. "
                                    "Valid values are 2, 3 and host", NULL);
1957

1958 1959
    vms->highmem_ecam = !vmc->no_highmem_ecam;

1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
    if (vmc->no_its) {
        vms->its = false;
    } else {
        /* Default allows ITS instantiation */
        vms->its = true;
        object_property_add_bool(obj, "its", virt_get_its,
                                 virt_set_its, NULL);
        object_property_set_description(obj, "its",
                                        "Set on/off to enable/disable "
                                        "ITS instantiation",
                                        NULL);
    }

1973 1974 1975 1976 1977 1978 1979 1980
    /* Default disallows iommu instantiation */
    vms->iommu = VIRT_IOMMU_NONE;
    object_property_add_str(obj, "iommu", virt_get_iommu, virt_set_iommu, NULL);
    object_property_set_description(obj, "iommu",
                                    "Set the IOMMU type. "
                                    "Valid values are none and smmuv3",
                                    NULL);

1981
    vms->irqmap = a15irqmap;
1982 1983
}

1984 1985 1986 1987 1988 1989 1990
static const TypeInfo virt_machine_info = {
    .name          = TYPE_VIRT_MACHINE,
    .parent        = TYPE_MACHINE,
    .abstract      = true,
    .instance_size = sizeof(VirtMachineState),
    .class_size    = sizeof(VirtMachineClass),
    .class_init    = virt_machine_class_init,
E
Eduardo Habkost 已提交
1991
    .instance_init = virt_instance_init,
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
    .interfaces = (InterfaceInfo[]) {
         { TYPE_HOTPLUG_HANDLER },
         { }
    },
};

static void machvirt_machine_init(void)
{
    type_register_static(&virt_machine_info);
}
type_init(machvirt_machine_init);

2004 2005 2006 2007 2008
static void virt_machine_4_0_options(MachineClass *mc)
{
}
DEFINE_VIRT_MACHINE_AS_LATEST(4, 0)

2009 2010
static void virt_machine_3_1_options(MachineClass *mc)
{
2011
    virt_machine_4_0_options(mc);
2012
    compat_props_add(mc->compat_props, hw_compat_3_1, hw_compat_3_1_len);
2013
}
2014
DEFINE_VIRT_MACHINE(3, 1)
2015

2016 2017
static void virt_machine_3_0_options(MachineClass *mc)
{
2018
    virt_machine_3_1_options(mc);
2019
    compat_props_add(mc->compat_props, hw_compat_3_0, hw_compat_3_0_len);
2020
}
2021 2022
DEFINE_VIRT_MACHINE(3, 0)

2023 2024
static void virt_machine_2_12_options(MachineClass *mc)
{
2025 2026
    VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc));

2027
    virt_machine_3_0_options(mc);
2028
    compat_props_add(mc->compat_props, hw_compat_2_12, hw_compat_2_12_len);
2029
    vmc->no_highmem_ecam = true;
2030
    mc->max_cpus = 255;
2031
}
2032
DEFINE_VIRT_MACHINE(2, 12)
2033

E
Eric Auger 已提交
2034 2035
static void virt_machine_2_11_options(MachineClass *mc)
{
2036 2037
    VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc));

2038
    virt_machine_2_12_options(mc);
2039
    compat_props_add(mc->compat_props, hw_compat_2_11, hw_compat_2_11_len);
2040
    vmc->smbios_old_sys_ver = true;
E
Eric Auger 已提交
2041
}
2042
DEFINE_VIRT_MACHINE(2, 11)
E
Eric Auger 已提交
2043

E
Eric Auger 已提交
2044 2045
static void virt_machine_2_10_options(MachineClass *mc)
{
E
Eric Auger 已提交
2046
    virt_machine_2_11_options(mc);
2047
    compat_props_add(mc->compat_props, hw_compat_2_10, hw_compat_2_10_len);
2048 2049
    /* before 2.11 we never faulted accesses to bad addresses */
    mc->ignore_memory_transaction_failures = true;
E
Eric Auger 已提交
2050
}
E
Eric Auger 已提交
2051
DEFINE_VIRT_MACHINE(2, 10)
E
Eric Auger 已提交
2052

P
Peter Maydell 已提交
2053 2054
static void virt_machine_2_9_options(MachineClass *mc)
{
E
Eric Auger 已提交
2055
    virt_machine_2_10_options(mc);
2056
    compat_props_add(mc->compat_props, hw_compat_2_9, hw_compat_2_9_len);
P
Peter Maydell 已提交
2057
}
E
Eric Auger 已提交
2058
DEFINE_VIRT_MACHINE(2, 9)
P
Peter Maydell 已提交
2059

A
Andrew Jones 已提交
2060 2061
static void virt_machine_2_8_options(MachineClass *mc)
{
2062 2063
    VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc));

P
Peter Maydell 已提交
2064
    virt_machine_2_9_options(mc);
2065
    compat_props_add(mc->compat_props, hw_compat_2_8, hw_compat_2_8_len);
2066 2067 2068 2069
    /* For 2.8 and earlier we falsely claimed in the DT that
     * our timers were edge-triggered, not level-triggered.
     */
    vmc->claim_edge_triggered_timers = true;
A
Andrew Jones 已提交
2070
}
P
Peter Maydell 已提交
2071
DEFINE_VIRT_MACHINE(2, 8)
A
Andrew Jones 已提交
2072

2073 2074
static void virt_machine_2_7_options(MachineClass *mc)
{
2075 2076
    VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc));

A
Andrew Jones 已提交
2077
    virt_machine_2_8_options(mc);
2078
    compat_props_add(mc->compat_props, hw_compat_2_7, hw_compat_2_7_len);
2079 2080
    /* ITS was introduced with 2.8 */
    vmc->no_its = true;
2081 2082
    /* Stick with 1K pages for migration compatibility */
    mc->minimum_page_bits = 0;
2083
}
A
Andrew Jones 已提交
2084
DEFINE_VIRT_MACHINE(2, 7)
2085

2086
static void virt_machine_2_6_options(MachineClass *mc)
2087
{
2088 2089
    VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc));

2090
    virt_machine_2_7_options(mc);
2091
    compat_props_add(mc->compat_props, hw_compat_2_6, hw_compat_2_6_len);
2092
    vmc->disallow_affinity_adjustment = true;
2093 2094
    /* Disable PMU for 2.6 as PMU support was first introduced in 2.7 */
    vmc->no_pmu = true;
2095
}
2096
DEFINE_VIRT_MACHINE(2, 6)