pl031.c 5.2 KB
Newer Older
P
pbrook 已提交
1 2 3 4 5 6 7 8 9 10 11
/*
 * ARM AMBA PrimeCell PL031 RTC
 *
 * Copyright (c) 2007 CodeSourcery
 *
 * This file is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 */

P
Paul Brook 已提交
12
#include "sysbus.h"
P
pbrook 已提交
13
#include "qemu-timer.h"
P
pbrook 已提交
14 15 16 17

//#define DEBUG_PL031

#ifdef DEBUG_PL031
18 19
#define DPRINTF(fmt, ...) \
do { printf("pl031: " fmt , ## __VA_ARGS__); } while (0)
P
pbrook 已提交
20
#else
21
#define DPRINTF(fmt, ...) do {} while(0)
P
pbrook 已提交
22 23 24 25 26 27 28 29 30 31 32 33
#endif

#define RTC_DR      0x00    /* Data read register */
#define RTC_MR      0x04    /* Match register */
#define RTC_LR      0x08    /* Data load register */
#define RTC_CR      0x0c    /* Control register */
#define RTC_IMSC    0x10    /* Interrupt mask and set register */
#define RTC_RIS     0x14    /* Raw interrupt status register */
#define RTC_MIS     0x18    /* Masked interrupt status register */
#define RTC_ICR     0x1c    /* Interrupt clear register */

typedef struct {
P
Paul Brook 已提交
34
    SysBusDevice busdev;
P
pbrook 已提交
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
    QEMUTimer *timer;
    qemu_irq irq;

    uint32_t tick_offset;

    uint32_t mr;
    uint32_t lr;
    uint32_t cr;
    uint32_t im;
    uint32_t is;
} pl031_state;

static const unsigned char pl031_id[] = {
    0x31, 0x10, 0x14, 0x00,         /* Device ID        */
    0x0d, 0xf0, 0x05, 0xb1          /* Cell ID      */
};

static void pl031_update(pl031_state *s)
{
    qemu_set_irq(s->irq, s->is & s->im);
}

static void pl031_interrupt(void * opaque)
{
    pl031_state *s = (pl031_state *)opaque;

    s->im = 1;
    DPRINTF("Alarm raised\n");
    pl031_update(s);
}

static uint32_t pl031_get_count(pl031_state *s)
{
    /* This assumes qemu_get_clock returns the time since the machine was
       created.  */
    return s->tick_offset + qemu_get_clock(vm_clock) / ticks_per_sec;
}

static void pl031_set_alarm(pl031_state *s)
{
    int64_t now;
    uint32_t ticks;

    now = qemu_get_clock(vm_clock);
    ticks = s->tick_offset + now / ticks_per_sec;

    /* The timer wraps around.  This subtraction also wraps in the same way,
       and gives correct results when alarm < now_ticks.  */
    ticks = s->mr - ticks;
    DPRINTF("Alarm set in %ud ticks\n", ticks);
    if (ticks == 0) {
        qemu_del_timer(s->timer);
        pl031_interrupt(s);
    } else {
        qemu_mod_timer(s->timer, now + (int64_t)ticks * ticks_per_sec);
    }
}

static uint32_t pl031_read(void *opaque, target_phys_addr_t offset)
{
    pl031_state *s = (pl031_state *)opaque;

    if (offset >= 0xfe0  &&  offset < 0x1000)
        return pl031_id[(offset - 0xfe0) >> 2];

    switch (offset) {
    case RTC_DR:
        return pl031_get_count(s);
    case RTC_MR:
        return s->mr;
    case RTC_IMSC:
        return s->im;
    case RTC_RIS:
        return s->is;
    case RTC_LR:
        return s->lr;
    case RTC_CR:
        /* RTC is permanently enabled.  */
        return 1;
    case RTC_MIS:
        return s->is & s->im;
    case RTC_ICR:
        fprintf(stderr, "qemu: pl031_read: Unexpected offset 0x%x\n",
                (int)offset);
        break;
    default:
P
Paul Brook 已提交
121
        hw_error("pl031_read: Bad offset 0x%x\n", (int)offset);
P
pbrook 已提交
122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
        break;
    }

    return 0;
}

static void pl031_write(void * opaque, target_phys_addr_t offset,
                        uint32_t value)
{
    pl031_state *s = (pl031_state *)opaque;


    switch (offset) {
    case RTC_LR:
        s->tick_offset += value - pl031_get_count(s);
        pl031_set_alarm(s);
        break;
    case RTC_MR:
        s->mr = value;
        pl031_set_alarm(s);
        break;
    case RTC_IMSC:
        s->im = value & 1;
        DPRINTF("Interrupt mask %d\n", s->im);
        pl031_update(s);
        break;
    case RTC_ICR:
        /* The PL031 documentation (DDI0224B) states that the interupt is
           cleared when bit 0 of the written value is set.  However the
           arm926e documentation (DDI0287B) states that the interrupt is
           cleared when any value is written.  */
        DPRINTF("Interrupt cleared");
        s->is = 0;
        pl031_update(s);
        break;
    case RTC_CR:
        /* Written value is ignored.  */
        break;

    case RTC_DR:
    case RTC_MIS:
    case RTC_RIS:
        fprintf(stderr, "qemu: pl031_write: Unexpected offset 0x%x\n",
                (int)offset);
        break;

    default:
P
Paul Brook 已提交
169
        hw_error("pl031_write: Bad offset 0x%x\n", (int)offset);
P
pbrook 已提交
170 171 172 173
        break;
    }
}

174
static CPUWriteMemoryFunc * const  pl031_writefn[] = {
P
pbrook 已提交
175 176 177 178 179
    pl031_write,
    pl031_write,
    pl031_write
};

180
static CPUReadMemoryFunc * const  pl031_readfn[] = {
P
pbrook 已提交
181 182 183 184 185
    pl031_read,
    pl031_read,
    pl031_read
};

P
Paul Brook 已提交
186
static void pl031_init(SysBusDevice *dev)
P
pbrook 已提交
187 188
{
    int iomemtype;
P
Paul Brook 已提交
189
    pl031_state *s = FROM_SYSBUS(pl031_state, dev);
190
    struct tm tm;
P
pbrook 已提交
191

192
    iomemtype = cpu_register_io_memory(pl031_readfn, pl031_writefn, s);
P
Paul Brook 已提交
193 194 195
    if (iomemtype == -1) {
        hw_error("pl031_init: Can't register I/O memory\n");
    }
P
pbrook 已提交
196

P
Paul Brook 已提交
197
    sysbus_init_mmio(dev, 0x1000, iomemtype);
P
pbrook 已提交
198

P
Paul Brook 已提交
199
    sysbus_init_irq(dev, &s->irq);
P
pbrook 已提交
200
    /* ??? We assume vm_clock is zero at this point.  */
201
    qemu_get_timedate(&tm, 0);
A
aurel32 已提交
202
    s->tick_offset = mktimegm(&tm);
P
pbrook 已提交
203 204 205

    s->timer = qemu_new_timer(vm_clock, pl031_interrupt, s);
}
P
Paul Brook 已提交
206 207 208 209 210 211 212

static void pl031_register_devices(void)
{
    sysbus_register_dev("pl031", sizeof(pl031_state), pl031_init);
}

device_init(pl031_register_devices)