kvm.c 96.9 KB
Newer Older
A
aliguori 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * QEMU KVM support
 *
 * Copyright (C) 2006-2008 Qumranet Technologies
 * Copyright IBM, Corp. 2008
 *
 * Authors:
 *  Anthony Liguori   <aliguori@us.ibm.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2 or later.
 * See the COPYING file in the top-level directory.
 *
 */

#include <sys/types.h>
#include <sys/ioctl.h>
#include <sys/mman.h>
18
#include <sys/utsname.h>
A
aliguori 已提交
19 20

#include <linux/kvm.h>
J
Jan Kiszka 已提交
21
#include <linux/kvm_para.h>
A
aliguori 已提交
22 23

#include "qemu-common.h"
24
#include "sysemu/sysemu.h"
25
#include "sysemu/kvm_int.h"
26
#include "kvm_i386.h"
A
aliguori 已提交
27
#include "cpu.h"
28 29
#include "hyperv.h"

30
#include "exec/gdbstub.h"
31 32
#include "qemu/host-utils.h"
#include "qemu/config-file.h"
33
#include "qemu/error-report.h"
P
Paolo Bonzini 已提交
34 35
#include "hw/i386/pc.h"
#include "hw/i386/apic.h"
36 37
#include "hw/i386/apic_internal.h"
#include "hw/i386/apic-msidef.h"
38

39
#include "exec/ioport.h"
40
#include "standard-headers/asm-x86/hyperv.h"
41
#include "hw/pci/pci.h"
42
#include "hw/pci/msi.h"
43
#include "migration/migration.h"
44
#include "exec/memattrs.h"
A
aliguori 已提交
45 46 47 48

//#define DEBUG_KVM

#ifdef DEBUG_KVM
49
#define DPRINTF(fmt, ...) \
A
aliguori 已提交
50 51
    do { fprintf(stderr, fmt, ## __VA_ARGS__); } while (0)
#else
52
#define DPRINTF(fmt, ...) \
A
aliguori 已提交
53 54 55
    do { } while (0)
#endif

56 57 58
#define MSR_KVM_WALL_CLOCK  0x11
#define MSR_KVM_SYSTEM_TIME 0x12

M
Marcelo Tosatti 已提交
59 60 61 62 63 64 65
#ifndef BUS_MCEERR_AR
#define BUS_MCEERR_AR 4
#endif
#ifndef BUS_MCEERR_AO
#define BUS_MCEERR_AO 5
#endif

66 67 68 69 70 71
const KVMCapabilityInfo kvm_arch_required_capabilities[] = {
    KVM_CAP_INFO(SET_TSS_ADDR),
    KVM_CAP_INFO(EXT_CPUID),
    KVM_CAP_INFO(MP_STATE),
    KVM_CAP_LAST_INFO
};
72

73 74
static bool has_msr_star;
static bool has_msr_hsave_pa;
75
static bool has_msr_tsc_aux;
76
static bool has_msr_tsc_adjust;
77
static bool has_msr_tsc_deadline;
78
static bool has_msr_feature_control;
79
static bool has_msr_async_pf_en;
M
Michael S. Tsirkin 已提交
80
static bool has_msr_pv_eoi_en;
A
Avi Kivity 已提交
81
static bool has_msr_misc_enable;
82
static bool has_msr_smbase;
L
Liu Jinsong 已提交
83
static bool has_msr_bndcfgs;
84
static bool has_msr_kvm_steal_time;
85
static int lm_capable_kernel;
86 87
static bool has_msr_hv_hypercall;
static bool has_msr_hv_vapic;
88
static bool has_msr_hv_tsc;
89
static bool has_msr_hv_crash;
90
static bool has_msr_hv_reset;
91
static bool has_msr_hv_vpindex;
92
static bool has_msr_hv_runtime;
93
static bool has_msr_hv_synic;
94
static bool has_msr_hv_stimer;
95
static bool has_msr_mtrr;
96
static bool has_msr_xss;
97

P
Paolo Bonzini 已提交
98 99 100
static bool has_msr_architectural_pmu;
static uint32_t num_architectural_pmu_counters;

101 102 103 104 105 106 107 108 109
static int has_xsave;
static int has_xcrs;
static int has_pit_state2;

int kvm_has_pit_state2(void)
{
    return has_pit_state2;
}

P
Paolo Bonzini 已提交
110 111 112 113 114
bool kvm_has_smm(void)
{
    return kvm_check_extension(kvm_state, KVM_CAP_X86_SMM);
}

115 116 117 118 119
bool kvm_allows_irq0_override(void)
{
    return !kvm_irqchip_in_kernel() || kvm_has_gsi_routing();
}

120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
static int kvm_get_tsc(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;
    struct {
        struct kvm_msrs info;
        struct kvm_msr_entry entries[1];
    } msr_data;
    int ret;

    if (env->tsc_valid) {
        return 0;
    }

    msr_data.info.nmsrs = 1;
    msr_data.entries[0].index = MSR_IA32_TSC;
    env->tsc_valid = !runstate_is_running();

    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_MSRS, &msr_data);
    if (ret < 0) {
        return ret;
    }

    env->tsc = msr_data.entries[0].data;
    return 0;
}

static inline void do_kvm_synchronize_tsc(void *arg)
{
    CPUState *cpu = arg;

    kvm_get_tsc(cpu);
}

void kvm_synchronize_all_tsc(void)
{
    CPUState *cpu;

    if (kvm_enabled()) {
        CPU_FOREACH(cpu) {
            run_on_cpu(cpu, do_kvm_synchronize_tsc, cpu);
        }
    }
}

165 166 167 168 169 170
static struct kvm_cpuid2 *try_get_cpuid(KVMState *s, int max)
{
    struct kvm_cpuid2 *cpuid;
    int r, size;

    size = sizeof(*cpuid) + max * sizeof(*cpuid->entries);
171
    cpuid = g_malloc0(size);
172 173
    cpuid->nent = max;
    r = kvm_ioctl(s, KVM_GET_SUPPORTED_CPUID, cpuid);
174 175 176
    if (r == 0 && cpuid->nent >= max) {
        r = -E2BIG;
    }
177 178
    if (r < 0) {
        if (r == -E2BIG) {
179
            g_free(cpuid);
180 181 182 183 184 185 186 187 188 189
            return NULL;
        } else {
            fprintf(stderr, "KVM_GET_SUPPORTED_CPUID failed: %s\n",
                    strerror(-r));
            exit(1);
        }
    }
    return cpuid;
}

190 191 192 193 194 195 196 197 198 199 200 201 202
/* Run KVM_GET_SUPPORTED_CPUID ioctl(), allocating a buffer large enough
 * for all entries.
 */
static struct kvm_cpuid2 *get_supported_cpuid(KVMState *s)
{
    struct kvm_cpuid2 *cpuid;
    int max = 1;
    while ((cpuid = try_get_cpuid(s, max)) == NULL) {
        max *= 2;
    }
    return cpuid;
}

203
static const struct kvm_para_features {
204 205 206 207 208 209 210 211 212
    int cap;
    int feature;
} para_features[] = {
    { KVM_CAP_CLOCKSOURCE, KVM_FEATURE_CLOCKSOURCE },
    { KVM_CAP_NOP_IO_DELAY, KVM_FEATURE_NOP_IO_DELAY },
    { KVM_CAP_PV_MMU, KVM_FEATURE_MMU_OP },
    { KVM_CAP_ASYNC_PF, KVM_FEATURE_ASYNC_PF },
};

213
static int get_para_features(KVMState *s)
214 215 216
{
    int i, features = 0;

217
    for (i = 0; i < ARRAY_SIZE(para_features); i++) {
218
        if (kvm_check_extension(s, para_features[i].cap)) {
219 220 221 222 223 224 225 226
            features |= (1 << para_features[i].feature);
        }
    }

    return features;
}


227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
/* Returns the value for a specific register on the cpuid entry
 */
static uint32_t cpuid_entry_get_reg(struct kvm_cpuid_entry2 *entry, int reg)
{
    uint32_t ret = 0;
    switch (reg) {
    case R_EAX:
        ret = entry->eax;
        break;
    case R_EBX:
        ret = entry->ebx;
        break;
    case R_ECX:
        ret = entry->ecx;
        break;
    case R_EDX:
        ret = entry->edx;
        break;
    }
    return ret;
}

249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
/* Find matching entry for function/index on kvm_cpuid2 struct
 */
static struct kvm_cpuid_entry2 *cpuid_find_entry(struct kvm_cpuid2 *cpuid,
                                                 uint32_t function,
                                                 uint32_t index)
{
    int i;
    for (i = 0; i < cpuid->nent; ++i) {
        if (cpuid->entries[i].function == function &&
            cpuid->entries[i].index == index) {
            return &cpuid->entries[i];
        }
    }
    /* not found: */
    return NULL;
}

266
uint32_t kvm_arch_get_supported_cpuid(KVMState *s, uint32_t function,
267
                                      uint32_t index, int reg)
268 269 270 271
{
    struct kvm_cpuid2 *cpuid;
    uint32_t ret = 0;
    uint32_t cpuid_1_edx;
272
    bool found = false;
273

274
    cpuid = get_supported_cpuid(s);
275

276 277 278 279
    struct kvm_cpuid_entry2 *entry = cpuid_find_entry(cpuid, function, index);
    if (entry) {
        found = true;
        ret = cpuid_entry_get_reg(entry, reg);
280 281
    }

282 283
    /* Fixups for the data returned by KVM, below */

284 285 286
    if (function == 1 && reg == R_EDX) {
        /* KVM before 2.6.30 misreports the following features */
        ret |= CPUID_MTRR | CPUID_PAT | CPUID_MCE | CPUID_MCA;
287 288 289 290 291
    } else if (function == 1 && reg == R_ECX) {
        /* We can set the hypervisor flag, even if KVM does not return it on
         * GET_SUPPORTED_CPUID
         */
        ret |= CPUID_EXT_HYPERVISOR;
292 293 294 295 296 297 298 299
        /* tsc-deadline flag is not returned by GET_SUPPORTED_CPUID, but it
         * can be enabled if the kernel has KVM_CAP_TSC_DEADLINE_TIMER,
         * and the irqchip is in the kernel.
         */
        if (kvm_irqchip_in_kernel() &&
                kvm_check_extension(s, KVM_CAP_TSC_DEADLINE_TIMER)) {
            ret |= CPUID_EXT_TSC_DEADLINE_TIMER;
        }
300 301 302 303 304 305

        /* x2apic is reported by GET_SUPPORTED_CPUID, but it can't be enabled
         * without the in-kernel irqchip
         */
        if (!kvm_irqchip_in_kernel()) {
            ret &= ~CPUID_EXT_X2APIC;
306
        }
J
Jan Kiszka 已提交
307 308
    } else if (function == 6 && reg == R_EAX) {
        ret |= CPUID_6_EAX_ARAT; /* safe to allow because of emulated APIC */
309 310 311 312 313 314
    } else if (function == 0x80000001 && reg == R_EDX) {
        /* On Intel, kvm returns cpuid according to the Intel spec,
         * so add missing bits according to the AMD spec:
         */
        cpuid_1_edx = kvm_arch_get_supported_cpuid(s, 1, 0, R_EDX);
        ret |= cpuid_1_edx & CPUID_EXT2_AMD_ALIASES;
315 316
    }

317
    g_free(cpuid);
318

319
    /* fallback for older kernels */
320
    if ((function == KVM_CPUID_FEATURES) && !found) {
321
        ret = get_para_features(s);
322
    }
323 324

    return ret;
G
Gleb Natapov 已提交
325 326
}

327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
typedef struct HWPoisonPage {
    ram_addr_t ram_addr;
    QLIST_ENTRY(HWPoisonPage) list;
} HWPoisonPage;

static QLIST_HEAD(, HWPoisonPage) hwpoison_page_list =
    QLIST_HEAD_INITIALIZER(hwpoison_page_list);

static void kvm_unpoison_all(void *param)
{
    HWPoisonPage *page, *next_page;

    QLIST_FOREACH_SAFE(page, &hwpoison_page_list, list, next_page) {
        QLIST_REMOVE(page, list);
        qemu_ram_remap(page->ram_addr, TARGET_PAGE_SIZE);
342
        g_free(page);
343 344 345 346 347 348 349 350 351 352 353 354
    }
}

static void kvm_hwpoison_page_add(ram_addr_t ram_addr)
{
    HWPoisonPage *page;

    QLIST_FOREACH(page, &hwpoison_page_list, list) {
        if (page->ram_addr == ram_addr) {
            return;
        }
    }
355
    page = g_new(HWPoisonPage, 1);
356 357 358 359
    page->ram_addr = ram_addr;
    QLIST_INSERT_HEAD(&hwpoison_page_list, page, list);
}

M
Marcelo Tosatti 已提交
360 361 362 363 364
static int kvm_get_mce_cap_supported(KVMState *s, uint64_t *mce_cap,
                                     int *max_banks)
{
    int r;

365
    r = kvm_check_extension(s, KVM_CAP_MCE);
M
Marcelo Tosatti 已提交
366 367 368 369 370 371 372
    if (r > 0) {
        *max_banks = r;
        return kvm_ioctl(s, KVM_X86_GET_MCE_CAP_SUPPORTED, mce_cap);
    }
    return -ENOSYS;
}

373
static void kvm_mce_inject(X86CPU *cpu, hwaddr paddr, int code)
M
Marcelo Tosatti 已提交
374
{
375
    CPUX86State *env = &cpu->env;
376 377 378
    uint64_t status = MCI_STATUS_VAL | MCI_STATUS_UC | MCI_STATUS_EN |
                      MCI_STATUS_MISCV | MCI_STATUS_ADDRV | MCI_STATUS_S;
    uint64_t mcg_status = MCG_STATUS_MCIP;
M
Marcelo Tosatti 已提交
379

380 381 382 383 384 385
    if (code == BUS_MCEERR_AR) {
        status |= MCI_STATUS_AR | 0x134;
        mcg_status |= MCG_STATUS_EIPV;
    } else {
        status |= 0xc0;
        mcg_status |= MCG_STATUS_RIPV;
386
    }
387
    cpu_x86_inject_mce(NULL, cpu, 9, status, mcg_status, paddr,
388 389 390
                       (MCM_ADDR_PHYS << 6) | 0xc,
                       cpu_x86_support_mca_broadcast(env) ?
                       MCE_INJECT_BROADCAST : 0);
391 392 393 394 395 396 397 398
}

static void hardware_memory_error(void)
{
    fprintf(stderr, "Hardware memory error!\n");
    exit(1);
}

A
Andreas Färber 已提交
399
int kvm_arch_on_sigbus_vcpu(CPUState *c, int code, void *addr)
400
{
A
Andreas Färber 已提交
401 402
    X86CPU *cpu = X86_CPU(c);
    CPUX86State *env = &cpu->env;
403
    ram_addr_t ram_addr;
A
Avi Kivity 已提交
404
    hwaddr paddr;
405 406

    if ((env->mcg_cap & MCG_SER_P) && addr
407
        && (code == BUS_MCEERR_AR || code == BUS_MCEERR_AO)) {
408
        if (qemu_ram_addr_from_host(addr, &ram_addr) == NULL ||
409
            !kvm_physical_memory_addr_from_host(c->kvm_state, addr, &paddr)) {
410 411 412 413 414 415 416 417 418
            fprintf(stderr, "Hardware memory error for memory used by "
                    "QEMU itself instead of guest system!\n");
            /* Hope we are lucky for AO MCE */
            if (code == BUS_MCEERR_AO) {
                return 0;
            } else {
                hardware_memory_error();
            }
        }
419
        kvm_hwpoison_page_add(ram_addr);
420
        kvm_mce_inject(cpu, paddr, code);
421
    } else {
422 423 424 425 426 427 428 429 430 431 432 433 434
        if (code == BUS_MCEERR_AO) {
            return 0;
        } else if (code == BUS_MCEERR_AR) {
            hardware_memory_error();
        } else {
            return 1;
        }
    }
    return 0;
}

int kvm_arch_on_sigbus(int code, void *addr)
{
435 436 437
    X86CPU *cpu = X86_CPU(first_cpu);

    if ((cpu->env.mcg_cap & MCG_SER_P) && addr && code == BUS_MCEERR_AO) {
438
        ram_addr_t ram_addr;
A
Avi Kivity 已提交
439
        hwaddr paddr;
440 441

        /* Hope we are lucky for AO MCE */
442
        if (qemu_ram_addr_from_host(addr, &ram_addr) == NULL ||
443
            !kvm_physical_memory_addr_from_host(first_cpu->kvm_state,
444
                                                addr, &paddr)) {
445 446 447 448
            fprintf(stderr, "Hardware memory error for memory used by "
                    "QEMU itself instead of guest system!: %p\n", addr);
            return 0;
        }
449
        kvm_hwpoison_page_add(ram_addr);
450
        kvm_mce_inject(X86_CPU(first_cpu), paddr, code);
451
    } else {
452 453 454 455 456 457 458 459 460 461
        if (code == BUS_MCEERR_AO) {
            return 0;
        } else if (code == BUS_MCEERR_AR) {
            hardware_memory_error();
        } else {
            return 1;
        }
    }
    return 0;
}
M
Marcelo Tosatti 已提交
462

463
static int kvm_inject_mce_oldstyle(X86CPU *cpu)
464
{
465 466
    CPUX86State *env = &cpu->env;

467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489
    if (!kvm_has_vcpu_events() && env->exception_injected == EXCP12_MCHK) {
        unsigned int bank, bank_num = env->mcg_cap & 0xff;
        struct kvm_x86_mce mce;

        env->exception_injected = -1;

        /*
         * There must be at least one bank in use if an MCE is pending.
         * Find it and use its values for the event injection.
         */
        for (bank = 0; bank < bank_num; bank++) {
            if (env->mce_banks[bank * 4 + 1] & MCI_STATUS_VAL) {
                break;
            }
        }
        assert(bank < bank_num);

        mce.bank = bank;
        mce.status = env->mce_banks[bank * 4 + 1];
        mce.mcg_status = env->mcg_status;
        mce.addr = env->mce_banks[bank * 4 + 2];
        mce.misc = env->mce_banks[bank * 4 + 3];

490
        return kvm_vcpu_ioctl(CPU(cpu), KVM_X86_SET_MCE, &mce);
491 492 493 494
    }
    return 0;
}

495
static void cpu_update_state(void *opaque, int running, RunState state)
496
{
497
    CPUX86State *env = opaque;
498 499 500 501 502 503

    if (running) {
        env->tsc_valid = false;
    }
}

504
unsigned long kvm_arch_vcpu_id(CPUState *cs)
505
{
506
    X86CPU *cpu = X86_CPU(cs);
507
    return cpu->apic_id;
508 509
}

510 511 512 513 514 515 516 517 518 519 520 521
#ifndef KVM_CPUID_SIGNATURE_NEXT
#define KVM_CPUID_SIGNATURE_NEXT                0x40000100
#endif

static bool hyperv_hypercall_available(X86CPU *cpu)
{
    return cpu->hyperv_vapic ||
           (cpu->hyperv_spinlock_attempts != HYPERV_SPINLOCK_NEVER_RETRY);
}

static bool hyperv_enabled(X86CPU *cpu)
{
522 523 524
    CPUState *cs = CPU(cpu);
    return kvm_check_extension(cs->kvm_state, KVM_CAP_HYPERV) > 0 &&
           (hyperv_hypercall_available(cpu) ||
525
            cpu->hyperv_time  ||
526
            cpu->hyperv_relaxed_timing ||
527
            cpu->hyperv_crash ||
528
            cpu->hyperv_reset ||
529
            cpu->hyperv_vpindex ||
530
            cpu->hyperv_runtime ||
531 532
            cpu->hyperv_synic ||
            cpu->hyperv_stimer);
533 534
}

535 536
static Error *invtsc_mig_blocker;

537
#define KVM_MAX_CPUID_ENTRIES  100
538

A
Andreas Färber 已提交
539
int kvm_arch_init_vcpu(CPUState *cs)
A
aliguori 已提交
540 541
{
    struct {
542
        struct kvm_cpuid2 cpuid;
543
        struct kvm_cpuid_entry2 entries[KVM_MAX_CPUID_ENTRIES];
544
    } QEMU_PACKED cpuid_data;
A
Andreas Färber 已提交
545 546
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;
547
    uint32_t limit, i, j, cpuid_i;
548
    uint32_t unused;
G
Gleb Natapov 已提交
549 550
    struct kvm_cpuid_entry2 *c;
    uint32_t signature[3];
551
    int kvm_base = KVM_CPUID_SIGNATURE;
552
    int r;
A
aliguori 已提交
553

S
Stefan Weil 已提交
554 555
    memset(&cpuid_data, 0, sizeof(cpuid_data));

A
aliguori 已提交
556 557
    cpuid_i = 0;

G
Gleb Natapov 已提交
558
    /* Paravirtualization CPUIDs */
559 560 561
    if (hyperv_enabled(cpu)) {
        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_VENDOR_AND_MAX_FUNCTIONS;
562 563 564 565 566 567 568 569 570 571 572 573
        if (!cpu->hyperv_vendor_id) {
            memcpy(signature, "Microsoft Hv", 12);
        } else {
            size_t len = strlen(cpu->hyperv_vendor_id);

            if (len > 12) {
                error_report("hv-vendor-id truncated to 12 characters");
                len = 12;
            }
            memset(signature, 0, 12);
            memcpy(signature, cpu->hyperv_vendor_id, len);
        }
574
        c->eax = HYPERV_CPUID_MIN;
575 576 577
        c->ebx = signature[0];
        c->ecx = signature[1];
        c->edx = signature[2];
578

579 580
        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_INTERFACE;
581 582
        memcpy(signature, "Hv#1\0\0\0\0\0\0\0\0", 12);
        c->eax = signature[0];
583 584 585
        c->ebx = 0;
        c->ecx = 0;
        c->edx = 0;
586 587 588 589 590 591 592 593

        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_VERSION;
        c->eax = 0x00001bbc;
        c->ebx = 0x00060001;

        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_FEATURES;
594
        if (cpu->hyperv_relaxed_timing) {
595 596
            c->eax |= HV_X64_MSR_HYPERCALL_AVAILABLE;
        }
597
        if (cpu->hyperv_vapic) {
598 599
            c->eax |= HV_X64_MSR_HYPERCALL_AVAILABLE;
            c->eax |= HV_X64_MSR_APIC_ACCESS_AVAILABLE;
600
            has_msr_hv_vapic = true;
601
        }
602 603 604 605 606 607 608
        if (cpu->hyperv_time &&
            kvm_check_extension(cs->kvm_state, KVM_CAP_HYPERV_TIME) > 0) {
            c->eax |= HV_X64_MSR_HYPERCALL_AVAILABLE;
            c->eax |= HV_X64_MSR_TIME_REF_COUNT_AVAILABLE;
            c->eax |= 0x200;
            has_msr_hv_tsc = true;
        }
609 610 611
        if (cpu->hyperv_crash && has_msr_hv_crash) {
            c->edx |= HV_X64_GUEST_CRASH_MSR_AVAILABLE;
        }
612 613 614
        if (cpu->hyperv_reset && has_msr_hv_reset) {
            c->eax |= HV_X64_MSR_RESET_AVAILABLE;
        }
615 616 617
        if (cpu->hyperv_vpindex && has_msr_hv_vpindex) {
            c->eax |= HV_X64_MSR_VP_INDEX_AVAILABLE;
        }
618 619 620
        if (cpu->hyperv_runtime && has_msr_hv_runtime) {
            c->eax |= HV_X64_MSR_VP_RUNTIME_AVAILABLE;
        }
621 622 623 624 625 626 627 628 629 630 631 632 633 634 635
        if (cpu->hyperv_synic) {
            int sint;

            if (!has_msr_hv_synic ||
                kvm_vcpu_enable_cap(cs, KVM_CAP_HYPERV_SYNIC, 0)) {
                fprintf(stderr, "Hyper-V SynIC is not supported by kernel\n");
                return -ENOSYS;
            }

            c->eax |= HV_X64_MSR_SYNIC_AVAILABLE;
            env->msr_hv_synic_version = HV_SYNIC_VERSION_1;
            for (sint = 0; sint < ARRAY_SIZE(env->msr_hv_synic_sint); sint++) {
                env->msr_hv_synic_sint[sint] = HV_SYNIC_SINT_MASKED;
            }
        }
636 637 638 639 640 641 642
        if (cpu->hyperv_stimer) {
            if (!has_msr_hv_stimer) {
                fprintf(stderr, "Hyper-V timers aren't supported by kernel\n");
                return -ENOSYS;
            }
            c->eax |= HV_X64_MSR_SYNTIMER_AVAILABLE;
        }
643 644
        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_ENLIGHTMENT_INFO;
645
        if (cpu->hyperv_relaxed_timing) {
646 647
            c->eax |= HV_X64_RELAXED_TIMING_RECOMMENDED;
        }
648
        if (has_msr_hv_vapic) {
649 650
            c->eax |= HV_X64_APIC_ACCESS_RECOMMENDED;
        }
651
        c->ebx = cpu->hyperv_spinlock_attempts;
652 653 654 655 656 657

        c = &cpuid_data.entries[cpuid_i++];
        c->function = HYPERV_CPUID_IMPLEMENT_LIMITS;
        c->eax = 0x40;
        c->ebx = 0x40;

658
        kvm_base = KVM_CPUID_SIGNATURE_NEXT;
659
        has_msr_hv_hypercall = true;
660 661
    }

662 663 664 665
    if (cpu->expose_kvm) {
        memcpy(signature, "KVMKVMKVM\0\0\0", 12);
        c = &cpuid_data.entries[cpuid_i++];
        c->function = KVM_CPUID_SIGNATURE | kvm_base;
666
        c->eax = KVM_CPUID_FEATURES | kvm_base;
667 668 669
        c->ebx = signature[0];
        c->ecx = signature[1];
        c->edx = signature[2];
670

671 672 673
        c = &cpuid_data.entries[cpuid_i++];
        c->function = KVM_CPUID_FEATURES | kvm_base;
        c->eax = env->features[FEAT_KVM];
674

675
        has_msr_async_pf_en = c->eax & (1 << KVM_FEATURE_ASYNC_PF);
G
Gleb Natapov 已提交
676

677
        has_msr_pv_eoi_en = c->eax & (1 << KVM_FEATURE_PV_EOI);
M
Michael S. Tsirkin 已提交
678

679 680
        has_msr_kvm_steal_time = c->eax & (1 << KVM_FEATURE_STEAL_TIME);
    }
681

682
    cpu_x86_cpuid(env, 0, 0, &limit, &unused, &unused, &unused);
A
aliguori 已提交
683 684

    for (i = 0; i <= limit; i++) {
685 686 687 688
        if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
            fprintf(stderr, "unsupported level value: 0x%x\n", limit);
            abort();
        }
G
Gleb Natapov 已提交
689
        c = &cpuid_data.entries[cpuid_i++];
690 691

        switch (i) {
692 693 694 695 696
        case 2: {
            /* Keep reading function 2 till all the input is received */
            int times;

            c->function = i;
697 698 699 700
            c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC |
                       KVM_CPUID_FLAG_STATE_READ_NEXT;
            cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
            times = c->eax & 0xff;
701 702

            for (j = 1; j < times; ++j) {
703 704 705 706 707
                if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
                    fprintf(stderr, "cpuid_data is full, no space for "
                            "cpuid(eax:2):eax & 0xf = 0x%x\n", times);
                    abort();
                }
708
                c = &cpuid_data.entries[cpuid_i++];
709
                c->function = i;
710 711
                c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC;
                cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
712 713 714
            }
            break;
        }
715 716 717 718
        case 4:
        case 0xb:
        case 0xd:
            for (j = 0; ; j++) {
719 720 721
                if (i == 0xd && j == 64) {
                    break;
                }
722 723 724
                c->function = i;
                c->flags = KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
                c->index = j;
725
                cpu_x86_cpuid(env, i, j, &c->eax, &c->ebx, &c->ecx, &c->edx);
726

727
                if (i == 4 && c->eax == 0) {
728
                    break;
729 730
                }
                if (i == 0xb && !(c->ecx & 0xff00)) {
731
                    break;
732 733
                }
                if (i == 0xd && c->eax == 0) {
734
                    continue;
735
                }
736 737 738 739 740
                if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
                    fprintf(stderr, "cpuid_data is full, no space for "
                            "cpuid(eax:0x%x,ecx:0x%x)\n", i, j);
                    abort();
                }
741
                c = &cpuid_data.entries[cpuid_i++];
742 743 744 745
            }
            break;
        default:
            c->function = i;
746 747
            c->flags = 0;
            cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
748 749
            break;
        }
A
aliguori 已提交
750
    }
P
Paolo Bonzini 已提交
751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769

    if (limit >= 0x0a) {
        uint32_t ver;

        cpu_x86_cpuid(env, 0x0a, 0, &ver, &unused, &unused, &unused);
        if ((ver & 0xff) > 0) {
            has_msr_architectural_pmu = true;
            num_architectural_pmu_counters = (ver & 0xff00) >> 8;

            /* Shouldn't be more than 32, since that's the number of bits
             * available in EBX to tell us _which_ counters are available.
             * Play it safe.
             */
            if (num_architectural_pmu_counters > MAX_GP_COUNTERS) {
                num_architectural_pmu_counters = MAX_GP_COUNTERS;
            }
        }
    }

770
    cpu_x86_cpuid(env, 0x80000000, 0, &limit, &unused, &unused, &unused);
A
aliguori 已提交
771 772

    for (i = 0x80000000; i <= limit; i++) {
773 774 775 776
        if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
            fprintf(stderr, "unsupported xlevel value: 0x%x\n", limit);
            abort();
        }
G
Gleb Natapov 已提交
777
        c = &cpuid_data.entries[cpuid_i++];
A
aliguori 已提交
778 779

        c->function = i;
780 781
        c->flags = 0;
        cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
A
aliguori 已提交
782 783
    }

784 785 786 787 788
    /* Call Centaur's CPUID instructions they are supported. */
    if (env->cpuid_xlevel2 > 0) {
        cpu_x86_cpuid(env, 0xC0000000, 0, &limit, &unused, &unused, &unused);

        for (i = 0xC0000000; i <= limit; i++) {
789 790 791 792
            if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
                fprintf(stderr, "unsupported xlevel2 value: 0x%x\n", limit);
                abort();
            }
793 794 795 796 797 798 799 800
            c = &cpuid_data.entries[cpuid_i++];

            c->function = i;
            c->flags = 0;
            cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
        }
    }

A
aliguori 已提交
801 802
    cpuid_data.cpuid.nent = cpuid_i;

M
Marcelo Tosatti 已提交
803
    if (((env->cpuid_version >> 8)&0xF) >= 6
804
        && (env->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
805
           (CPUID_MCE | CPUID_MCA)
806
        && kvm_check_extension(cs->kvm_state, KVM_CAP_MCE) > 0) {
807
        uint64_t mcg_cap, unsupported_caps;
M
Marcelo Tosatti 已提交
808
        int banks;
J
Jan Kiszka 已提交
809
        int ret;
M
Marcelo Tosatti 已提交
810

811
        ret = kvm_get_mce_cap_supported(cs->kvm_state, &mcg_cap, &banks);
812 813 814
        if (ret < 0) {
            fprintf(stderr, "kvm_get_mce_cap_supported: %s", strerror(-ret));
            return ret;
M
Marcelo Tosatti 已提交
815
        }
816

817
        if (banks < (env->mcg_cap & MCG_CAP_BANKS_MASK)) {
818
            error_report("kvm: Unsupported MCE bank count (QEMU = %d, KVM = %d)",
819
                         (int)(env->mcg_cap & MCG_CAP_BANKS_MASK), banks);
820
            return -ENOTSUP;
821
        }
822

823 824 825 826 827 828
        unsupported_caps = env->mcg_cap & ~(mcg_cap | MCG_CAP_BANKS_MASK);
        if (unsupported_caps) {
            error_report("warning: Unsupported MCG_CAP bits: 0x%" PRIx64,
                         unsupported_caps);
        }

829 830
        env->mcg_cap &= mcg_cap | MCG_CAP_BANKS_MASK;
        ret = kvm_vcpu_ioctl(cs, KVM_X86_SETUP_MCE, &env->mcg_cap);
831 832 833 834
        if (ret < 0) {
            fprintf(stderr, "KVM_X86_SETUP_MCE: %s", strerror(-ret));
            return ret;
        }
M
Marcelo Tosatti 已提交
835 836
    }

837 838
    qemu_add_vm_change_state_handler(cpu_update_state, env);

839 840 841 842 843 844
    c = cpuid_find_entry(&cpuid_data.cpuid, 1, 0);
    if (c) {
        has_msr_feature_control = !!(c->ecx & CPUID_EXT_VMX) ||
                                  !!(c->ecx & CPUID_EXT_SMX);
    }

845 846 847 848 849 850 851 852 853 854 855
    c = cpuid_find_entry(&cpuid_data.cpuid, 0x80000007, 0);
    if (c && (c->edx & 1<<8) && invtsc_mig_blocker == NULL) {
        /* for migration */
        error_setg(&invtsc_mig_blocker,
                   "State blocked by non-migratable CPU device"
                   " (invtsc flag)");
        migrate_add_blocker(invtsc_mig_blocker);
        /* for savevm */
        vmstate_x86_cpu.unmigratable = 1;
    }

856
    cpuid_data.cpuid.padding = 0;
857
    r = kvm_vcpu_ioctl(cs, KVM_SET_CPUID2, &cpuid_data);
858 859 860
    if (r) {
        return r;
    }
861

862
    r = kvm_check_extension(cs->kvm_state, KVM_CAP_TSC_CONTROL);
863
    if (r && env->tsc_khz) {
864
        r = kvm_vcpu_ioctl(cs, KVM_SET_TSC_KHZ, env->tsc_khz);
865 866 867 868 869 870
        if (r < 0) {
            fprintf(stderr, "KVM_SET_TSC_KHZ failed\n");
            return r;
        }
    }

871
    if (has_xsave) {
872 873 874
        env->kvm_xsave_buf = qemu_memalign(4096, sizeof(struct kvm_xsave));
    }

875 876 877 878
    if (env->features[FEAT_1_EDX] & CPUID_MTRR) {
        has_msr_mtrr = true;
    }

879
    return 0;
A
aliguori 已提交
880 881
}

882
void kvm_arch_reset_vcpu(X86CPU *cpu)
J
Jan Kiszka 已提交
883
{
A
Andreas Färber 已提交
884
    CPUX86State *env = &cpu->env;
885

886
    env->exception_injected = -1;
887
    env->interrupt_injected = -1;
J
Jan Kiszka 已提交
888
    env->xcr0 = 1;
M
Marcelo Tosatti 已提交
889
    if (kvm_irqchip_in_kernel()) {
890
        env->mp_state = cpu_is_bsp(cpu) ? KVM_MP_STATE_RUNNABLE :
M
Marcelo Tosatti 已提交
891 892 893 894
                                          KVM_MP_STATE_UNINITIALIZED;
    } else {
        env->mp_state = KVM_MP_STATE_RUNNABLE;
    }
J
Jan Kiszka 已提交
895 896
}

897 898 899 900 901 902 903 904 905 906
void kvm_arch_do_init_vcpu(X86CPU *cpu)
{
    CPUX86State *env = &cpu->env;

    /* APs get directly into wait-for-SIPI state.  */
    if (env->mp_state == KVM_MP_STATE_UNINITIALIZED) {
        env->mp_state = KVM_MP_STATE_INIT_RECEIVED;
    }
}

907
static int kvm_get_supported_msrs(KVMState *s)
A
aliguori 已提交
908
{
M
Marcelo Tosatti 已提交
909
    static int kvm_supported_msrs;
910
    int ret = 0;
A
aliguori 已提交
911 912

    /* first time */
M
Marcelo Tosatti 已提交
913
    if (kvm_supported_msrs == 0) {
A
aliguori 已提交
914 915
        struct kvm_msr_list msr_list, *kvm_msr_list;

M
Marcelo Tosatti 已提交
916
        kvm_supported_msrs = -1;
A
aliguori 已提交
917 918 919

        /* Obtain MSR list from KVM.  These are the MSRs that we must
         * save/restore */
A
aliguori 已提交
920
        msr_list.nmsrs = 0;
921
        ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, &msr_list);
922
        if (ret < 0 && ret != -E2BIG) {
923
            return ret;
924
        }
925 926
        /* Old kernel modules had a bug and could write beyond the provided
           memory. Allocate at least a safe amount of 1K. */
927
        kvm_msr_list = g_malloc0(MAX(1024, sizeof(msr_list) +
928 929
                                              msr_list.nmsrs *
                                              sizeof(msr_list.indices[0])));
A
aliguori 已提交
930

931
        kvm_msr_list->nmsrs = msr_list.nmsrs;
932
        ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, kvm_msr_list);
A
aliguori 已提交
933 934 935 936 937
        if (ret >= 0) {
            int i;

            for (i = 0; i < kvm_msr_list->nmsrs; i++) {
                if (kvm_msr_list->indices[i] == MSR_STAR) {
938
                    has_msr_star = true;
M
Marcelo Tosatti 已提交
939 940 941
                    continue;
                }
                if (kvm_msr_list->indices[i] == MSR_VM_HSAVE_PA) {
942
                    has_msr_hsave_pa = true;
M
Marcelo Tosatti 已提交
943
                    continue;
A
aliguori 已提交
944
                }
945 946 947 948
                if (kvm_msr_list->indices[i] == MSR_TSC_AUX) {
                    has_msr_tsc_aux = true;
                    continue;
                }
949 950 951 952
                if (kvm_msr_list->indices[i] == MSR_TSC_ADJUST) {
                    has_msr_tsc_adjust = true;
                    continue;
                }
953 954 955 956
                if (kvm_msr_list->indices[i] == MSR_IA32_TSCDEADLINE) {
                    has_msr_tsc_deadline = true;
                    continue;
                }
957 958 959 960
                if (kvm_msr_list->indices[i] == MSR_IA32_SMBASE) {
                    has_msr_smbase = true;
                    continue;
                }
A
Avi Kivity 已提交
961 962 963 964
                if (kvm_msr_list->indices[i] == MSR_IA32_MISC_ENABLE) {
                    has_msr_misc_enable = true;
                    continue;
                }
L
Liu Jinsong 已提交
965 966 967 968
                if (kvm_msr_list->indices[i] == MSR_IA32_BNDCFGS) {
                    has_msr_bndcfgs = true;
                    continue;
                }
969 970 971 972
                if (kvm_msr_list->indices[i] == MSR_IA32_XSS) {
                    has_msr_xss = true;
                    continue;
                }
973 974 975 976
                if (kvm_msr_list->indices[i] == HV_X64_MSR_CRASH_CTL) {
                    has_msr_hv_crash = true;
                    continue;
                }
977 978 979 980
                if (kvm_msr_list->indices[i] == HV_X64_MSR_RESET) {
                    has_msr_hv_reset = true;
                    continue;
                }
981 982 983 984
                if (kvm_msr_list->indices[i] == HV_X64_MSR_VP_INDEX) {
                    has_msr_hv_vpindex = true;
                    continue;
                }
985 986 987 988
                if (kvm_msr_list->indices[i] == HV_X64_MSR_VP_RUNTIME) {
                    has_msr_hv_runtime = true;
                    continue;
                }
989 990 991 992
                if (kvm_msr_list->indices[i] == HV_X64_MSR_SCONTROL) {
                    has_msr_hv_synic = true;
                    continue;
                }
993 994 995 996
                if (kvm_msr_list->indices[i] == HV_X64_MSR_STIMER0_CONFIG) {
                    has_msr_hv_stimer = true;
                    continue;
                }
A
aliguori 已提交
997 998 999
            }
        }

1000
        g_free(kvm_msr_list);
A
aliguori 已提交
1001 1002
    }

1003
    return ret;
A
aliguori 已提交
1004 1005
}

1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
static Notifier smram_machine_done;
static KVMMemoryListener smram_listener;
static AddressSpace smram_address_space;
static MemoryRegion smram_as_root;
static MemoryRegion smram_as_mem;

static void register_smram_listener(Notifier *n, void *unused)
{
    MemoryRegion *smram =
        (MemoryRegion *) object_resolve_path("/machine/smram", NULL);

    /* Outer container... */
    memory_region_init(&smram_as_root, OBJECT(kvm_state), "mem-container-smram", ~0ull);
    memory_region_set_enabled(&smram_as_root, true);

    /* ... with two regions inside: normal system memory with low
     * priority, and...
     */
    memory_region_init_alias(&smram_as_mem, OBJECT(kvm_state), "mem-smram",
                             get_system_memory(), 0, ~0ull);
    memory_region_add_subregion_overlap(&smram_as_root, 0, &smram_as_mem, 0);
    memory_region_set_enabled(&smram_as_mem, true);

    if (smram) {
        /* ... SMRAM with higher priority */
        memory_region_add_subregion_overlap(&smram_as_root, 0, smram, 10);
        memory_region_set_enabled(smram, true);
    }

    address_space_init(&smram_address_space, &smram_as_root, "KVM-SMRAM");
    kvm_memory_listener_register(kvm_state, &smram_listener,
                                 &smram_address_space, 1);
}

1040
int kvm_arch_init(MachineState *ms, KVMState *s)
1041
{
1042
    uint64_t identity_base = 0xfffbc000;
J
Jan Kiszka 已提交
1043
    uint64_t shadow_mem;
1044
    int ret;
1045
    struct utsname utsname;
1046

1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058
#ifdef KVM_CAP_XSAVE
    has_xsave = kvm_check_extension(s, KVM_CAP_XSAVE);
#endif

#ifdef KVM_CAP_XCRS
    has_xcrs = kvm_check_extension(s, KVM_CAP_XCRS);
#endif

#ifdef KVM_CAP_PIT_STATE2
    has_pit_state2 = kvm_check_extension(s, KVM_CAP_PIT_STATE2);
#endif

1059
    ret = kvm_get_supported_msrs(s);
1060 1061 1062
    if (ret < 0) {
        return ret;
    }
1063 1064 1065 1066

    uname(&utsname);
    lm_capable_kernel = strcmp(utsname.machine, "x86_64") == 0;

J
Jes Sorensen 已提交
1067
    /*
1068 1069 1070 1071 1072 1073 1074 1075 1076
     * On older Intel CPUs, KVM uses vm86 mode to emulate 16-bit code directly.
     * In order to use vm86 mode, an EPT identity map and a TSS  are needed.
     * Since these must be part of guest physical memory, we need to allocate
     * them, both by setting their start addresses in the kernel and by
     * creating a corresponding e820 entry. We need 4 pages before the BIOS.
     *
     * Older KVM versions may not support setting the identity map base. In
     * that case we need to stick with the default, i.e. a 256K maximum BIOS
     * size.
J
Jes Sorensen 已提交
1077
     */
1078 1079 1080 1081 1082 1083 1084 1085
    if (kvm_check_extension(s, KVM_CAP_SET_IDENTITY_MAP_ADDR)) {
        /* Allows up to 16M BIOSes. */
        identity_base = 0xfeffc000;

        ret = kvm_vm_ioctl(s, KVM_SET_IDENTITY_MAP_ADDR, &identity_base);
        if (ret < 0) {
            return ret;
        }
J
Jes Sorensen 已提交
1086
    }
1087

1088 1089
    /* Set TSS base one page after EPT identity map. */
    ret = kvm_vm_ioctl(s, KVM_SET_TSS_ADDR, identity_base + 0x1000);
1090 1091 1092 1093
    if (ret < 0) {
        return ret;
    }

1094 1095
    /* Tell fw_cfg to notify the BIOS to reserve the range. */
    ret = e820_add_entry(identity_base, 0x4000, E820_RESERVED);
1096
    if (ret < 0) {
1097
        fprintf(stderr, "e820_add_entry() table is full\n");
1098 1099
        return ret;
    }
1100
    qemu_register_reset(kvm_unpoison_all, NULL);
1101

1102
    shadow_mem = machine_kvm_shadow_mem(ms);
1103 1104 1105 1106 1107
    if (shadow_mem != -1) {
        shadow_mem /= 4096;
        ret = kvm_vm_ioctl(s, KVM_SET_NR_MMU_PAGES, shadow_mem);
        if (ret < 0) {
            return ret;
J
Jan Kiszka 已提交
1108 1109
        }
    }
1110 1111 1112 1113 1114

    if (kvm_check_extension(s, KVM_CAP_X86_SMM)) {
        smram_machine_done.notify = register_smram_listener;
        qemu_add_machine_init_done_notifier(&smram_machine_done);
    }
1115
    return 0;
A
aliguori 已提交
1116
}
1117

A
aliguori 已提交
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
static void set_v8086_seg(struct kvm_segment *lhs, const SegmentCache *rhs)
{
    lhs->selector = rhs->selector;
    lhs->base = rhs->base;
    lhs->limit = rhs->limit;
    lhs->type = 3;
    lhs->present = 1;
    lhs->dpl = 3;
    lhs->db = 0;
    lhs->s = 1;
    lhs->l = 0;
    lhs->g = 0;
    lhs->avl = 0;
    lhs->unusable = 0;
}

static void set_seg(struct kvm_segment *lhs, const SegmentCache *rhs)
{
    unsigned flags = rhs->flags;
    lhs->selector = rhs->selector;
    lhs->base = rhs->base;
    lhs->limit = rhs->limit;
    lhs->type = (flags >> DESC_TYPE_SHIFT) & 15;
    lhs->present = (flags & DESC_P_MASK) != 0;
1142
    lhs->dpl = (flags >> DESC_DPL_SHIFT) & 3;
A
aliguori 已提交
1143 1144 1145 1146 1147
    lhs->db = (flags >> DESC_B_SHIFT) & 1;
    lhs->s = (flags & DESC_S_MASK) != 0;
    lhs->l = (flags >> DESC_L_SHIFT) & 1;
    lhs->g = (flags & DESC_G_MASK) != 0;
    lhs->avl = (flags & DESC_AVL_MASK) != 0;
1148
    lhs->unusable = !lhs->present;
1149
    lhs->padding = 0;
A
aliguori 已提交
1150 1151 1152 1153 1154 1155 1156
}

static void get_seg(SegmentCache *lhs, const struct kvm_segment *rhs)
{
    lhs->selector = rhs->selector;
    lhs->base = rhs->base;
    lhs->limit = rhs->limit;
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
    if (rhs->unusable) {
        lhs->flags = 0;
    } else {
        lhs->flags = (rhs->type << DESC_TYPE_SHIFT) |
                     (rhs->present * DESC_P_MASK) |
                     (rhs->dpl << DESC_DPL_SHIFT) |
                     (rhs->db << DESC_B_SHIFT) |
                     (rhs->s * DESC_S_MASK) |
                     (rhs->l << DESC_L_SHIFT) |
                     (rhs->g * DESC_G_MASK) |
                     (rhs->avl * DESC_AVL_MASK);
    }
A
aliguori 已提交
1169 1170 1171 1172
}

static void kvm_getput_reg(__u64 *kvm_reg, target_ulong *qemu_reg, int set)
{
1173
    if (set) {
A
aliguori 已提交
1174
        *kvm_reg = *qemu_reg;
1175
    } else {
A
aliguori 已提交
1176
        *qemu_reg = *kvm_reg;
1177
    }
A
aliguori 已提交
1178 1179
}

1180
static int kvm_getput_regs(X86CPU *cpu, int set)
A
aliguori 已提交
1181
{
1182
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1183 1184 1185 1186
    struct kvm_regs regs;
    int ret = 0;

    if (!set) {
1187
        ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_REGS, &regs);
1188
        if (ret < 0) {
A
aliguori 已提交
1189
            return ret;
1190
        }
A
aliguori 已提交
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
    }

    kvm_getput_reg(&regs.rax, &env->regs[R_EAX], set);
    kvm_getput_reg(&regs.rbx, &env->regs[R_EBX], set);
    kvm_getput_reg(&regs.rcx, &env->regs[R_ECX], set);
    kvm_getput_reg(&regs.rdx, &env->regs[R_EDX], set);
    kvm_getput_reg(&regs.rsi, &env->regs[R_ESI], set);
    kvm_getput_reg(&regs.rdi, &env->regs[R_EDI], set);
    kvm_getput_reg(&regs.rsp, &env->regs[R_ESP], set);
    kvm_getput_reg(&regs.rbp, &env->regs[R_EBP], set);
#ifdef TARGET_X86_64
    kvm_getput_reg(&regs.r8, &env->regs[8], set);
    kvm_getput_reg(&regs.r9, &env->regs[9], set);
    kvm_getput_reg(&regs.r10, &env->regs[10], set);
    kvm_getput_reg(&regs.r11, &env->regs[11], set);
    kvm_getput_reg(&regs.r12, &env->regs[12], set);
    kvm_getput_reg(&regs.r13, &env->regs[13], set);
    kvm_getput_reg(&regs.r14, &env->regs[14], set);
    kvm_getput_reg(&regs.r15, &env->regs[15], set);
#endif

    kvm_getput_reg(&regs.rflags, &env->eflags, set);
    kvm_getput_reg(&regs.rip, &env->eip, set);

1215
    if (set) {
1216
        ret = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_REGS, &regs);
1217
    }
A
aliguori 已提交
1218 1219 1220 1221

    return ret;
}

1222
static int kvm_put_fpu(X86CPU *cpu)
A
aliguori 已提交
1223
{
1224
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1225 1226 1227 1228 1229 1230 1231
    struct kvm_fpu fpu;
    int i;

    memset(&fpu, 0, sizeof fpu);
    fpu.fsw = env->fpus & ~(7 << 11);
    fpu.fsw |= (env->fpstt & 7) << 11;
    fpu.fcw = env->fpuc;
1232 1233 1234
    fpu.last_opcode = env->fpop;
    fpu.last_ip = env->fpip;
    fpu.last_dp = env->fpdp;
1235 1236 1237
    for (i = 0; i < 8; ++i) {
        fpu.ftwx |= (!env->fptags[i]) << i;
    }
A
aliguori 已提交
1238
    memcpy(fpu.fpr, env->fpregs, sizeof env->fpregs);
1239
    for (i = 0; i < CPU_NB_REGS; i++) {
1240 1241
        stq_p(&fpu.xmm[i][0], env->xmm_regs[i].ZMM_Q(0));
        stq_p(&fpu.xmm[i][8], env->xmm_regs[i].ZMM_Q(1));
1242
    }
A
aliguori 已提交
1243 1244
    fpu.mxcsr = env->mxcsr;

1245
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_FPU, &fpu);
A
aliguori 已提交
1246 1247
}

1248 1249
#define XSAVE_FCW_FSW     0
#define XSAVE_FTW_FOP     1
1250 1251 1252 1253 1254 1255 1256
#define XSAVE_CWD_RIP     2
#define XSAVE_CWD_RDP     4
#define XSAVE_MXCSR       6
#define XSAVE_ST_SPACE    8
#define XSAVE_XMM_SPACE   40
#define XSAVE_XSTATE_BV   128
#define XSAVE_YMMH_SPACE  144
L
Liu Jinsong 已提交
1257 1258
#define XSAVE_BNDREGS     240
#define XSAVE_BNDCSR      256
C
Chao Peng 已提交
1259 1260 1261
#define XSAVE_OPMASK      272
#define XSAVE_ZMM_Hi256   288
#define XSAVE_Hi16_ZMM    416
1262

1263
static int kvm_put_xsave(X86CPU *cpu)
1264
{
1265
    CPUX86State *env = &cpu->env;
1266
    struct kvm_xsave* xsave = env->kvm_xsave_buf;
1267
    uint16_t cwd, swd, twd;
1268
    uint8_t *xmm, *ymmh, *zmmh;
1269
    int i, r;
1270

1271
    if (!has_xsave) {
1272
        return kvm_put_fpu(cpu);
1273
    }
1274 1275

    memset(xsave, 0, sizeof(struct kvm_xsave));
B
Blue Swirl 已提交
1276
    twd = 0;
1277 1278 1279
    swd = env->fpus & ~(7 << 11);
    swd |= (env->fpstt & 7) << 11;
    cwd = env->fpuc;
1280
    for (i = 0; i < 8; ++i) {
1281
        twd |= (!env->fptags[i]) << i;
1282
    }
1283 1284
    xsave->region[XSAVE_FCW_FSW] = (uint32_t)(swd << 16) + cwd;
    xsave->region[XSAVE_FTW_FOP] = (uint32_t)(env->fpop << 16) + twd;
1285 1286
    memcpy(&xsave->region[XSAVE_CWD_RIP], &env->fpip, sizeof(env->fpip));
    memcpy(&xsave->region[XSAVE_CWD_RDP], &env->fpdp, sizeof(env->fpdp));
1287 1288 1289 1290
    memcpy(&xsave->region[XSAVE_ST_SPACE], env->fpregs,
            sizeof env->fpregs);
    xsave->region[XSAVE_MXCSR] = env->mxcsr;
    *(uint64_t *)&xsave->region[XSAVE_XSTATE_BV] = env->xstate_bv;
L
Liu Jinsong 已提交
1291 1292 1293 1294
    memcpy(&xsave->region[XSAVE_BNDREGS], env->bnd_regs,
            sizeof env->bnd_regs);
    memcpy(&xsave->region[XSAVE_BNDCSR], &env->bndcs_regs,
            sizeof(env->bndcs_regs));
C
Chao Peng 已提交
1295 1296
    memcpy(&xsave->region[XSAVE_OPMASK], env->opmask_regs,
            sizeof env->opmask_regs);
1297 1298

    xmm = (uint8_t *)&xsave->region[XSAVE_XMM_SPACE];
1299 1300 1301
    ymmh = (uint8_t *)&xsave->region[XSAVE_YMMH_SPACE];
    zmmh = (uint8_t *)&xsave->region[XSAVE_ZMM_Hi256];
    for (i = 0; i < CPU_NB_REGS; i++, xmm += 16, ymmh += 16, zmmh += 32) {
1302 1303 1304 1305 1306 1307 1308 1309
        stq_p(xmm,     env->xmm_regs[i].ZMM_Q(0));
        stq_p(xmm+8,   env->xmm_regs[i].ZMM_Q(1));
        stq_p(ymmh,    env->xmm_regs[i].ZMM_Q(2));
        stq_p(ymmh+8,  env->xmm_regs[i].ZMM_Q(3));
        stq_p(zmmh,    env->xmm_regs[i].ZMM_Q(4));
        stq_p(zmmh+8,  env->xmm_regs[i].ZMM_Q(5));
        stq_p(zmmh+16, env->xmm_regs[i].ZMM_Q(6));
        stq_p(zmmh+24, env->xmm_regs[i].ZMM_Q(7));
1310 1311
    }

C
Chao Peng 已提交
1312
#ifdef TARGET_X86_64
1313 1314
    memcpy(&xsave->region[XSAVE_Hi16_ZMM], &env->xmm_regs[16],
            16 * sizeof env->xmm_regs[16]);
C
Chao Peng 已提交
1315
#endif
1316
    r = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_XSAVE, xsave);
1317
    return r;
1318 1319
}

1320
static int kvm_put_xcrs(X86CPU *cpu)
1321
{
1322
    CPUX86State *env = &cpu->env;
1323
    struct kvm_xcrs xcrs = {};
1324

1325
    if (!has_xcrs) {
1326
        return 0;
1327
    }
1328 1329 1330 1331 1332

    xcrs.nr_xcrs = 1;
    xcrs.flags = 0;
    xcrs.xcrs[0].xcr = 0;
    xcrs.xcrs[0].value = env->xcr0;
1333
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_XCRS, &xcrs);
1334 1335
}

1336
static int kvm_put_sregs(X86CPU *cpu)
A
aliguori 已提交
1337
{
1338
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1339 1340
    struct kvm_sregs sregs;

1341 1342 1343 1344 1345
    memset(sregs.interrupt_bitmap, 0, sizeof(sregs.interrupt_bitmap));
    if (env->interrupt_injected >= 0) {
        sregs.interrupt_bitmap[env->interrupt_injected / 64] |=
                (uint64_t)1 << (env->interrupt_injected % 64);
    }
A
aliguori 已提交
1346 1347

    if ((env->eflags & VM_MASK)) {
1348 1349 1350 1351 1352 1353
        set_v8086_seg(&sregs.cs, &env->segs[R_CS]);
        set_v8086_seg(&sregs.ds, &env->segs[R_DS]);
        set_v8086_seg(&sregs.es, &env->segs[R_ES]);
        set_v8086_seg(&sregs.fs, &env->segs[R_FS]);
        set_v8086_seg(&sregs.gs, &env->segs[R_GS]);
        set_v8086_seg(&sregs.ss, &env->segs[R_SS]);
A
aliguori 已提交
1354
    } else {
1355 1356 1357 1358 1359 1360
        set_seg(&sregs.cs, &env->segs[R_CS]);
        set_seg(&sregs.ds, &env->segs[R_DS]);
        set_seg(&sregs.es, &env->segs[R_ES]);
        set_seg(&sregs.fs, &env->segs[R_FS]);
        set_seg(&sregs.gs, &env->segs[R_GS]);
        set_seg(&sregs.ss, &env->segs[R_SS]);
A
aliguori 已提交
1361 1362 1363 1364 1365 1366 1367
    }

    set_seg(&sregs.tr, &env->tr);
    set_seg(&sregs.ldt, &env->ldt);

    sregs.idt.limit = env->idt.limit;
    sregs.idt.base = env->idt.base;
1368
    memset(sregs.idt.padding, 0, sizeof sregs.idt.padding);
A
aliguori 已提交
1369 1370
    sregs.gdt.limit = env->gdt.limit;
    sregs.gdt.base = env->gdt.base;
1371
    memset(sregs.gdt.padding, 0, sizeof sregs.gdt.padding);
A
aliguori 已提交
1372 1373 1374 1375 1376 1377

    sregs.cr0 = env->cr[0];
    sregs.cr2 = env->cr[2];
    sregs.cr3 = env->cr[3];
    sregs.cr4 = env->cr[4];

1378 1379
    sregs.cr8 = cpu_get_apic_tpr(cpu->apic_state);
    sregs.apic_base = cpu_get_apic_base(cpu->apic_state);
A
aliguori 已提交
1380 1381 1382

    sregs.efer = env->efer;

1383
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_SREGS, &sregs);
A
aliguori 已提交
1384 1385 1386 1387 1388 1389
}

static void kvm_msr_entry_set(struct kvm_msr_entry *entry,
                              uint32_t index, uint64_t value)
{
    entry->index = index;
1390
    entry->reserved = 0;
A
aliguori 已提交
1391 1392 1393
    entry->data = value;
}

1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
static int kvm_put_tscdeadline_msr(X86CPU *cpu)
{
    CPUX86State *env = &cpu->env;
    struct {
        struct kvm_msrs info;
        struct kvm_msr_entry entries[1];
    } msr_data;
    struct kvm_msr_entry *msrs = msr_data.entries;

    if (!has_msr_tsc_deadline) {
        return 0;
    }

    kvm_msr_entry_set(&msrs[0], MSR_IA32_TSCDEADLINE, env->tsc_deadline);

1409 1410 1411
    msr_data.info = (struct kvm_msrs) {
        .nmsrs = 1,
    };
1412 1413 1414 1415

    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, &msr_data);
}

1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
/*
 * Provide a separate write service for the feature control MSR in order to
 * kick the VCPU out of VMXON or even guest mode on reset. This has to be done
 * before writing any other state because forcibly leaving nested mode
 * invalidates the VCPU state.
 */
static int kvm_put_msr_feature_control(X86CPU *cpu)
{
    struct {
        struct kvm_msrs info;
        struct kvm_msr_entry entry;
    } msr_data;

    kvm_msr_entry_set(&msr_data.entry, MSR_IA32_FEATURE_CONTROL,
                      cpu->env.msr_ia32_feature_control);
1431 1432 1433 1434 1435

    msr_data.info = (struct kvm_msrs) {
        .nmsrs = 1,
    };

1436 1437 1438
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, &msr_data);
}

1439
static int kvm_put_msrs(X86CPU *cpu, int level)
A
aliguori 已提交
1440
{
1441
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1442 1443
    struct {
        struct kvm_msrs info;
1444
        struct kvm_msr_entry entries[150];
A
aliguori 已提交
1445 1446
    } msr_data;
    struct kvm_msr_entry *msrs = msr_data.entries;
P
Paolo Bonzini 已提交
1447
    int n = 0, i;
A
aliguori 已提交
1448 1449 1450 1451

    kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_CS, env->sysenter_cs);
    kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_ESP, env->sysenter_esp);
    kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_EIP, env->sysenter_eip);
1452
    kvm_msr_entry_set(&msrs[n++], MSR_PAT, env->pat);
1453
    if (has_msr_star) {
1454 1455
        kvm_msr_entry_set(&msrs[n++], MSR_STAR, env->star);
    }
1456
    if (has_msr_hsave_pa) {
M
Marcelo Tosatti 已提交
1457
        kvm_msr_entry_set(&msrs[n++], MSR_VM_HSAVE_PA, env->vm_hsave);
1458
    }
1459 1460 1461
    if (has_msr_tsc_aux) {
        kvm_msr_entry_set(&msrs[n++], MSR_TSC_AUX, env->tsc_aux);
    }
1462 1463 1464
    if (has_msr_tsc_adjust) {
        kvm_msr_entry_set(&msrs[n++], MSR_TSC_ADJUST, env->tsc_adjust);
    }
A
Avi Kivity 已提交
1465 1466 1467 1468
    if (has_msr_misc_enable) {
        kvm_msr_entry_set(&msrs[n++], MSR_IA32_MISC_ENABLE,
                          env->msr_ia32_misc_enable);
    }
1469 1470 1471
    if (has_msr_smbase) {
        kvm_msr_entry_set(&msrs[n++], MSR_IA32_SMBASE, env->smbase);
    }
1472 1473 1474
    if (has_msr_bndcfgs) {
        kvm_msr_entry_set(&msrs[n++], MSR_IA32_BNDCFGS, env->msr_bndcfgs);
    }
1475 1476 1477
    if (has_msr_xss) {
        kvm_msr_entry_set(&msrs[n++], MSR_IA32_XSS, env->xss);
    }
A
aliguori 已提交
1478
#ifdef TARGET_X86_64
1479 1480 1481 1482 1483 1484
    if (lm_capable_kernel) {
        kvm_msr_entry_set(&msrs[n++], MSR_CSTAR, env->cstar);
        kvm_msr_entry_set(&msrs[n++], MSR_KERNELGSBASE, env->kernelgsbase);
        kvm_msr_entry_set(&msrs[n++], MSR_FMASK, env->fmask);
        kvm_msr_entry_set(&msrs[n++], MSR_LSTAR, env->lstar);
    }
A
aliguori 已提交
1485
#endif
J
Jan Kiszka 已提交
1486
    /*
P
Paolo Bonzini 已提交
1487 1488
     * The following MSRs have side effects on the guest or are too heavy
     * for normal writeback. Limit them to reset or full state updates.
J
Jan Kiszka 已提交
1489 1490
     */
    if (level >= KVM_PUT_RESET_STATE) {
1491
        kvm_msr_entry_set(&msrs[n++], MSR_IA32_TSC, env->tsc);
1492 1493 1494
        kvm_msr_entry_set(&msrs[n++], MSR_KVM_SYSTEM_TIME,
                          env->system_time_msr);
        kvm_msr_entry_set(&msrs[n++], MSR_KVM_WALL_CLOCK, env->wall_clock_msr);
1495 1496 1497 1498
        if (has_msr_async_pf_en) {
            kvm_msr_entry_set(&msrs[n++], MSR_KVM_ASYNC_PF_EN,
                              env->async_pf_en_msr);
        }
M
Michael S. Tsirkin 已提交
1499 1500 1501 1502
        if (has_msr_pv_eoi_en) {
            kvm_msr_entry_set(&msrs[n++], MSR_KVM_PV_EOI_EN,
                              env->pv_eoi_en_msr);
        }
1503 1504 1505 1506
        if (has_msr_kvm_steal_time) {
            kvm_msr_entry_set(&msrs[n++], MSR_KVM_STEAL_TIME,
                              env->steal_time_msr);
        }
P
Paolo Bonzini 已提交
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
        if (has_msr_architectural_pmu) {
            /* Stop the counter.  */
            kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_FIXED_CTR_CTRL, 0);
            kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_CTRL, 0);

            /* Set the counter values.  */
            for (i = 0; i < MAX_FIXED_COUNTERS; i++) {
                kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_FIXED_CTR0 + i,
                                  env->msr_fixed_counters[i]);
            }
            for (i = 0; i < num_architectural_pmu_counters; i++) {
                kvm_msr_entry_set(&msrs[n++], MSR_P6_PERFCTR0 + i,
                                  env->msr_gp_counters[i]);
                kvm_msr_entry_set(&msrs[n++], MSR_P6_EVNTSEL0 + i,
                                  env->msr_gp_evtsel[i]);
            }
            kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_STATUS,
                              env->msr_global_status);
            kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_OVF_CTRL,
                              env->msr_global_ovf_ctrl);

            /* Now start the PMU.  */
            kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_FIXED_CTR_CTRL,
                              env->msr_fixed_ctr_ctrl);
            kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_CTRL,
                              env->msr_global_ctrl);
        }
1534
        if (has_msr_hv_hypercall) {
1535 1536 1537 1538
            kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_GUEST_OS_ID,
                              env->msr_hv_guest_os_id);
            kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_HYPERCALL,
                              env->msr_hv_hypercall);
1539
        }
1540
        if (has_msr_hv_vapic) {
1541 1542
            kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_APIC_ASSIST_PAGE,
                              env->msr_hv_vapic);
1543
        }
1544 1545 1546 1547
        if (has_msr_hv_tsc) {
            kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_REFERENCE_TSC,
                              env->msr_hv_tsc);
        }
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
        if (has_msr_hv_crash) {
            int j;

            for (j = 0; j < HV_X64_MSR_CRASH_PARAMS; j++)
                kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_CRASH_P0 + j,
                                  env->msr_hv_crash_params[j]);

            kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_CRASH_CTL,
                              HV_X64_MSR_CRASH_CTL_NOTIFY);
        }
1558 1559 1560 1561
        if (has_msr_hv_runtime) {
            kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_VP_RUNTIME,
                              env->msr_hv_runtime);
        }
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
        if (cpu->hyperv_synic) {
            int j;

            kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_SCONTROL,
                              env->msr_hv_synic_control);
            kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_SVERSION,
                              env->msr_hv_synic_version);
            kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_SIEFP,
                              env->msr_hv_synic_evt_page);
            kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_SIMP,
                              env->msr_hv_synic_msg_page);

            for (j = 0; j < ARRAY_SIZE(env->msr_hv_synic_sint); j++) {
                kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_SINT0 + j,
                                  env->msr_hv_synic_sint[j]);
            }
        }
1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
        if (has_msr_hv_stimer) {
            int j;

            for (j = 0; j < ARRAY_SIZE(env->msr_hv_stimer_config); j++) {
                kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_STIMER0_CONFIG + j*2,
                                env->msr_hv_stimer_config[j]);
            }

            for (j = 0; j < ARRAY_SIZE(env->msr_hv_stimer_count); j++) {
                kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_STIMER0_COUNT + j*2,
                                env->msr_hv_stimer_count[j]);
            }
        }
1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
        if (has_msr_mtrr) {
            kvm_msr_entry_set(&msrs[n++], MSR_MTRRdefType, env->mtrr_deftype);
            kvm_msr_entry_set(&msrs[n++],
                              MSR_MTRRfix64K_00000, env->mtrr_fixed[0]);
            kvm_msr_entry_set(&msrs[n++],
                              MSR_MTRRfix16K_80000, env->mtrr_fixed[1]);
            kvm_msr_entry_set(&msrs[n++],
                              MSR_MTRRfix16K_A0000, env->mtrr_fixed[2]);
            kvm_msr_entry_set(&msrs[n++],
                              MSR_MTRRfix4K_C0000, env->mtrr_fixed[3]);
            kvm_msr_entry_set(&msrs[n++],
                              MSR_MTRRfix4K_C8000, env->mtrr_fixed[4]);
            kvm_msr_entry_set(&msrs[n++],
                              MSR_MTRRfix4K_D0000, env->mtrr_fixed[5]);
            kvm_msr_entry_set(&msrs[n++],
                              MSR_MTRRfix4K_D8000, env->mtrr_fixed[6]);
            kvm_msr_entry_set(&msrs[n++],
                              MSR_MTRRfix4K_E0000, env->mtrr_fixed[7]);
            kvm_msr_entry_set(&msrs[n++],
                              MSR_MTRRfix4K_E8000, env->mtrr_fixed[8]);
            kvm_msr_entry_set(&msrs[n++],
                              MSR_MTRRfix4K_F0000, env->mtrr_fixed[9]);
            kvm_msr_entry_set(&msrs[n++],
                              MSR_MTRRfix4K_F8000, env->mtrr_fixed[10]);
            for (i = 0; i < MSR_MTRRcap_VCNT; i++) {
                kvm_msr_entry_set(&msrs[n++],
                                  MSR_MTRRphysBase(i), env->mtrr_var[i].base);
                kvm_msr_entry_set(&msrs[n++],
                                  MSR_MTRRphysMask(i), env->mtrr_var[i].mask);
            }
        }
1623 1624 1625

        /* Note: MSR_IA32_FEATURE_CONTROL is written separately, see
         *       kvm_put_msr_feature_control. */
1626
    }
1627
    if (env->mcg_cap) {
H
Hidetoshi Seto 已提交
1628
        int i;
1629

1630 1631 1632 1633
        kvm_msr_entry_set(&msrs[n++], MSR_MCG_STATUS, env->mcg_status);
        kvm_msr_entry_set(&msrs[n++], MSR_MCG_CTL, env->mcg_ctl);
        for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) {
            kvm_msr_entry_set(&msrs[n++], MSR_MC0_CTL + i, env->mce_banks[i]);
1634 1635
        }
    }
1636

1637 1638 1639
    msr_data.info = (struct kvm_msrs) {
        .nmsrs = n,
    };
A
aliguori 已提交
1640

1641
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, &msr_data);
A
aliguori 已提交
1642 1643 1644 1645

}


1646
static int kvm_get_fpu(X86CPU *cpu)
A
aliguori 已提交
1647
{
1648
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1649 1650 1651
    struct kvm_fpu fpu;
    int i, ret;

1652
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_FPU, &fpu);
1653
    if (ret < 0) {
A
aliguori 已提交
1654
        return ret;
1655
    }
A
aliguori 已提交
1656 1657 1658 1659

    env->fpstt = (fpu.fsw >> 11) & 7;
    env->fpus = fpu.fsw;
    env->fpuc = fpu.fcw;
1660 1661 1662
    env->fpop = fpu.last_opcode;
    env->fpip = fpu.last_ip;
    env->fpdp = fpu.last_dp;
1663 1664 1665
    for (i = 0; i < 8; ++i) {
        env->fptags[i] = !((fpu.ftwx >> i) & 1);
    }
A
aliguori 已提交
1666
    memcpy(env->fpregs, fpu.fpr, sizeof env->fpregs);
1667
    for (i = 0; i < CPU_NB_REGS; i++) {
1668 1669
        env->xmm_regs[i].ZMM_Q(0) = ldq_p(&fpu.xmm[i][0]);
        env->xmm_regs[i].ZMM_Q(1) = ldq_p(&fpu.xmm[i][8]);
1670
    }
A
aliguori 已提交
1671 1672 1673 1674 1675
    env->mxcsr = fpu.mxcsr;

    return 0;
}

1676
static int kvm_get_xsave(X86CPU *cpu)
1677
{
1678
    CPUX86State *env = &cpu->env;
1679
    struct kvm_xsave* xsave = env->kvm_xsave_buf;
1680
    int ret, i;
1681
    const uint8_t *xmm, *ymmh, *zmmh;
1682
    uint16_t cwd, swd, twd;
1683

1684
    if (!has_xsave) {
1685
        return kvm_get_fpu(cpu);
1686
    }
1687

1688
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_XSAVE, xsave);
1689
    if (ret < 0) {
1690
        return ret;
1691
    }
1692

1693 1694 1695 1696
    cwd = (uint16_t)xsave->region[XSAVE_FCW_FSW];
    swd = (uint16_t)(xsave->region[XSAVE_FCW_FSW] >> 16);
    twd = (uint16_t)xsave->region[XSAVE_FTW_FOP];
    env->fpop = (uint16_t)(xsave->region[XSAVE_FTW_FOP] >> 16);
1697 1698 1699
    env->fpstt = (swd >> 11) & 7;
    env->fpus = swd;
    env->fpuc = cwd;
1700
    for (i = 0; i < 8; ++i) {
1701
        env->fptags[i] = !((twd >> i) & 1);
1702
    }
1703 1704
    memcpy(&env->fpip, &xsave->region[XSAVE_CWD_RIP], sizeof(env->fpip));
    memcpy(&env->fpdp, &xsave->region[XSAVE_CWD_RDP], sizeof(env->fpdp));
1705 1706 1707 1708
    env->mxcsr = xsave->region[XSAVE_MXCSR];
    memcpy(env->fpregs, &xsave->region[XSAVE_ST_SPACE],
            sizeof env->fpregs);
    env->xstate_bv = *(uint64_t *)&xsave->region[XSAVE_XSTATE_BV];
L
Liu Jinsong 已提交
1709 1710 1711 1712
    memcpy(env->bnd_regs, &xsave->region[XSAVE_BNDREGS],
            sizeof env->bnd_regs);
    memcpy(&env->bndcs_regs, &xsave->region[XSAVE_BNDCSR],
            sizeof(env->bndcs_regs));
C
Chao Peng 已提交
1713 1714
    memcpy(env->opmask_regs, &xsave->region[XSAVE_OPMASK],
            sizeof env->opmask_regs);
1715 1716

    xmm = (const uint8_t *)&xsave->region[XSAVE_XMM_SPACE];
1717 1718 1719
    ymmh = (const uint8_t *)&xsave->region[XSAVE_YMMH_SPACE];
    zmmh = (const uint8_t *)&xsave->region[XSAVE_ZMM_Hi256];
    for (i = 0; i < CPU_NB_REGS; i++, xmm += 16, ymmh += 16, zmmh += 32) {
1720 1721 1722 1723 1724 1725 1726 1727
        env->xmm_regs[i].ZMM_Q(0) = ldq_p(xmm);
        env->xmm_regs[i].ZMM_Q(1) = ldq_p(xmm+8);
        env->xmm_regs[i].ZMM_Q(2) = ldq_p(ymmh);
        env->xmm_regs[i].ZMM_Q(3) = ldq_p(ymmh+8);
        env->xmm_regs[i].ZMM_Q(4) = ldq_p(zmmh);
        env->xmm_regs[i].ZMM_Q(5) = ldq_p(zmmh+8);
        env->xmm_regs[i].ZMM_Q(6) = ldq_p(zmmh+16);
        env->xmm_regs[i].ZMM_Q(7) = ldq_p(zmmh+24);
1728 1729
    }

C
Chao Peng 已提交
1730
#ifdef TARGET_X86_64
1731 1732
    memcpy(&env->xmm_regs[16], &xsave->region[XSAVE_Hi16_ZMM],
           16 * sizeof env->xmm_regs[16]);
C
Chao Peng 已提交
1733
#endif
1734 1735 1736
    return 0;
}

1737
static int kvm_get_xcrs(X86CPU *cpu)
1738
{
1739
    CPUX86State *env = &cpu->env;
1740 1741 1742
    int i, ret;
    struct kvm_xcrs xcrs;

1743
    if (!has_xcrs) {
1744
        return 0;
1745
    }
1746

1747
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_XCRS, &xcrs);
1748
    if (ret < 0) {
1749
        return ret;
1750
    }
1751

1752
    for (i = 0; i < xcrs.nr_xcrs; i++) {
1753
        /* Only support xcr0 now */
P
Paolo Bonzini 已提交
1754 1755
        if (xcrs.xcrs[i].xcr == 0) {
            env->xcr0 = xcrs.xcrs[i].value;
1756 1757
            break;
        }
1758
    }
1759 1760 1761
    return 0;
}

1762
static int kvm_get_sregs(X86CPU *cpu)
A
aliguori 已提交
1763
{
1764
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1765 1766
    struct kvm_sregs sregs;
    uint32_t hflags;
1767
    int bit, i, ret;
A
aliguori 已提交
1768

1769
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_SREGS, &sregs);
1770
    if (ret < 0) {
A
aliguori 已提交
1771
        return ret;
1772
    }
A
aliguori 已提交
1773

1774 1775 1776 1777 1778 1779 1780 1781 1782 1783
    /* There can only be one pending IRQ set in the bitmap at a time, so try
       to find it and save its number instead (-1 for none). */
    env->interrupt_injected = -1;
    for (i = 0; i < ARRAY_SIZE(sregs.interrupt_bitmap); i++) {
        if (sregs.interrupt_bitmap[i]) {
            bit = ctz64(sregs.interrupt_bitmap[i]);
            env->interrupt_injected = i * 64 + bit;
            break;
        }
    }
A
aliguori 已提交
1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805

    get_seg(&env->segs[R_CS], &sregs.cs);
    get_seg(&env->segs[R_DS], &sregs.ds);
    get_seg(&env->segs[R_ES], &sregs.es);
    get_seg(&env->segs[R_FS], &sregs.fs);
    get_seg(&env->segs[R_GS], &sregs.gs);
    get_seg(&env->segs[R_SS], &sregs.ss);

    get_seg(&env->tr, &sregs.tr);
    get_seg(&env->ldt, &sregs.ldt);

    env->idt.limit = sregs.idt.limit;
    env->idt.base = sregs.idt.base;
    env->gdt.limit = sregs.gdt.limit;
    env->gdt.base = sregs.gdt.base;

    env->cr[0] = sregs.cr0;
    env->cr[2] = sregs.cr2;
    env->cr[3] = sregs.cr3;
    env->cr[4] = sregs.cr4;

    env->efer = sregs.efer;
1806 1807

    /* changes to apic base and cr8/tpr are read back via kvm_arch_post_run */
A
aliguori 已提交
1808

1809 1810 1811 1812 1813
#define HFLAG_COPY_MASK \
    ~( HF_CPL_MASK | HF_PE_MASK | HF_MP_MASK | HF_EM_MASK | \
       HF_TS_MASK | HF_TF_MASK | HF_VM_MASK | HF_IOPL_MASK | \
       HF_OSFXSR_MASK | HF_LMA_MASK | HF_CS32_MASK | \
       HF_SS32_MASK | HF_CS64_MASK | HF_ADDSEG_MASK)
A
aliguori 已提交
1814

P
Paolo Bonzini 已提交
1815
    hflags = (env->segs[R_SS].flags >> DESC_DPL_SHIFT) & HF_CPL_MASK;
A
aliguori 已提交
1816 1817
    hflags |= (env->cr[0] & CR0_PE_MASK) << (HF_PE_SHIFT - CR0_PE_SHIFT);
    hflags |= (env->cr[0] << (HF_MP_SHIFT - CR0_MP_SHIFT)) &
1818
                (HF_MP_MASK | HF_EM_MASK | HF_TS_MASK);
A
aliguori 已提交
1819 1820
    hflags |= (env->eflags & (HF_TF_MASK | HF_VM_MASK | HF_IOPL_MASK));
    hflags |= (env->cr[4] & CR4_OSFXSR_MASK) <<
1821
                (HF_OSFXSR_SHIFT - CR4_OSFXSR_SHIFT);
A
aliguori 已提交
1822 1823 1824 1825 1826 1827 1828 1829 1830

    if (env->efer & MSR_EFER_LMA) {
        hflags |= HF_LMA_MASK;
    }

    if ((hflags & HF_LMA_MASK) && (env->segs[R_CS].flags & DESC_L_MASK)) {
        hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
    } else {
        hflags |= (env->segs[R_CS].flags & DESC_B_MASK) >>
1831
                    (DESC_B_SHIFT - HF_CS32_SHIFT);
A
aliguori 已提交
1832
        hflags |= (env->segs[R_SS].flags & DESC_B_MASK) >>
1833 1834 1835 1836 1837 1838 1839 1840
                    (DESC_B_SHIFT - HF_SS32_SHIFT);
        if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK) ||
            !(hflags & HF_CS32_MASK)) {
            hflags |= HF_ADDSEG_MASK;
        } else {
            hflags |= ((env->segs[R_DS].base | env->segs[R_ES].base |
                        env->segs[R_SS].base) != 0) << HF_ADDSEG_SHIFT;
        }
A
aliguori 已提交
1841 1842 1843 1844 1845 1846
    }
    env->hflags = (env->hflags & HFLAG_COPY_MASK) | hflags;

    return 0;
}

1847
static int kvm_get_msrs(X86CPU *cpu)
A
aliguori 已提交
1848
{
1849
    CPUX86State *env = &cpu->env;
A
aliguori 已提交
1850 1851
    struct {
        struct kvm_msrs info;
1852
        struct kvm_msr_entry entries[150];
A
aliguori 已提交
1853 1854 1855 1856 1857 1858 1859 1860
    } msr_data;
    struct kvm_msr_entry *msrs = msr_data.entries;
    int ret, i, n;

    n = 0;
    msrs[n++].index = MSR_IA32_SYSENTER_CS;
    msrs[n++].index = MSR_IA32_SYSENTER_ESP;
    msrs[n++].index = MSR_IA32_SYSENTER_EIP;
1861
    msrs[n++].index = MSR_PAT;
1862
    if (has_msr_star) {
1863 1864
        msrs[n++].index = MSR_STAR;
    }
1865
    if (has_msr_hsave_pa) {
M
Marcelo Tosatti 已提交
1866
        msrs[n++].index = MSR_VM_HSAVE_PA;
1867
    }
1868 1869 1870
    if (has_msr_tsc_aux) {
        msrs[n++].index = MSR_TSC_AUX;
    }
1871 1872 1873
    if (has_msr_tsc_adjust) {
        msrs[n++].index = MSR_TSC_ADJUST;
    }
1874 1875 1876
    if (has_msr_tsc_deadline) {
        msrs[n++].index = MSR_IA32_TSCDEADLINE;
    }
A
Avi Kivity 已提交
1877 1878 1879
    if (has_msr_misc_enable) {
        msrs[n++].index = MSR_IA32_MISC_ENABLE;
    }
1880 1881 1882
    if (has_msr_smbase) {
        msrs[n++].index = MSR_IA32_SMBASE;
    }
1883 1884 1885
    if (has_msr_feature_control) {
        msrs[n++].index = MSR_IA32_FEATURE_CONTROL;
    }
L
Liu Jinsong 已提交
1886 1887 1888
    if (has_msr_bndcfgs) {
        msrs[n++].index = MSR_IA32_BNDCFGS;
    }
1889 1890 1891 1892
    if (has_msr_xss) {
        msrs[n++].index = MSR_IA32_XSS;
    }

1893 1894 1895

    if (!env->tsc_valid) {
        msrs[n++].index = MSR_IA32_TSC;
1896
        env->tsc_valid = !runstate_is_running();
1897 1898
    }

A
aliguori 已提交
1899
#ifdef TARGET_X86_64
1900 1901 1902 1903 1904 1905
    if (lm_capable_kernel) {
        msrs[n++].index = MSR_CSTAR;
        msrs[n++].index = MSR_KERNELGSBASE;
        msrs[n++].index = MSR_FMASK;
        msrs[n++].index = MSR_LSTAR;
    }
A
aliguori 已提交
1906
#endif
1907 1908
    msrs[n++].index = MSR_KVM_SYSTEM_TIME;
    msrs[n++].index = MSR_KVM_WALL_CLOCK;
1909 1910 1911
    if (has_msr_async_pf_en) {
        msrs[n++].index = MSR_KVM_ASYNC_PF_EN;
    }
M
Michael S. Tsirkin 已提交
1912 1913 1914
    if (has_msr_pv_eoi_en) {
        msrs[n++].index = MSR_KVM_PV_EOI_EN;
    }
1915 1916 1917
    if (has_msr_kvm_steal_time) {
        msrs[n++].index = MSR_KVM_STEAL_TIME;
    }
P
Paolo Bonzini 已提交
1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930
    if (has_msr_architectural_pmu) {
        msrs[n++].index = MSR_CORE_PERF_FIXED_CTR_CTRL;
        msrs[n++].index = MSR_CORE_PERF_GLOBAL_CTRL;
        msrs[n++].index = MSR_CORE_PERF_GLOBAL_STATUS;
        msrs[n++].index = MSR_CORE_PERF_GLOBAL_OVF_CTRL;
        for (i = 0; i < MAX_FIXED_COUNTERS; i++) {
            msrs[n++].index = MSR_CORE_PERF_FIXED_CTR0 + i;
        }
        for (i = 0; i < num_architectural_pmu_counters; i++) {
            msrs[n++].index = MSR_P6_PERFCTR0 + i;
            msrs[n++].index = MSR_P6_EVNTSEL0 + i;
        }
    }
1931

1932 1933 1934
    if (env->mcg_cap) {
        msrs[n++].index = MSR_MCG_STATUS;
        msrs[n++].index = MSR_MCG_CTL;
1935
        for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) {
1936
            msrs[n++].index = MSR_MC0_CTL + i;
1937
        }
1938 1939
    }

1940 1941 1942 1943
    if (has_msr_hv_hypercall) {
        msrs[n++].index = HV_X64_MSR_HYPERCALL;
        msrs[n++].index = HV_X64_MSR_GUEST_OS_ID;
    }
1944 1945 1946
    if (has_msr_hv_vapic) {
        msrs[n++].index = HV_X64_MSR_APIC_ASSIST_PAGE;
    }
1947 1948 1949
    if (has_msr_hv_tsc) {
        msrs[n++].index = HV_X64_MSR_REFERENCE_TSC;
    }
1950 1951 1952 1953 1954 1955 1956
    if (has_msr_hv_crash) {
        int j;

        for (j = 0; j < HV_X64_MSR_CRASH_PARAMS; j++) {
            msrs[n++].index = HV_X64_MSR_CRASH_P0 + j;
        }
    }
1957 1958 1959
    if (has_msr_hv_runtime) {
        msrs[n++].index = HV_X64_MSR_VP_RUNTIME;
    }
1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
    if (cpu->hyperv_synic) {
        uint32_t msr;

        msrs[n++].index = HV_X64_MSR_SCONTROL;
        msrs[n++].index = HV_X64_MSR_SVERSION;
        msrs[n++].index = HV_X64_MSR_SIEFP;
        msrs[n++].index = HV_X64_MSR_SIMP;
        for (msr = HV_X64_MSR_SINT0; msr <= HV_X64_MSR_SINT15; msr++) {
            msrs[n++].index = msr;
        }
    }
1971 1972 1973 1974 1975 1976 1977 1978
    if (has_msr_hv_stimer) {
        uint32_t msr;

        for (msr = HV_X64_MSR_STIMER0_CONFIG; msr <= HV_X64_MSR_STIMER3_COUNT;
             msr++) {
            msrs[n++].index = msr;
        }
    }
1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996
    if (has_msr_mtrr) {
        msrs[n++].index = MSR_MTRRdefType;
        msrs[n++].index = MSR_MTRRfix64K_00000;
        msrs[n++].index = MSR_MTRRfix16K_80000;
        msrs[n++].index = MSR_MTRRfix16K_A0000;
        msrs[n++].index = MSR_MTRRfix4K_C0000;
        msrs[n++].index = MSR_MTRRfix4K_C8000;
        msrs[n++].index = MSR_MTRRfix4K_D0000;
        msrs[n++].index = MSR_MTRRfix4K_D8000;
        msrs[n++].index = MSR_MTRRfix4K_E0000;
        msrs[n++].index = MSR_MTRRfix4K_E8000;
        msrs[n++].index = MSR_MTRRfix4K_F0000;
        msrs[n++].index = MSR_MTRRfix4K_F8000;
        for (i = 0; i < MSR_MTRRcap_VCNT; i++) {
            msrs[n++].index = MSR_MTRRphysBase(i);
            msrs[n++].index = MSR_MTRRphysMask(i);
        }
    }
1997

1998 1999 2000 2001
    msr_data.info = (struct kvm_msrs) {
        .nmsrs = n,
    };

2002
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_MSRS, &msr_data);
2003
    if (ret < 0) {
A
aliguori 已提交
2004
        return ret;
2005
    }
A
aliguori 已提交
2006 2007

    for (i = 0; i < ret; i++) {
P
Paolo Bonzini 已提交
2008 2009
        uint32_t index = msrs[i].index;
        switch (index) {
A
aliguori 已提交
2010 2011 2012 2013 2014 2015 2016 2017 2018
        case MSR_IA32_SYSENTER_CS:
            env->sysenter_cs = msrs[i].data;
            break;
        case MSR_IA32_SYSENTER_ESP:
            env->sysenter_esp = msrs[i].data;
            break;
        case MSR_IA32_SYSENTER_EIP:
            env->sysenter_eip = msrs[i].data;
            break;
2019 2020 2021
        case MSR_PAT:
            env->pat = msrs[i].data;
            break;
A
aliguori 已提交
2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
        case MSR_STAR:
            env->star = msrs[i].data;
            break;
#ifdef TARGET_X86_64
        case MSR_CSTAR:
            env->cstar = msrs[i].data;
            break;
        case MSR_KERNELGSBASE:
            env->kernelgsbase = msrs[i].data;
            break;
        case MSR_FMASK:
            env->fmask = msrs[i].data;
            break;
        case MSR_LSTAR:
            env->lstar = msrs[i].data;
            break;
#endif
        case MSR_IA32_TSC:
            env->tsc = msrs[i].data;
            break;
2042 2043 2044
        case MSR_TSC_AUX:
            env->tsc_aux = msrs[i].data;
            break;
2045 2046 2047
        case MSR_TSC_ADJUST:
            env->tsc_adjust = msrs[i].data;
            break;
2048 2049 2050
        case MSR_IA32_TSCDEADLINE:
            env->tsc_deadline = msrs[i].data;
            break;
2051 2052 2053
        case MSR_VM_HSAVE_PA:
            env->vm_hsave = msrs[i].data;
            break;
2054 2055 2056 2057 2058 2059
        case MSR_KVM_SYSTEM_TIME:
            env->system_time_msr = msrs[i].data;
            break;
        case MSR_KVM_WALL_CLOCK:
            env->wall_clock_msr = msrs[i].data;
            break;
2060 2061 2062 2063 2064 2065
        case MSR_MCG_STATUS:
            env->mcg_status = msrs[i].data;
            break;
        case MSR_MCG_CTL:
            env->mcg_ctl = msrs[i].data;
            break;
A
Avi Kivity 已提交
2066 2067 2068
        case MSR_IA32_MISC_ENABLE:
            env->msr_ia32_misc_enable = msrs[i].data;
            break;
2069 2070 2071
        case MSR_IA32_SMBASE:
            env->smbase = msrs[i].data;
            break;
2072 2073
        case MSR_IA32_FEATURE_CONTROL:
            env->msr_ia32_feature_control = msrs[i].data;
2074
            break;
L
Liu Jinsong 已提交
2075 2076 2077
        case MSR_IA32_BNDCFGS:
            env->msr_bndcfgs = msrs[i].data;
            break;
2078 2079 2080
        case MSR_IA32_XSS:
            env->xss = msrs[i].data;
            break;
2081 2082 2083 2084 2085
        default:
            if (msrs[i].index >= MSR_MC0_CTL &&
                msrs[i].index < MSR_MC0_CTL + (env->mcg_cap & 0xff) * 4) {
                env->mce_banks[msrs[i].index - MSR_MC0_CTL] = msrs[i].data;
            }
H
Hidetoshi Seto 已提交
2086
            break;
2087 2088 2089
        case MSR_KVM_ASYNC_PF_EN:
            env->async_pf_en_msr = msrs[i].data;
            break;
M
Michael S. Tsirkin 已提交
2090 2091 2092
        case MSR_KVM_PV_EOI_EN:
            env->pv_eoi_en_msr = msrs[i].data;
            break;
2093 2094 2095
        case MSR_KVM_STEAL_TIME:
            env->steal_time_msr = msrs[i].data;
            break;
P
Paolo Bonzini 已提交
2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116
        case MSR_CORE_PERF_FIXED_CTR_CTRL:
            env->msr_fixed_ctr_ctrl = msrs[i].data;
            break;
        case MSR_CORE_PERF_GLOBAL_CTRL:
            env->msr_global_ctrl = msrs[i].data;
            break;
        case MSR_CORE_PERF_GLOBAL_STATUS:
            env->msr_global_status = msrs[i].data;
            break;
        case MSR_CORE_PERF_GLOBAL_OVF_CTRL:
            env->msr_global_ovf_ctrl = msrs[i].data;
            break;
        case MSR_CORE_PERF_FIXED_CTR0 ... MSR_CORE_PERF_FIXED_CTR0 + MAX_FIXED_COUNTERS - 1:
            env->msr_fixed_counters[index - MSR_CORE_PERF_FIXED_CTR0] = msrs[i].data;
            break;
        case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR0 + MAX_GP_COUNTERS - 1:
            env->msr_gp_counters[index - MSR_P6_PERFCTR0] = msrs[i].data;
            break;
        case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL0 + MAX_GP_COUNTERS - 1:
            env->msr_gp_evtsel[index - MSR_P6_EVNTSEL0] = msrs[i].data;
            break;
2117 2118 2119 2120 2121 2122
        case HV_X64_MSR_HYPERCALL:
            env->msr_hv_hypercall = msrs[i].data;
            break;
        case HV_X64_MSR_GUEST_OS_ID:
            env->msr_hv_guest_os_id = msrs[i].data;
            break;
2123 2124 2125
        case HV_X64_MSR_APIC_ASSIST_PAGE:
            env->msr_hv_vapic = msrs[i].data;
            break;
2126 2127 2128
        case HV_X64_MSR_REFERENCE_TSC:
            env->msr_hv_tsc = msrs[i].data;
            break;
2129 2130 2131
        case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
            env->msr_hv_crash_params[index - HV_X64_MSR_CRASH_P0] = msrs[i].data;
            break;
2132 2133 2134
        case HV_X64_MSR_VP_RUNTIME:
            env->msr_hv_runtime = msrs[i].data;
            break;
2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
        case HV_X64_MSR_SCONTROL:
            env->msr_hv_synic_control = msrs[i].data;
            break;
        case HV_X64_MSR_SVERSION:
            env->msr_hv_synic_version = msrs[i].data;
            break;
        case HV_X64_MSR_SIEFP:
            env->msr_hv_synic_evt_page = msrs[i].data;
            break;
        case HV_X64_MSR_SIMP:
            env->msr_hv_synic_msg_page = msrs[i].data;
            break;
        case HV_X64_MSR_SINT0 ... HV_X64_MSR_SINT15:
            env->msr_hv_synic_sint[index - HV_X64_MSR_SINT0] = msrs[i].data;
2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
            break;
        case HV_X64_MSR_STIMER0_CONFIG:
        case HV_X64_MSR_STIMER1_CONFIG:
        case HV_X64_MSR_STIMER2_CONFIG:
        case HV_X64_MSR_STIMER3_CONFIG:
            env->msr_hv_stimer_config[(index - HV_X64_MSR_STIMER0_CONFIG)/2] =
                                msrs[i].data;
            break;
        case HV_X64_MSR_STIMER0_COUNT:
        case HV_X64_MSR_STIMER1_COUNT:
        case HV_X64_MSR_STIMER2_COUNT:
        case HV_X64_MSR_STIMER3_COUNT:
            env->msr_hv_stimer_count[(index - HV_X64_MSR_STIMER0_COUNT)/2] =
                                msrs[i].data;
2163
            break;
2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206
        case MSR_MTRRdefType:
            env->mtrr_deftype = msrs[i].data;
            break;
        case MSR_MTRRfix64K_00000:
            env->mtrr_fixed[0] = msrs[i].data;
            break;
        case MSR_MTRRfix16K_80000:
            env->mtrr_fixed[1] = msrs[i].data;
            break;
        case MSR_MTRRfix16K_A0000:
            env->mtrr_fixed[2] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_C0000:
            env->mtrr_fixed[3] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_C8000:
            env->mtrr_fixed[4] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_D0000:
            env->mtrr_fixed[5] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_D8000:
            env->mtrr_fixed[6] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_E0000:
            env->mtrr_fixed[7] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_E8000:
            env->mtrr_fixed[8] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_F0000:
            env->mtrr_fixed[9] = msrs[i].data;
            break;
        case MSR_MTRRfix4K_F8000:
            env->mtrr_fixed[10] = msrs[i].data;
            break;
        case MSR_MTRRphysBase(0) ... MSR_MTRRphysMask(MSR_MTRRcap_VCNT - 1):
            if (index & 1) {
                env->mtrr_var[MSR_MTRRphysIndex(index)].mask = msrs[i].data;
            } else {
                env->mtrr_var[MSR_MTRRphysIndex(index)].base = msrs[i].data;
            }
            break;
A
aliguori 已提交
2207 2208 2209 2210 2211 2212
        }
    }

    return 0;
}

2213
static int kvm_put_mp_state(X86CPU *cpu)
2214
{
2215
    struct kvm_mp_state mp_state = { .mp_state = cpu->env.mp_state };
2216

2217
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MP_STATE, &mp_state);
2218 2219
}

2220
static int kvm_get_mp_state(X86CPU *cpu)
2221
{
2222
    CPUState *cs = CPU(cpu);
2223
    CPUX86State *env = &cpu->env;
2224 2225 2226
    struct kvm_mp_state mp_state;
    int ret;

2227
    ret = kvm_vcpu_ioctl(cs, KVM_GET_MP_STATE, &mp_state);
2228 2229 2230 2231
    if (ret < 0) {
        return ret;
    }
    env->mp_state = mp_state.mp_state;
2232
    if (kvm_irqchip_in_kernel()) {
2233
        cs->halted = (mp_state.mp_state == KVM_MP_STATE_HALTED);
2234
    }
2235 2236 2237
    return 0;
}

2238
static int kvm_get_apic(X86CPU *cpu)
2239
{
2240
    DeviceState *apic = cpu->apic_state;
2241 2242 2243
    struct kvm_lapic_state kapic;
    int ret;

2244
    if (apic && kvm_irqchip_in_kernel()) {
2245
        ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_LAPIC, &kapic);
2246 2247 2248 2249 2250 2251 2252 2253 2254
        if (ret < 0) {
            return ret;
        }

        kvm_get_apic_state(apic, &kapic);
    }
    return 0;
}

2255
static int kvm_put_apic(X86CPU *cpu)
2256
{
2257
    DeviceState *apic = cpu->apic_state;
2258 2259
    struct kvm_lapic_state kapic;

2260
    if (apic && kvm_irqchip_in_kernel()) {
2261 2262
        kvm_put_apic_state(apic, &kapic);

2263
        return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_LAPIC, &kapic);
2264 2265 2266 2267
    }
    return 0;
}

2268
static int kvm_put_vcpu_events(X86CPU *cpu, int level)
2269
{
2270
    CPUState *cs = CPU(cpu);
2271
    CPUX86State *env = &cpu->env;
2272
    struct kvm_vcpu_events events = {};
2273 2274 2275 2276 2277

    if (!kvm_has_vcpu_events()) {
        return 0;
    }

2278 2279
    events.exception.injected = (env->exception_injected >= 0);
    events.exception.nr = env->exception_injected;
2280 2281
    events.exception.has_error_code = env->has_error_code;
    events.exception.error_code = env->error_code;
2282
    events.exception.pad = 0;
2283 2284 2285 2286 2287 2288 2289 2290

    events.interrupt.injected = (env->interrupt_injected >= 0);
    events.interrupt.nr = env->interrupt_injected;
    events.interrupt.soft = env->soft_interrupt;

    events.nmi.injected = env->nmi_injected;
    events.nmi.pending = env->nmi_pending;
    events.nmi.masked = !!(env->hflags2 & HF2_NMI_MASK);
2291
    events.nmi.pad = 0;
2292 2293 2294

    events.sipi_vector = env->sipi_vector;

2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
    if (has_msr_smbase) {
        events.smi.smm = !!(env->hflags & HF_SMM_MASK);
        events.smi.smm_inside_nmi = !!(env->hflags2 & HF2_SMM_INSIDE_NMI_MASK);
        if (kvm_irqchip_in_kernel()) {
            /* As soon as these are moved to the kernel, remove them
             * from cs->interrupt_request.
             */
            events.smi.pending = cs->interrupt_request & CPU_INTERRUPT_SMI;
            events.smi.latched_init = cs->interrupt_request & CPU_INTERRUPT_INIT;
            cs->interrupt_request &= ~(CPU_INTERRUPT_INIT | CPU_INTERRUPT_SMI);
        } else {
            /* Keep these in cs->interrupt_request.  */
            events.smi.pending = 0;
            events.smi.latched_init = 0;
        }
        events.flags |= KVM_VCPUEVENT_VALID_SMM;
    }

2313 2314 2315 2316 2317
    events.flags = 0;
    if (level >= KVM_PUT_RESET_STATE) {
        events.flags |=
            KVM_VCPUEVENT_VALID_NMI_PENDING | KVM_VCPUEVENT_VALID_SIPI_VECTOR;
    }
2318

2319
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_VCPU_EVENTS, &events);
2320 2321
}

2322
static int kvm_get_vcpu_events(X86CPU *cpu)
2323
{
2324
    CPUX86State *env = &cpu->env;
2325 2326 2327 2328 2329 2330 2331
    struct kvm_vcpu_events events;
    int ret;

    if (!kvm_has_vcpu_events()) {
        return 0;
    }

2332
    memset(&events, 0, sizeof(events));
2333
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_VCPU_EVENTS, &events);
2334 2335 2336
    if (ret < 0) {
       return ret;
    }
2337
    env->exception_injected =
2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
       events.exception.injected ? events.exception.nr : -1;
    env->has_error_code = events.exception.has_error_code;
    env->error_code = events.exception.error_code;

    env->interrupt_injected =
        events.interrupt.injected ? events.interrupt.nr : -1;
    env->soft_interrupt = events.interrupt.soft;

    env->nmi_injected = events.nmi.injected;
    env->nmi_pending = events.nmi.pending;
    if (events.nmi.masked) {
        env->hflags2 |= HF2_NMI_MASK;
    } else {
        env->hflags2 &= ~HF2_NMI_MASK;
    }

2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
    if (events.flags & KVM_VCPUEVENT_VALID_SMM) {
        if (events.smi.smm) {
            env->hflags |= HF_SMM_MASK;
        } else {
            env->hflags &= ~HF_SMM_MASK;
        }
        if (events.smi.pending) {
            cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
        } else {
            cpu_reset_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
        }
        if (events.smi.smm_inside_nmi) {
            env->hflags2 |= HF2_SMM_INSIDE_NMI_MASK;
        } else {
            env->hflags2 &= ~HF2_SMM_INSIDE_NMI_MASK;
        }
        if (events.smi.latched_init) {
            cpu_interrupt(CPU(cpu), CPU_INTERRUPT_INIT);
        } else {
            cpu_reset_interrupt(CPU(cpu), CPU_INTERRUPT_INIT);
        }
    }

2377 2378 2379 2380 2381
    env->sipi_vector = events.sipi_vector;

    return 0;
}

2382
static int kvm_guest_debug_workarounds(X86CPU *cpu)
2383
{
2384
    CPUState *cs = CPU(cpu);
2385
    CPUX86State *env = &cpu->env;
2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
    int ret = 0;
    unsigned long reinject_trap = 0;

    if (!kvm_has_vcpu_events()) {
        if (env->exception_injected == 1) {
            reinject_trap = KVM_GUESTDBG_INJECT_DB;
        } else if (env->exception_injected == 3) {
            reinject_trap = KVM_GUESTDBG_INJECT_BP;
        }
        env->exception_injected = -1;
    }

    /*
     * Kernels before KVM_CAP_X86_ROBUST_SINGLESTEP overwrote flags.TF
     * injected via SET_GUEST_DEBUG while updating GP regs. Work around this
     * by updating the debug state once again if single-stepping is on.
     * Another reason to call kvm_update_guest_debug here is a pending debug
     * trap raise by the guest. On kernels without SET_VCPU_EVENTS we have to
     * reinject them via SET_GUEST_DEBUG.
     */
    if (reinject_trap ||
2407
        (!kvm_has_robust_singlestep() && cs->singlestep_enabled)) {
2408
        ret = kvm_update_guest_debug(cs, reinject_trap);
2409 2410 2411 2412
    }
    return ret;
}

2413
static int kvm_put_debugregs(X86CPU *cpu)
2414
{
2415
    CPUX86State *env = &cpu->env;
2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429
    struct kvm_debugregs dbgregs;
    int i;

    if (!kvm_has_debugregs()) {
        return 0;
    }

    for (i = 0; i < 4; i++) {
        dbgregs.db[i] = env->dr[i];
    }
    dbgregs.dr6 = env->dr[6];
    dbgregs.dr7 = env->dr[7];
    dbgregs.flags = 0;

2430
    return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_DEBUGREGS, &dbgregs);
2431 2432
}

2433
static int kvm_get_debugregs(X86CPU *cpu)
2434
{
2435
    CPUX86State *env = &cpu->env;
2436 2437 2438 2439 2440 2441 2442
    struct kvm_debugregs dbgregs;
    int i, ret;

    if (!kvm_has_debugregs()) {
        return 0;
    }

2443
    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_DEBUGREGS, &dbgregs);
2444
    if (ret < 0) {
2445
        return ret;
2446 2447 2448 2449 2450 2451 2452 2453 2454 2455
    }
    for (i = 0; i < 4; i++) {
        env->dr[i] = dbgregs.db[i];
    }
    env->dr[4] = env->dr[6] = dbgregs.dr6;
    env->dr[5] = env->dr[7] = dbgregs.dr7;

    return 0;
}

A
Andreas Färber 已提交
2456
int kvm_arch_put_registers(CPUState *cpu, int level)
A
aliguori 已提交
2457
{
A
Andreas Färber 已提交
2458
    X86CPU *x86_cpu = X86_CPU(cpu);
A
aliguori 已提交
2459 2460
    int ret;

2461
    assert(cpu_is_stopped(cpu) || qemu_cpu_is_self(cpu));
2462

2463 2464 2465 2466 2467 2468 2469
    if (level >= KVM_PUT_RESET_STATE && has_msr_feature_control) {
        ret = kvm_put_msr_feature_control(x86_cpu);
        if (ret < 0) {
            return ret;
        }
    }

2470
    ret = kvm_getput_regs(x86_cpu, 1);
2471
    if (ret < 0) {
A
aliguori 已提交
2472
        return ret;
2473
    }
2474
    ret = kvm_put_xsave(x86_cpu);
2475
    if (ret < 0) {
2476
        return ret;
2477
    }
2478
    ret = kvm_put_xcrs(x86_cpu);
2479
    if (ret < 0) {
A
aliguori 已提交
2480
        return ret;
2481
    }
2482
    ret = kvm_put_sregs(x86_cpu);
2483
    if (ret < 0) {
A
aliguori 已提交
2484
        return ret;
2485
    }
2486
    /* must be before kvm_put_msrs */
2487
    ret = kvm_inject_mce_oldstyle(x86_cpu);
2488 2489 2490
    if (ret < 0) {
        return ret;
    }
2491
    ret = kvm_put_msrs(x86_cpu, level);
2492
    if (ret < 0) {
A
aliguori 已提交
2493
        return ret;
2494
    }
2495
    if (level >= KVM_PUT_RESET_STATE) {
2496
        ret = kvm_put_mp_state(x86_cpu);
2497
        if (ret < 0) {
2498
            return ret;
2499
        }
2500
        ret = kvm_put_apic(x86_cpu);
2501 2502 2503
        if (ret < 0) {
            return ret;
        }
2504
    }
2505 2506 2507 2508 2509 2510

    ret = kvm_put_tscdeadline_msr(x86_cpu);
    if (ret < 0) {
        return ret;
    }

2511
    ret = kvm_put_vcpu_events(x86_cpu, level);
2512
    if (ret < 0) {
2513
        return ret;
2514
    }
2515
    ret = kvm_put_debugregs(x86_cpu);
2516
    if (ret < 0) {
2517
        return ret;
2518
    }
2519
    /* must be last */
2520
    ret = kvm_guest_debug_workarounds(x86_cpu);
2521
    if (ret < 0) {
2522
        return ret;
2523
    }
A
aliguori 已提交
2524 2525 2526
    return 0;
}

A
Andreas Färber 已提交
2527
int kvm_arch_get_registers(CPUState *cs)
A
aliguori 已提交
2528
{
A
Andreas Färber 已提交
2529
    X86CPU *cpu = X86_CPU(cs);
A
aliguori 已提交
2530 2531
    int ret;

A
Andreas Färber 已提交
2532
    assert(cpu_is_stopped(cs) || qemu_cpu_is_self(cs));
2533

2534
    ret = kvm_getput_regs(cpu, 0);
2535
    if (ret < 0) {
A
aliguori 已提交
2536
        return ret;
2537
    }
2538
    ret = kvm_get_xsave(cpu);
2539
    if (ret < 0) {
2540
        return ret;
2541
    }
2542
    ret = kvm_get_xcrs(cpu);
2543
    if (ret < 0) {
A
aliguori 已提交
2544
        return ret;
2545
    }
2546
    ret = kvm_get_sregs(cpu);
2547
    if (ret < 0) {
A
aliguori 已提交
2548
        return ret;
2549
    }
2550
    ret = kvm_get_msrs(cpu);
2551
    if (ret < 0) {
A
aliguori 已提交
2552
        return ret;
2553
    }
2554
    ret = kvm_get_mp_state(cpu);
2555
    if (ret < 0) {
2556
        return ret;
2557
    }
2558
    ret = kvm_get_apic(cpu);
2559 2560 2561
    if (ret < 0) {
        return ret;
    }
2562
    ret = kvm_get_vcpu_events(cpu);
2563
    if (ret < 0) {
2564
        return ret;
2565
    }
2566
    ret = kvm_get_debugregs(cpu);
2567
    if (ret < 0) {
2568
        return ret;
2569
    }
A
aliguori 已提交
2570 2571 2572
    return 0;
}

A
Andreas Färber 已提交
2573
void kvm_arch_pre_run(CPUState *cpu, struct kvm_run *run)
A
aliguori 已提交
2574
{
A
Andreas Färber 已提交
2575 2576
    X86CPU *x86_cpu = X86_CPU(cpu);
    CPUX86State *env = &x86_cpu->env;
2577 2578
    int ret;

2579
    /* Inject NMI */
2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601
    if (cpu->interrupt_request & (CPU_INTERRUPT_NMI | CPU_INTERRUPT_SMI)) {
        if (cpu->interrupt_request & CPU_INTERRUPT_NMI) {
            qemu_mutex_lock_iothread();
            cpu->interrupt_request &= ~CPU_INTERRUPT_NMI;
            qemu_mutex_unlock_iothread();
            DPRINTF("injected NMI\n");
            ret = kvm_vcpu_ioctl(cpu, KVM_NMI);
            if (ret < 0) {
                fprintf(stderr, "KVM: injection failed, NMI lost (%s)\n",
                        strerror(-ret));
            }
        }
        if (cpu->interrupt_request & CPU_INTERRUPT_SMI) {
            qemu_mutex_lock_iothread();
            cpu->interrupt_request &= ~CPU_INTERRUPT_SMI;
            qemu_mutex_unlock_iothread();
            DPRINTF("injected SMI\n");
            ret = kvm_vcpu_ioctl(cpu, KVM_SMI);
            if (ret < 0) {
                fprintf(stderr, "KVM: injection failed, SMI lost (%s)\n",
                        strerror(-ret));
            }
2602
        }
2603 2604
    }

2605
    if (!kvm_pic_in_kernel()) {
2606 2607 2608
        qemu_mutex_lock_iothread();
    }

2609 2610 2611 2612 2613
    /* Force the VCPU out of its inner loop to process any INIT requests
     * or (for userspace APIC, but it is cheap to combine the checks here)
     * pending TPR access reports.
     */
    if (cpu->interrupt_request & (CPU_INTERRUPT_INIT | CPU_INTERRUPT_TPR)) {
2614 2615 2616 2617 2618 2619 2620
        if ((cpu->interrupt_request & CPU_INTERRUPT_INIT) &&
            !(env->hflags & HF_SMM_MASK)) {
            cpu->exit_request = 1;
        }
        if (cpu->interrupt_request & CPU_INTERRUPT_TPR) {
            cpu->exit_request = 1;
        }
2621
    }
A
aliguori 已提交
2622

2623
    if (!kvm_pic_in_kernel()) {
2624 2625
        /* Try to inject an interrupt if the guest can accept it */
        if (run->ready_for_interrupt_injection &&
2626
            (cpu->interrupt_request & CPU_INTERRUPT_HARD) &&
2627 2628 2629
            (env->eflags & IF_MASK)) {
            int irq;

2630
            cpu->interrupt_request &= ~CPU_INTERRUPT_HARD;
2631 2632 2633 2634 2635 2636
            irq = cpu_get_pic_interrupt(env);
            if (irq >= 0) {
                struct kvm_interrupt intr;

                intr.irq = irq;
                DPRINTF("injected interrupt %d\n", irq);
2637
                ret = kvm_vcpu_ioctl(cpu, KVM_INTERRUPT, &intr);
2638 2639 2640 2641 2642
                if (ret < 0) {
                    fprintf(stderr,
                            "KVM: injection failed, interrupt lost (%s)\n",
                            strerror(-ret));
                }
2643 2644
            }
        }
A
aliguori 已提交
2645

2646 2647 2648 2649
        /* If we have an interrupt but the guest is not ready to receive an
         * interrupt, request an interrupt window exit.  This will
         * cause a return to userspace as soon as the guest is ready to
         * receive interrupts. */
2650
        if ((cpu->interrupt_request & CPU_INTERRUPT_HARD)) {
2651 2652 2653 2654 2655 2656
            run->request_interrupt_window = 1;
        } else {
            run->request_interrupt_window = 0;
        }

        DPRINTF("setting tpr\n");
2657
        run->cr8 = cpu_get_apic_tpr(x86_cpu->apic_state);
2658 2659

        qemu_mutex_unlock_iothread();
2660
    }
A
aliguori 已提交
2661 2662
}

2663
MemTxAttrs kvm_arch_post_run(CPUState *cpu, struct kvm_run *run)
A
aliguori 已提交
2664
{
A
Andreas Färber 已提交
2665 2666 2667
    X86CPU *x86_cpu = X86_CPU(cpu);
    CPUX86State *env = &x86_cpu->env;

2668 2669 2670 2671 2672
    if (run->flags & KVM_RUN_X86_SMM) {
        env->hflags |= HF_SMM_MASK;
    } else {
        env->hflags &= HF_SMM_MASK;
    }
2673
    if (run->if_flag) {
A
aliguori 已提交
2674
        env->eflags |= IF_MASK;
2675
    } else {
A
aliguori 已提交
2676
        env->eflags &= ~IF_MASK;
2677
    }
2678 2679 2680 2681 2682 2683

    /* We need to protect the apic state against concurrent accesses from
     * different threads in case the userspace irqchip is used. */
    if (!kvm_irqchip_in_kernel()) {
        qemu_mutex_lock_iothread();
    }
2684 2685
    cpu_set_apic_tpr(x86_cpu->apic_state, run->cr8);
    cpu_set_apic_base(x86_cpu->apic_state, run->apic_base);
2686 2687 2688
    if (!kvm_irqchip_in_kernel()) {
        qemu_mutex_unlock_iothread();
    }
2689
    return cpu_get_mem_attrs(env);
A
aliguori 已提交
2690 2691
}

A
Andreas Färber 已提交
2692
int kvm_arch_process_async_events(CPUState *cs)
M
Marcelo Tosatti 已提交
2693
{
A
Andreas Färber 已提交
2694 2695
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;
2696

2697
    if (cs->interrupt_request & CPU_INTERRUPT_MCE) {
2698 2699 2700
        /* We must not raise CPU_INTERRUPT_MCE if it's not supported. */
        assert(env->mcg_cap);

2701
        cs->interrupt_request &= ~CPU_INTERRUPT_MCE;
2702

2703
        kvm_cpu_synchronize_state(cs);
2704 2705 2706 2707

        if (env->exception_injected == EXCP08_DBLE) {
            /* this means triple fault */
            qemu_system_reset_request();
2708
            cs->exit_request = 1;
2709 2710 2711 2712 2713
            return 0;
        }
        env->exception_injected = EXCP12_MCHK;
        env->has_error_code = 0;

2714
        cs->halted = 0;
2715 2716 2717 2718 2719
        if (kvm_irqchip_in_kernel() && env->mp_state == KVM_MP_STATE_HALTED) {
            env->mp_state = KVM_MP_STATE_RUNNABLE;
        }
    }

2720 2721
    if ((cs->interrupt_request & CPU_INTERRUPT_INIT) &&
        !(env->hflags & HF_SMM_MASK)) {
2722 2723 2724 2725
        kvm_cpu_synchronize_state(cs);
        do_cpu_init(cpu);
    }

2726 2727 2728 2729
    if (kvm_irqchip_in_kernel()) {
        return 0;
    }

2730 2731
    if (cs->interrupt_request & CPU_INTERRUPT_POLL) {
        cs->interrupt_request &= ~CPU_INTERRUPT_POLL;
2732
        apic_poll_irq(cpu->apic_state);
2733
    }
2734
    if (((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
2735
         (env->eflags & IF_MASK)) ||
2736 2737
        (cs->interrupt_request & CPU_INTERRUPT_NMI)) {
        cs->halted = 0;
2738
    }
2739
    if (cs->interrupt_request & CPU_INTERRUPT_SIPI) {
2740
        kvm_cpu_synchronize_state(cs);
2741
        do_cpu_sipi(cpu);
M
Marcelo Tosatti 已提交
2742
    }
2743 2744
    if (cs->interrupt_request & CPU_INTERRUPT_TPR) {
        cs->interrupt_request &= ~CPU_INTERRUPT_TPR;
2745
        kvm_cpu_synchronize_state(cs);
2746
        apic_handle_tpr_access_report(cpu->apic_state, env->eip,
2747 2748
                                      env->tpr_access_type);
    }
M
Marcelo Tosatti 已提交
2749

2750
    return cs->halted;
M
Marcelo Tosatti 已提交
2751 2752
}

2753
static int kvm_handle_halt(X86CPU *cpu)
A
aliguori 已提交
2754
{
2755
    CPUState *cs = CPU(cpu);
2756 2757
    CPUX86State *env = &cpu->env;

2758
    if (!((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
A
aliguori 已提交
2759
          (env->eflags & IF_MASK)) &&
2760 2761
        !(cs->interrupt_request & CPU_INTERRUPT_NMI)) {
        cs->halted = 1;
2762
        return EXCP_HLT;
A
aliguori 已提交
2763 2764
    }

2765
    return 0;
A
aliguori 已提交
2766 2767
}

A
Andreas Färber 已提交
2768
static int kvm_handle_tpr_access(X86CPU *cpu)
2769
{
A
Andreas Färber 已提交
2770 2771
    CPUState *cs = CPU(cpu);
    struct kvm_run *run = cs->kvm_run;
2772

2773
    apic_handle_tpr_access_report(cpu->apic_state, run->tpr_access.rip,
2774 2775 2776 2777 2778
                                  run->tpr_access.is_write ? TPR_ACCESS_WRITE
                                                           : TPR_ACCESS_READ);
    return 1;
}

2779
int kvm_arch_insert_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp)
2780
{
2781
    static const uint8_t int3 = 0xcc;
2782

2783 2784
    if (cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&bp->saved_insn, 1, 0) ||
        cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&int3, 1, 1)) {
2785
        return -EINVAL;
2786
    }
2787 2788 2789
    return 0;
}

2790
int kvm_arch_remove_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp)
2791 2792 2793
{
    uint8_t int3;

2794 2795
    if (cpu_memory_rw_debug(cs, bp->pc, &int3, 1, 0) || int3 != 0xcc ||
        cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&bp->saved_insn, 1, 1)) {
2796
        return -EINVAL;
2797
    }
2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812
    return 0;
}

static struct {
    target_ulong addr;
    int len;
    int type;
} hw_breakpoint[4];

static int nb_hw_breakpoint;

static int find_hw_breakpoint(target_ulong addr, int len, int type)
{
    int n;

2813
    for (n = 0; n < nb_hw_breakpoint; n++) {
2814
        if (hw_breakpoint[n].addr == addr && hw_breakpoint[n].type == type &&
2815
            (hw_breakpoint[n].len == len || len == -1)) {
2816
            return n;
2817 2818
        }
    }
2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836
    return -1;
}

int kvm_arch_insert_hw_breakpoint(target_ulong addr,
                                  target_ulong len, int type)
{
    switch (type) {
    case GDB_BREAKPOINT_HW:
        len = 1;
        break;
    case GDB_WATCHPOINT_WRITE:
    case GDB_WATCHPOINT_ACCESS:
        switch (len) {
        case 1:
            break;
        case 2:
        case 4:
        case 8:
2837
            if (addr & (len - 1)) {
2838
                return -EINVAL;
2839
            }
2840 2841 2842 2843 2844 2845 2846 2847 2848
            break;
        default:
            return -EINVAL;
        }
        break;
    default:
        return -ENOSYS;
    }

2849
    if (nb_hw_breakpoint == 4) {
2850
        return -ENOBUFS;
2851 2852
    }
    if (find_hw_breakpoint(addr, len, type) >= 0) {
2853
        return -EEXIST;
2854
    }
2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868
    hw_breakpoint[nb_hw_breakpoint].addr = addr;
    hw_breakpoint[nb_hw_breakpoint].len = len;
    hw_breakpoint[nb_hw_breakpoint].type = type;
    nb_hw_breakpoint++;

    return 0;
}

int kvm_arch_remove_hw_breakpoint(target_ulong addr,
                                  target_ulong len, int type)
{
    int n;

    n = find_hw_breakpoint(addr, (type == GDB_BREAKPOINT_HW) ? 1 : len, type);
2869
    if (n < 0) {
2870
        return -ENOENT;
2871
    }
2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884
    nb_hw_breakpoint--;
    hw_breakpoint[n] = hw_breakpoint[nb_hw_breakpoint];

    return 0;
}

void kvm_arch_remove_all_hw_breakpoints(void)
{
    nb_hw_breakpoint = 0;
}

static CPUWatchpoint hw_watchpoint;

2885
static int kvm_handle_debug(X86CPU *cpu,
B
Blue Swirl 已提交
2886
                            struct kvm_debug_exit_arch *arch_info)
2887
{
2888
    CPUState *cs = CPU(cpu);
2889
    CPUX86State *env = &cpu->env;
2890
    int ret = 0;
2891 2892 2893 2894
    int n;

    if (arch_info->exception == 1) {
        if (arch_info->dr6 & (1 << 14)) {
2895
            if (cs->singlestep_enabled) {
2896
                ret = EXCP_DEBUG;
2897
            }
2898
        } else {
2899 2900
            for (n = 0; n < 4; n++) {
                if (arch_info->dr6 & (1 << n)) {
2901 2902
                    switch ((arch_info->dr7 >> (16 + n*4)) & 0x3) {
                    case 0x0:
2903
                        ret = EXCP_DEBUG;
2904 2905
                        break;
                    case 0x1:
2906
                        ret = EXCP_DEBUG;
2907
                        cs->watchpoint_hit = &hw_watchpoint;
2908 2909 2910 2911
                        hw_watchpoint.vaddr = hw_breakpoint[n].addr;
                        hw_watchpoint.flags = BP_MEM_WRITE;
                        break;
                    case 0x3:
2912
                        ret = EXCP_DEBUG;
2913
                        cs->watchpoint_hit = &hw_watchpoint;
2914 2915 2916 2917
                        hw_watchpoint.vaddr = hw_breakpoint[n].addr;
                        hw_watchpoint.flags = BP_MEM_ACCESS;
                        break;
                    }
2918 2919
                }
            }
2920
        }
2921
    } else if (kvm_find_sw_breakpoint(cs, arch_info->pc)) {
2922
        ret = EXCP_DEBUG;
2923
    }
2924
    if (ret == 0) {
2925
        cpu_synchronize_state(cs);
B
Blue Swirl 已提交
2926
        assert(env->exception_injected == -1);
2927

2928
        /* pass to guest */
B
Blue Swirl 已提交
2929 2930
        env->exception_injected = arch_info->exception;
        env->has_error_code = 0;
2931
    }
2932

2933
    return ret;
2934 2935
}

A
Andreas Färber 已提交
2936
void kvm_arch_update_guest_debug(CPUState *cpu, struct kvm_guest_debug *dbg)
2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947
{
    const uint8_t type_code[] = {
        [GDB_BREAKPOINT_HW] = 0x0,
        [GDB_WATCHPOINT_WRITE] = 0x1,
        [GDB_WATCHPOINT_ACCESS] = 0x3
    };
    const uint8_t len_code[] = {
        [1] = 0x0, [2] = 0x1, [4] = 0x3, [8] = 0x2
    };
    int n;

2948
    if (kvm_sw_breakpoints_active(cpu)) {
2949
        dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP;
2950
    }
2951 2952 2953 2954 2955 2956 2957
    if (nb_hw_breakpoint > 0) {
        dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP;
        dbg->arch.debugreg[7] = 0x0600;
        for (n = 0; n < nb_hw_breakpoint; n++) {
            dbg->arch.debugreg[n] = hw_breakpoint[n].addr;
            dbg->arch.debugreg[7] |= (2 << (n * 2)) |
                (type_code[hw_breakpoint[n].type] << (16 + n*4)) |
2958
                ((uint32_t)len_code[hw_breakpoint[n].len] << (18 + n*4));
2959 2960 2961
        }
    }
}
2962

2963 2964 2965 2966 2967 2968 2969 2970 2971 2972
static bool host_supports_vmx(void)
{
    uint32_t ecx, unused;

    host_cpuid(1, 0, &unused, &unused, &ecx, &unused);
    return ecx & CPUID_EXT_VMX;
}

#define VMX_INVALID_GUEST_STATE 0x80000021

A
Andreas Färber 已提交
2973
int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run)
2974
{
A
Andreas Färber 已提交
2975
    X86CPU *cpu = X86_CPU(cs);
2976 2977 2978 2979 2980 2981
    uint64_t code;
    int ret;

    switch (run->exit_reason) {
    case KVM_EXIT_HLT:
        DPRINTF("handle_hlt\n");
2982
        qemu_mutex_lock_iothread();
2983
        ret = kvm_handle_halt(cpu);
2984
        qemu_mutex_unlock_iothread();
2985 2986 2987 2988
        break;
    case KVM_EXIT_SET_TPR:
        ret = 0;
        break;
2989
    case KVM_EXIT_TPR_ACCESS:
2990
        qemu_mutex_lock_iothread();
A
Andreas Färber 已提交
2991
        ret = kvm_handle_tpr_access(cpu);
2992
        qemu_mutex_unlock_iothread();
2993
        break;
2994 2995 2996 2997 2998 2999
    case KVM_EXIT_FAIL_ENTRY:
        code = run->fail_entry.hardware_entry_failure_reason;
        fprintf(stderr, "KVM: entry failed, hardware error 0x%" PRIx64 "\n",
                code);
        if (host_supports_vmx() && code == VMX_INVALID_GUEST_STATE) {
            fprintf(stderr,
V
Vagrant Cascadian 已提交
3000
                    "\nIf you're running a guest on an Intel machine without "
3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015
                        "unrestricted mode\n"
                    "support, the failure can be most likely due to the guest "
                        "entering an invalid\n"
                    "state for Intel VT. For example, the guest maybe running "
                        "in big real mode\n"
                    "which is not supported on less recent Intel processors."
                        "\n\n");
        }
        ret = -1;
        break;
    case KVM_EXIT_EXCEPTION:
        fprintf(stderr, "KVM: exception %d exit (error code 0x%x)\n",
                run->ex.exception, run->ex.error_code);
        ret = -1;
        break;
3016 3017
    case KVM_EXIT_DEBUG:
        DPRINTF("kvm_exit_debug\n");
3018
        qemu_mutex_lock_iothread();
3019
        ret = kvm_handle_debug(cpu, &run->debug.arch);
3020
        qemu_mutex_unlock_iothread();
3021
        break;
3022 3023 3024
    case KVM_EXIT_HYPERV:
        ret = kvm_hv_handle_exit(cpu, &run->hyperv);
        break;
3025 3026 3027 3028
    case KVM_EXIT_IOAPIC_EOI:
        ioapic_eoi_broadcast(run->eoi.vector);
        ret = 0;
        break;
3029 3030 3031 3032 3033 3034 3035 3036 3037
    default:
        fprintf(stderr, "KVM: unknown exit reason %d\n", run->exit_reason);
        ret = -1;
        break;
    }

    return ret;
}

A
Andreas Färber 已提交
3038
bool kvm_arch_stop_on_emulation_error(CPUState *cs)
3039
{
A
Andreas Färber 已提交
3040 3041 3042
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

3043
    kvm_cpu_synchronize_state(cs);
3044 3045
    return !(env->cr[0] & CR0_PE_MASK) ||
           ((env->segs[R_CS].selector  & 3) != 3);
3046
}
3047 3048 3049 3050 3051 3052 3053 3054 3055 3056

void kvm_arch_init_irq_routing(KVMState *s)
{
    if (!kvm_check_extension(s, KVM_CAP_IRQ_ROUTING)) {
        /* If kernel can't do irq routing, interrupt source
         * override 0->2 cannot be set up as required by HPET.
         * So we have to disable it.
         */
        no_hpet = 1;
    }
3057
    /* We know at this point that we're using the in-kernel
3058
     * irqchip, so we can use irqfds, and on x86 we know
3059
     * we can use msi via irqfd and GSI routing.
3060
     */
3061
    kvm_msi_via_irqfd_allowed = true;
3062
    kvm_gsi_routing_allowed = true;
3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095

    if (kvm_irqchip_is_split()) {
        int i;

        /* If the ioapic is in QEMU and the lapics are in KVM, reserve
           MSI routes for signaling interrupts to the local apics. */
        for (i = 0; i < IOAPIC_NUM_PINS; i++) {
            struct MSIMessage msg = { 0x0, 0x0 };
            if (kvm_irqchip_add_msi_route(s, msg, NULL) < 0) {
                error_report("Could not enable split IRQ mode.");
                exit(1);
            }
        }
    }
}

int kvm_arch_irqchip_create(MachineState *ms, KVMState *s)
{
    int ret;
    if (machine_kernel_irqchip_split(ms)) {
        ret = kvm_vm_enable_cap(s, KVM_CAP_SPLIT_IRQCHIP, 0, 24);
        if (ret) {
            error_report("Could not enable split irqchip mode: %s\n",
                         strerror(-ret));
            exit(1);
        } else {
            DPRINTF("Enabled KVM_CAP_SPLIT_IRQCHIP\n");
            kvm_split_irqchip = true;
            return 1;
        }
    } else {
        return 0;
    }
3096
}
3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236

/* Classic KVM device assignment interface. Will remain x86 only. */
int kvm_device_pci_assign(KVMState *s, PCIHostDeviceAddress *dev_addr,
                          uint32_t flags, uint32_t *dev_id)
{
    struct kvm_assigned_pci_dev dev_data = {
        .segnr = dev_addr->domain,
        .busnr = dev_addr->bus,
        .devfn = PCI_DEVFN(dev_addr->slot, dev_addr->function),
        .flags = flags,
    };
    int ret;

    dev_data.assigned_dev_id =
        (dev_addr->domain << 16) | (dev_addr->bus << 8) | dev_data.devfn;

    ret = kvm_vm_ioctl(s, KVM_ASSIGN_PCI_DEVICE, &dev_data);
    if (ret < 0) {
        return ret;
    }

    *dev_id = dev_data.assigned_dev_id;

    return 0;
}

int kvm_device_pci_deassign(KVMState *s, uint32_t dev_id)
{
    struct kvm_assigned_pci_dev dev_data = {
        .assigned_dev_id = dev_id,
    };

    return kvm_vm_ioctl(s, KVM_DEASSIGN_PCI_DEVICE, &dev_data);
}

static int kvm_assign_irq_internal(KVMState *s, uint32_t dev_id,
                                   uint32_t irq_type, uint32_t guest_irq)
{
    struct kvm_assigned_irq assigned_irq = {
        .assigned_dev_id = dev_id,
        .guest_irq = guest_irq,
        .flags = irq_type,
    };

    if (kvm_check_extension(s, KVM_CAP_ASSIGN_DEV_IRQ)) {
        return kvm_vm_ioctl(s, KVM_ASSIGN_DEV_IRQ, &assigned_irq);
    } else {
        return kvm_vm_ioctl(s, KVM_ASSIGN_IRQ, &assigned_irq);
    }
}

int kvm_device_intx_assign(KVMState *s, uint32_t dev_id, bool use_host_msi,
                           uint32_t guest_irq)
{
    uint32_t irq_type = KVM_DEV_IRQ_GUEST_INTX |
        (use_host_msi ? KVM_DEV_IRQ_HOST_MSI : KVM_DEV_IRQ_HOST_INTX);

    return kvm_assign_irq_internal(s, dev_id, irq_type, guest_irq);
}

int kvm_device_intx_set_mask(KVMState *s, uint32_t dev_id, bool masked)
{
    struct kvm_assigned_pci_dev dev_data = {
        .assigned_dev_id = dev_id,
        .flags = masked ? KVM_DEV_ASSIGN_MASK_INTX : 0,
    };

    return kvm_vm_ioctl(s, KVM_ASSIGN_SET_INTX_MASK, &dev_data);
}

static int kvm_deassign_irq_internal(KVMState *s, uint32_t dev_id,
                                     uint32_t type)
{
    struct kvm_assigned_irq assigned_irq = {
        .assigned_dev_id = dev_id,
        .flags = type,
    };

    return kvm_vm_ioctl(s, KVM_DEASSIGN_DEV_IRQ, &assigned_irq);
}

int kvm_device_intx_deassign(KVMState *s, uint32_t dev_id, bool use_host_msi)
{
    return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_INTX |
        (use_host_msi ? KVM_DEV_IRQ_HOST_MSI : KVM_DEV_IRQ_HOST_INTX));
}

int kvm_device_msi_assign(KVMState *s, uint32_t dev_id, int virq)
{
    return kvm_assign_irq_internal(s, dev_id, KVM_DEV_IRQ_HOST_MSI |
                                              KVM_DEV_IRQ_GUEST_MSI, virq);
}

int kvm_device_msi_deassign(KVMState *s, uint32_t dev_id)
{
    return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_MSI |
                                                KVM_DEV_IRQ_HOST_MSI);
}

bool kvm_device_msix_supported(KVMState *s)
{
    /* The kernel lacks a corresponding KVM_CAP, so we probe by calling
     * KVM_ASSIGN_SET_MSIX_NR with an invalid parameter. */
    return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_NR, NULL) == -EFAULT;
}

int kvm_device_msix_init_vectors(KVMState *s, uint32_t dev_id,
                                 uint32_t nr_vectors)
{
    struct kvm_assigned_msix_nr msix_nr = {
        .assigned_dev_id = dev_id,
        .entry_nr = nr_vectors,
    };

    return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_NR, &msix_nr);
}

int kvm_device_msix_set_vector(KVMState *s, uint32_t dev_id, uint32_t vector,
                               int virq)
{
    struct kvm_assigned_msix_entry msix_entry = {
        .assigned_dev_id = dev_id,
        .gsi = virq,
        .entry = vector,
    };

    return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_ENTRY, &msix_entry);
}

int kvm_device_msix_assign(KVMState *s, uint32_t dev_id)
{
    return kvm_assign_irq_internal(s, dev_id, KVM_DEV_IRQ_HOST_MSIX |
                                              KVM_DEV_IRQ_GUEST_MSIX, 0);
}

int kvm_device_msix_deassign(KVMState *s, uint32_t dev_id)
{
    return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_MSIX |
                                                KVM_DEV_IRQ_HOST_MSIX);
}
3237 3238

int kvm_arch_fixup_msi_route(struct kvm_irq_routing_entry *route,
3239
                             uint64_t address, uint32_t data, PCIDevice *dev)
3240 3241 3242
{
    return 0;
}
3243 3244 3245 3246 3247

int kvm_arch_msi_data_to_gsi(uint32_t data)
{
    abort();
}