piix.c 22.4 KB
Newer Older
P
pbrook 已提交
1 2 3 4
/*
 * QEMU i440FX/PIIX3 PCI Bridge Emulation
 *
 * Copyright (c) 2006 Fabrice Bellard
5
 *
P
pbrook 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */

25
#include "hw/hw.h"
P
Paolo Bonzini 已提交
26
#include "hw/i386/pc.h"
27 28
#include "hw/pci/pci.h"
#include "hw/pci/pci_host.h"
P
Paolo Bonzini 已提交
29
#include "hw/isa/isa.h"
30
#include "hw/sysbus.h"
31
#include "qemu/range.h"
P
Paolo Bonzini 已提交
32 33
#include "hw/xen/xen.h"
#include "hw/pci-host/pam.h"
34
#include "sysemu/sysemu.h"
35 36
#include "hw/i386/ioapic.h"
#include "qapi/visitor.h"
P
pbrook 已提交
37

38 39 40 41 42
/*
 * I440FX chipset data sheet.
 * http://download.intel.com/design/chipsets/datashts/29054901.pdf
 */

I
Igor Mammedov 已提交
43 44 45 46
#define TYPE_I440FX_PCI_HOST_BRIDGE "i440FX-pcihost"
#define I440FX_PCI_HOST_BRIDGE(obj) \
    OBJECT_CHECK(I440FXState, (obj), TYPE_I440FX_PCI_HOST_BRIDGE)

A
Andreas Färber 已提交
47 48
typedef struct I440FXState {
    PCIHostState parent_obj;
49 50
    PcPciInfo pci_info;
    uint64_t pci_hole64_size;
C
Cole Robinson 已提交
51
    uint32_t short_root_bus;
A
Andreas Färber 已提交
52
} I440FXState;
P
pbrook 已提交
53

I
Isaku Yamahata 已提交
54
#define PIIX_NUM_PIC_IRQS       16      /* i8259 * 2 */
55
#define PIIX_NUM_PIRQS          4ULL    /* PIRQ[A-D] */
S
Stefano Stabellini 已提交
56
#define XEN_PIIX_NUM_PIRQS      128ULL
I
Isaku Yamahata 已提交
57
#define PIIX_PIRQC              0x60
58

59 60 61 62 63 64
/*
 * Reset Control Register: PCI-accessible ISA-Compatible Register at address
 * 0xcf9, provided by the PCI/ISA bridge (PIIX3 PCI function 0, 8086:7000).
 */
#define RCR_IOPORT 0xcf9

65 66
typedef struct PIIX3State {
    PCIDevice dev;
I
Isaku Yamahata 已提交
67 68 69 70 71 72 73 74 75 76 77 78 79 80 81

    /*
     * bitmap to track pic levels.
     * The pic level is the logical OR of all the PCI irqs mapped to it
     * So one PIC level is tracked by PIIX_NUM_PIRQS bits.
     *
     * PIRQ is mapped to PIC pins, we track it by
     * PIIX_NUM_PIRQS * PIIX_NUM_PIC_IRQS = 64 bits with
     * pic_irq * PIIX_NUM_PIRQS + pirq
     */
#if PIIX_NUM_PIC_IRQS * PIIX_NUM_PIRQS > 64
#error "unable to encode pic state in 64bit in pic_levels."
#endif
    uint64_t pic_levels;

82
    qemu_irq *pic;
83 84 85

    /* This member isn't used. Just for save/load compatibility */
    int32_t pci_irq_levels_vmstate[PIIX_NUM_PIRQS];
86 87 88 89 90 91

    /* Reset Control Register contents */
    uint8_t rcr;

    /* IO memory region for Reset Control Register (RCR_IOPORT) */
    MemoryRegion rcr_mem;
G
Gerd Hoffmann 已提交
92
} PIIX3State;
93

94 95 96 97
#define TYPE_I440FX_PCI_DEVICE "i440FX"
#define I440FX_PCI_DEVICE(obj) \
    OBJECT_CHECK(PCII440FXState, (obj), TYPE_I440FX_PCI_DEVICE)

98
struct PCII440FXState {
99 100 101 102
    /*< private >*/
    PCIDevice parent_obj;
    /*< public >*/

A
Avi Kivity 已提交
103 104 105 106 107
    MemoryRegion *system_memory;
    MemoryRegion *pci_address_space;
    MemoryRegion *ram_memory;
    PAMMemoryRegion pam_regions[13];
    MemoryRegion smram_region;
108
    uint8_t smm_enabled;
109 110
};

111 112 113 114 115

#define I440FX_PAM      0x59
#define I440FX_PAM_SIZE 7
#define I440FX_SMRAM    0x72

I
Isaku Yamahata 已提交
116
static void piix3_set_irq(void *opaque, int pirq, int level);
117
static PCIINTxRoute piix3_route_intx_pin_to_irq(void *opaque, int pci_intx);
S
Stefano Stabellini 已提交
118 119
static void piix3_write_config_xen(PCIDevice *dev,
                               uint32_t address, uint32_t val, int len);
120 121 122 123

/* return the global irq number corresponding to a given device irq
   pin. We could also use the bus number to have a more precise
   mapping. */
I
Isaku Yamahata 已提交
124
static int pci_slot_get_pirq(PCIDevice *pci_dev, int pci_intx)
125 126 127
{
    int slot_addend;
    slot_addend = (pci_dev->devfn >> 3) - 1;
I
Isaku Yamahata 已提交
128
    return (pci_intx + slot_addend) & 3;
129
}
P
pbrook 已提交
130

131
static void i440fx_update_memory_mappings(PCII440FXState *d)
132
{
133
    int i;
134
    PCIDevice *pd = PCI_DEVICE(d);
135

136
    memory_region_transaction_begin();
137 138
    for (i = 0; i < 13; i++) {
        pam_update(&d->pam_regions[i], i,
139
                   pd->config[I440FX_PAM + ((i + 1) / 2)]);
140
    }
141
    smram_update(&d->smram_region, pd->config[I440FX_SMRAM], d->smm_enabled);
142
    memory_region_transaction_commit();
143 144
}

145
static void i440fx_set_smm(int val, void *arg)
146
{
147
    PCII440FXState *d = arg;
148
    PCIDevice *pd = PCI_DEVICE(d);
149

150
    memory_region_transaction_begin();
151
    smram_set_smm(&d->smm_enabled, val, pd->config[I440FX_SMRAM],
152 153
                  &d->smram_region);
    memory_region_transaction_commit();
154 155 156
}


157
static void i440fx_write_config(PCIDevice *dev,
158 159
                                uint32_t address, uint32_t val, int len)
{
160
    PCII440FXState *d = I440FX_PCI_DEVICE(dev);
161

162
    /* XXX: implement SMRAM.D_LOCK */
163
    pci_default_write_config(dev, address, val, len);
164 165
    if (ranges_overlap(address, len, I440FX_PAM, I440FX_PAM_SIZE) ||
        range_covers_byte(address, len, I440FX_SMRAM)) {
166
        i440fx_update_memory_mappings(d);
167
    }
168 169
}

170
static int i440fx_load_old(QEMUFile* f, void *opaque, int version_id)
171
{
172
    PCII440FXState *d = opaque;
173
    PCIDevice *pd = PCI_DEVICE(d);
174
    int ret, i;
175

176
    ret = pci_device_load(pd, f);
177 178 179
    if (ret < 0)
        return ret;
    i440fx_update_memory_mappings(d);
180
    qemu_get_8s(f, &d->smm_enabled);
181

182 183 184 185 186
    if (version_id == 2) {
        for (i = 0; i < PIIX_NUM_PIRQS; i++) {
            qemu_get_be32(f); /* dummy load for compatibility */
        }
    }
187

188 189 190
    return 0;
}

191
static int i440fx_post_load(void *opaque, int version_id)
192 193 194 195 196 197 198 199 200 201 202 203 204
{
    PCII440FXState *d = opaque;

    i440fx_update_memory_mappings(d);
    return 0;
}

static const VMStateDescription vmstate_i440fx = {
    .name = "I440FX",
    .version_id = 3,
    .minimum_version_id = 3,
    .minimum_version_id_old = 1,
    .load_state_old = i440fx_load_old,
205
    .post_load = i440fx_post_load,
206
    .fields      = (VMStateField []) {
207
        VMSTATE_PCI_DEVICE(parent_obj, PCII440FXState),
208 209 210 211 212
        VMSTATE_UINT8(smm_enabled, PCII440FXState),
        VMSTATE_END_OF_LIST()
    }
};

213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
static void i440fx_pcihost_get_pci_hole_start(Object *obj, Visitor *v,
                                              void *opaque, const char *name,
                                              Error **errp)
{
    I440FXState *s = I440FX_PCI_HOST_BRIDGE(obj);
    uint32_t value = s->pci_info.w32.begin;

    visit_type_uint32(v, &value, name, errp);
}

static void i440fx_pcihost_get_pci_hole_end(Object *obj, Visitor *v,
                                            void *opaque, const char *name,
                                            Error **errp)
{
    I440FXState *s = I440FX_PCI_HOST_BRIDGE(obj);
    uint32_t value = s->pci_info.w32.end;

    visit_type_uint32(v, &value, name, errp);
}

static void i440fx_pcihost_get_pci_hole64_start(Object *obj, Visitor *v,
                                                void *opaque, const char *name,
                                                Error **errp)
{
237 238 239 240
    PCIHostState *h = PCI_HOST_BRIDGE(obj);
    Range w64;

    pci_bus_get_w64_range(h->bus, &w64);
241

242
    visit_type_uint64(v, &w64.begin, name, errp);
243 244 245 246 247 248
}

static void i440fx_pcihost_get_pci_hole64_end(Object *obj, Visitor *v,
                                              void *opaque, const char *name,
                                              Error **errp)
{
249 250 251 252
    PCIHostState *h = PCI_HOST_BRIDGE(obj);
    Range w64;

    pci_bus_get_w64_range(h->bus, &w64);
253

254
    visit_type_uint64(v, &w64.end, name, errp);
255 256
}

257
static void i440fx_pcihost_initfn(Object *obj)
P
pbrook 已提交
258
{
259
    PCIHostState *s = PCI_HOST_BRIDGE(obj);
260
    I440FXState *d = I440FX_PCI_HOST_BRIDGE(obj);
P
pbrook 已提交
261

262
    memory_region_init_io(&s->conf_mem, obj, &pci_host_conf_le_ops, s,
263
                          "pci-conf-idx", 4);
264
    memory_region_init_io(&s->data_mem, obj, &pci_host_data_le_ops, s,
265
                          "pci-conf-data", 4);
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283

    object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_START, "int",
                        i440fx_pcihost_get_pci_hole_start,
                        NULL, NULL, NULL, NULL);

    object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_END, "int",
                        i440fx_pcihost_get_pci_hole_end,
                        NULL, NULL, NULL, NULL);

    object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_START, "int",
                        i440fx_pcihost_get_pci_hole64_start,
                        NULL, NULL, NULL, NULL);

    object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_END, "int",
                        i440fx_pcihost_get_pci_hole64_end,
                        NULL, NULL, NULL, NULL);

    d->pci_info.w32.end = IO_APIC_DEFAULT_ADDRESS;
284
}
P
pbrook 已提交
285

286 287 288 289 290 291 292 293 294 295
static void i440fx_pcihost_realize(DeviceState *dev, Error **errp)
{
    PCIHostState *s = PCI_HOST_BRIDGE(dev);
    SysBusDevice *sbd = SYS_BUS_DEVICE(dev);

    sysbus_add_io(sbd, 0xcf8, &s->conf_mem);
    sysbus_init_ioports(sbd, 0xcf8, 4);

    sysbus_add_io(sbd, 0xcfc, &s->data_mem);
    sysbus_init_ioports(sbd, 0xcfc, 4);
G
Gerd Hoffmann 已提交
296
}
P
pbrook 已提交
297

298
static int i440fx_initfn(PCIDevice *dev)
G
Gerd Hoffmann 已提交
299
{
300
    PCII440FXState *d = I440FX_PCI_DEVICE(dev);
301

302
    dev->config[I440FX_SMRAM] = 0x02;
303

304
    cpu_smm_register(&i440fx_set_smm, d);
305
    return 0;
G
Gerd Hoffmann 已提交
306 307
}

308 309 310 311 312 313
PCIBus *i440fx_init(PCII440FXState **pi440fx_state,
                    int *piix3_devfn,
                    ISABus **isa_bus, qemu_irq *pic,
                    MemoryRegion *address_space_mem,
                    MemoryRegion *address_space_io,
                    ram_addr_t ram_size,
314
                    ram_addr_t above_4g_mem_size,
315 316
                    MemoryRegion *pci_address_space,
                    MemoryRegion *ram_memory)
G
Gerd Hoffmann 已提交
317 318 319 320
{
    DeviceState *dev;
    PCIBus *b;
    PCIDevice *d;
321
    PCIHostState *s;
G
Gerd Hoffmann 已提交
322
    PIIX3State *piix3;
A
Avi Kivity 已提交
323
    PCII440FXState *f;
324
    unsigned i;
325
    I440FXState *i440fx;
G
Gerd Hoffmann 已提交
326

I
Igor Mammedov 已提交
327
    dev = qdev_create(NULL, TYPE_I440FX_PCI_HOST_BRIDGE);
328
    s = PCI_HOST_BRIDGE(dev);
A
Andreas Färber 已提交
329
    b = pci_bus_new(dev, NULL, pci_address_space,
330
                    address_space_io, 0, TYPE_PCI_BUS);
G
Gerd Hoffmann 已提交
331
    s->bus = b;
332
    object_property_add_child(qdev_get_machine(), "i440fx", OBJECT(dev), NULL);
333
    qdev_init_nofail(dev);
G
Gerd Hoffmann 已提交
334

335
    d = pci_create_simple(b, 0, TYPE_I440FX_PCI_DEVICE);
336
    *pi440fx_state = I440FX_PCI_DEVICE(d);
A
Avi Kivity 已提交
337 338 339 340
    f = *pi440fx_state;
    f->system_memory = address_space_mem;
    f->pci_address_space = pci_address_space;
    f->ram_memory = ram_memory;
341 342 343 344 345 346 347 348 349 350 351 352

    i440fx = I440FX_PCI_HOST_BRIDGE(dev);
    /* Set PCI window size the way seabios has always done it. */
    /* Power of 2 so bios can cover it with a single MTRR */
    if (ram_size <= 0x80000000) {
        i440fx->pci_info.w32.begin = 0x80000000;
    } else if (ram_size <= 0xc0000000) {
        i440fx->pci_info.w32.begin = 0xc0000000;
    } else {
        i440fx->pci_info.w32.begin = 0xe0000000;
    }

353 354 355 356
    /* setup pci memory mapping */
    pc_pci_as_mapping_init(OBJECT(f), f->system_memory,
                           f->pci_address_space);

357
    memory_region_init_alias(&f->smram_region, OBJECT(d), "smram-region",
A
Avi Kivity 已提交
358
                             f->pci_address_space, 0xa0000, 0x20000);
359 360 361
    memory_region_add_subregion_overlap(f->system_memory, 0xa0000,
                                        &f->smram_region, 1);
    memory_region_set_enabled(&f->smram_region, false);
362
    init_pam(dev, f->ram_memory, f->system_memory, f->pci_address_space,
363
             &f->pam_regions[0], PAM_BIOS_BASE, PAM_BIOS_SIZE);
364
    for (i = 0; i < 12; ++i) {
365
        init_pam(dev, f->ram_memory, f->system_memory, f->pci_address_space,
366 367
                 &f->pam_regions[i+1], PAM_EXPAN_BASE + i * PAM_EXPAN_SIZE,
                 PAM_EXPAN_SIZE);
368
    }
G
Gerd Hoffmann 已提交
369

S
Stefano Stabellini 已提交
370 371 372 373 374 375 376 377 378 379 380 381 382 383
    /* Xen supports additional interrupt routes from the PCI devices to
     * the IOAPIC: the four pins of each PCI device on the bus are also
     * connected to the IOAPIC directly.
     * These additional routes can be discovered through ACPI. */
    if (xen_enabled()) {
        piix3 = DO_UPCAST(PIIX3State, dev,
                pci_create_simple_multifunction(b, -1, true, "PIIX3-xen"));
        pci_bus_irqs(b, xen_piix3_set_irq, xen_pci_slot_get_pirq,
                piix3, XEN_PIIX_NUM_PIRQS);
    } else {
        piix3 = DO_UPCAST(PIIX3State, dev,
                pci_create_simple_multifunction(b, -1, true, "PIIX3"));
        pci_bus_irqs(b, piix3_set_irq, pci_slot_get_pirq, piix3,
                PIIX_NUM_PIRQS);
384
        pci_bus_set_route_irq_fn(b, piix3_route_intx_pin_to_irq);
S
Stefano Stabellini 已提交
385
    }
G
Gerd Hoffmann 已提交
386
    piix3->pic = pic;
387
    *isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(piix3), "isa.0"));
388

G
Gerd Hoffmann 已提交
389
    *piix3_devfn = piix3->dev.devfn;
390

391
    ram_size = ram_size / 8 / 1024 / 1024;
392
    if (ram_size > 255) {
393
        ram_size = 255;
394 395
    }
    d->config[0x57] = ram_size;
396

A
Avi Kivity 已提交
397 398
    i440fx_update_memory_mappings(f);

P
pbrook 已提交
399 400 401
    return b;
}

M
Michael S. Tsirkin 已提交
402 403 404 405 406 407 408 409
PCIBus *find_i440fx(void)
{
    PCIHostState *s = OBJECT_CHECK(PCIHostState,
                                   object_resolve_path("/machine/i440fx", NULL),
                                   TYPE_PCI_HOST_BRIDGE);
    return s ? s->bus : NULL;
}

P
pbrook 已提交
410
/* PIIX3 PCI to ISA bridge */
I
Isaku Yamahata 已提交
411 412 413 414
static void piix3_set_irq_pic(PIIX3State *piix3, int pic_irq)
{
    qemu_set_irq(piix3->pic[pic_irq],
                 !!(piix3->pic_levels &
T
TeLeMan 已提交
415
                    (((1ULL << PIIX_NUM_PIRQS) - 1) <<
I
Isaku Yamahata 已提交
416 417
                     (pic_irq * PIIX_NUM_PIRQS))));
}
P
pbrook 已提交
418

I
Isaku Yamahata 已提交
419
static void piix3_set_irq_level(PIIX3State *piix3, int pirq, int level)
I
Isaku Yamahata 已提交
420 421 422 423 424 425 426 427 428 429 430 431 432
{
    int pic_irq;
    uint64_t mask;

    pic_irq = piix3->dev.config[PIIX_PIRQC + pirq];
    if (pic_irq >= PIIX_NUM_PIC_IRQS) {
        return;
    }

    mask = 1ULL << ((pic_irq * PIIX_NUM_PIRQS) + pirq);
    piix3->pic_levels &= ~mask;
    piix3->pic_levels |= mask * !!level;

I
Isaku Yamahata 已提交
433
    piix3_set_irq_pic(piix3, pic_irq);
I
Isaku Yamahata 已提交
434 435 436
}

static void piix3_set_irq(void *opaque, int pirq, int level)
P
pbrook 已提交
437
{
G
Gerd Hoffmann 已提交
438
    PIIX3State *piix3 = opaque;
I
Isaku Yamahata 已提交
439
    piix3_set_irq_level(piix3, pirq, level);
I
Isaku Yamahata 已提交
440
}
P
pbrook 已提交
441

442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
static PCIINTxRoute piix3_route_intx_pin_to_irq(void *opaque, int pin)
{
    PIIX3State *piix3 = opaque;
    int irq = piix3->dev.config[PIIX_PIRQC + pin];
    PCIINTxRoute route;

    if (irq < PIIX_NUM_PIC_IRQS) {
        route.mode = PCI_INTX_ENABLED;
        route.irq = irq;
    } else {
        route.mode = PCI_INTX_DISABLED;
        route.irq = -1;
    }
    return route;
}

I
Isaku Yamahata 已提交
458 459 460 461 462 463 464 465
/* irq routing is changed. so rebuild bitmap */
static void piix3_update_irq_levels(PIIX3State *piix3)
{
    int pirq;

    piix3->pic_levels = 0;
    for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) {
        piix3_set_irq_level(piix3, pirq,
I
Isaku Yamahata 已提交
466
                            pci_bus_get_irq_level(piix3->dev.bus, pirq));
I
Isaku Yamahata 已提交
467 468 469 470 471 472 473 474 475 476
    }
}

static void piix3_write_config(PCIDevice *dev,
                               uint32_t address, uint32_t val, int len)
{
    pci_default_write_config(dev, address, val, len);
    if (ranges_overlap(address, len, PIIX_PIRQC, 4)) {
        PIIX3State *piix3 = DO_UPCAST(PIIX3State, dev, dev);
        int pic_irq;
J
Jan Kiszka 已提交
477 478

        pci_bus_fire_intx_routing_notifier(piix3->dev.bus);
I
Isaku Yamahata 已提交
479 480 481
        piix3_update_irq_levels(piix3);
        for (pic_irq = 0; pic_irq < PIIX_NUM_PIC_IRQS; pic_irq++) {
            piix3_set_irq_pic(piix3, pic_irq);
482
        }
P
pbrook 已提交
483 484 485
    }
}

S
Stefano Stabellini 已提交
486 487 488 489 490 491 492
static void piix3_write_config_xen(PCIDevice *dev,
                               uint32_t address, uint32_t val, int len)
{
    xen_piix_pci_write_config_client(address, val, len);
    piix3_write_config(dev, address, val, len);
}

493
static void piix3_reset(void *opaque)
P
pbrook 已提交
494
{
495 496
    PIIX3State *d = opaque;
    uint8_t *pci_conf = d->dev.config;
P
pbrook 已提交
497

D
David Woodhouse 已提交
498
    pci_conf[0x04] = 0x07; /* master, memory and I/O */
P
pbrook 已提交
499 500
    pci_conf[0x05] = 0x00;
    pci_conf[0x06] = 0x00;
D
David Woodhouse 已提交
501
    pci_conf[0x07] = 0x02; /* PCI_status_devsel_medium */
P
pbrook 已提交
502 503 504 505
    pci_conf[0x4c] = 0x4d;
    pci_conf[0x4e] = 0x03;
    pci_conf[0x4f] = 0x00;
    pci_conf[0x60] = 0x80;
506 507 508
    pci_conf[0x61] = 0x80;
    pci_conf[0x62] = 0x80;
    pci_conf[0x63] = 0x80;
P
pbrook 已提交
509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528
    pci_conf[0x69] = 0x02;
    pci_conf[0x70] = 0x80;
    pci_conf[0x76] = 0x0c;
    pci_conf[0x77] = 0x0c;
    pci_conf[0x78] = 0x02;
    pci_conf[0x79] = 0x00;
    pci_conf[0x80] = 0x00;
    pci_conf[0x82] = 0x00;
    pci_conf[0xa0] = 0x08;
    pci_conf[0xa2] = 0x00;
    pci_conf[0xa3] = 0x00;
    pci_conf[0xa4] = 0x00;
    pci_conf[0xa5] = 0x00;
    pci_conf[0xa6] = 0x00;
    pci_conf[0xa7] = 0x00;
    pci_conf[0xa8] = 0x0f;
    pci_conf[0xaa] = 0x00;
    pci_conf[0xab] = 0x00;
    pci_conf[0xac] = 0x00;
    pci_conf[0xae] = 0x00;
I
Isaku Yamahata 已提交
529 530

    d->pic_levels = 0;
531
    d->rcr = 0;
I
Isaku Yamahata 已提交
532 533 534 535 536 537 538
}

static int piix3_post_load(void *opaque, int version_id)
{
    PIIX3State *piix3 = opaque;
    piix3_update_irq_levels(piix3);
    return 0;
539
}
540

541 542 543 544 545 546 547 548 549
static void piix3_pre_save(void *opaque)
{
    int i;
    PIIX3State *piix3 = opaque;

    for (i = 0; i < ARRAY_SIZE(piix3->pci_irq_levels_vmstate); i++) {
        piix3->pci_irq_levels_vmstate[i] =
            pci_bus_get_irq_level(piix3->dev.bus, i);
    }
P
pbrook 已提交
550 551
}

552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568
static bool piix3_rcr_needed(void *opaque)
{
    PIIX3State *piix3 = opaque;

    return (piix3->rcr != 0);
}

static const VMStateDescription vmstate_piix3_rcr = {
    .name = "PIIX3/rcr",
    .version_id = 1,
    .minimum_version_id = 1,
    .fields = (VMStateField []) {
        VMSTATE_UINT8(rcr, PIIX3State),
        VMSTATE_END_OF_LIST()
    }
};

569 570 571 572 573
static const VMStateDescription vmstate_piix3 = {
    .name = "PIIX3",
    .version_id = 3,
    .minimum_version_id = 2,
    .minimum_version_id_old = 2,
I
Isaku Yamahata 已提交
574
    .post_load = piix3_post_load,
575
    .pre_save = piix3_pre_save,
576
    .fields      = (VMStateField[]) {
577
        VMSTATE_PCI_DEVICE(dev, PIIX3State),
578 579
        VMSTATE_INT32_ARRAY_V(pci_irq_levels_vmstate, PIIX3State,
                              PIIX_NUM_PIRQS, 3),
580
        VMSTATE_END_OF_LIST()
581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
    },
    .subsections = (VMStateSubsection[]) {
        {
            .vmsd = &vmstate_piix3_rcr,
            .needed = piix3_rcr_needed,
        },
        { 0 }
    }
};


static void rcr_write(void *opaque, hwaddr addr, uint64_t val, unsigned len)
{
    PIIX3State *d = opaque;

    if (val & 4) {
        qemu_system_reset_request();
        return;
J
Juan Quintela 已提交
599
    }
600 601 602 603 604 605 606 607 608 609 610 611 612 613
    d->rcr = val & 2; /* keep System Reset type only */
}

static uint64_t rcr_read(void *opaque, hwaddr addr, unsigned len)
{
    PIIX3State *d = opaque;

    return d->rcr;
}

static const MemoryRegionOps rcr_ops = {
    .read = rcr_read,
    .write = rcr_write,
    .endianness = DEVICE_LITTLE_ENDIAN
614
};
B
bellard 已提交
615

616
static int piix3_initfn(PCIDevice *dev)
P
pbrook 已提交
617
{
618
    PIIX3State *d = DO_UPCAST(PIIX3State, dev, dev);
P
pbrook 已提交
619

620
    isa_bus_new(DEVICE(d), pci_address_space_io(dev));
621

622 623
    memory_region_init_io(&d->rcr_mem, OBJECT(dev), &rcr_ops, d,
                          "piix3-reset-control", 1);
624 625 626
    memory_region_add_subregion_overlap(pci_address_space_io(dev), RCR_IOPORT,
                                        &d->rcr_mem, 1);

627
    qemu_register_reset(piix3_reset, d);
628
    return 0;
P
pbrook 已提交
629
}
T
ths 已提交
630

631 632
static void piix3_class_init(ObjectClass *klass, void *data)
{
633
    DeviceClass *dc = DEVICE_CLASS(klass);
634 635
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);

636 637
    dc->desc        = "ISA bridge";
    dc->vmsd        = &vmstate_piix3;
638
    dc->cannot_instantiate_with_device_add_yet = true; /* FIXME explain why */
639 640 641 642
    k->no_hotplug   = 1;
    k->init         = piix3_initfn;
    k->config_write = piix3_write_config;
    k->vendor_id    = PCI_VENDOR_ID_INTEL;
D
David Woodhouse 已提交
643 644
    /* 82371SB PIIX3 PCI-to-ISA bridge (Step A1) */
    k->device_id    = PCI_DEVICE_ID_INTEL_82371SB_0;
645 646 647
    k->class_id     = PCI_CLASS_BRIDGE_ISA;
}

648
static const TypeInfo piix3_info = {
649 650 651 652
    .name          = "PIIX3",
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(PIIX3State),
    .class_init    = piix3_class_init,
653 654
};

655 656
static void piix3_xen_class_init(ObjectClass *klass, void *data)
{
657
    DeviceClass *dc = DEVICE_CLASS(klass);
658 659
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);

660 661
    dc->desc        = "ISA bridge";
    dc->vmsd        = &vmstate_piix3;
662
    dc->cannot_instantiate_with_device_add_yet = true; /* FIXME explain why */
663 664 665 666
    k->no_hotplug   = 1;
    k->init         = piix3_initfn;
    k->config_write = piix3_write_config_xen;
    k->vendor_id    = PCI_VENDOR_ID_INTEL;
D
David Woodhouse 已提交
667 668
    /* 82371SB PIIX3 PCI-to-ISA bridge (Step A1) */
    k->device_id    = PCI_DEVICE_ID_INTEL_82371SB_0;
669
    k->class_id     = PCI_CLASS_BRIDGE_ISA;
670 671
};

672
static const TypeInfo piix3_xen_info = {
673 674 675 676
    .name          = "PIIX3-xen",
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(PIIX3State),
    .class_init    = piix3_xen_class_init,
677 678 679 680
};

static void i440fx_class_init(ObjectClass *klass, void *data)
{
681
    DeviceClass *dc = DEVICE_CLASS(klass);
682 683 684 685 686 687 688 689 690
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);

    k->no_hotplug = 1;
    k->init = i440fx_initfn;
    k->config_write = i440fx_write_config;
    k->vendor_id = PCI_VENDOR_ID_INTEL;
    k->device_id = PCI_DEVICE_ID_INTEL_82441;
    k->revision = 0x02;
    k->class_id = PCI_CLASS_BRIDGE_HOST;
691 692
    dc->desc = "Host bridge";
    dc->vmsd = &vmstate_i440fx;
693 694 695 696 697
    /*
     * PCI-facing part of the host bridge, not usable without the
     * host-facing part, which can't be device_add'ed, yet.
     */
    dc->cannot_instantiate_with_device_add_yet = true;
698 699
}

700
static const TypeInfo i440fx_info = {
701
    .name          = TYPE_I440FX_PCI_DEVICE,
702 703 704
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(PCII440FXState),
    .class_init    = i440fx_class_init,
G
Gerd Hoffmann 已提交
705 706
};

707 708 709
static const char *i440fx_pcihost_root_bus_path(PCIHostState *host_bridge,
                                                PCIBus *rootbus)
{
C
Cole Robinson 已提交
710 711
    I440FXState *s = I440FX_PCI_HOST_BRIDGE(host_bridge);

712
    /* For backwards compat with old device paths */
C
Cole Robinson 已提交
713 714 715 716
    if (s->short_root_bus) {
        return "0000";
    }
    return "0000:00";
717 718
}

719 720 721
static Property i440fx_props[] = {
    DEFINE_PROP_SIZE(PCI_HOST_PROP_PCI_HOLE64_SIZE, I440FXState,
                     pci_hole64_size, DEFAULT_PCI_HOLE64_SIZE),
C
Cole Robinson 已提交
722
    DEFINE_PROP_UINT32("short_root_bus", I440FXState, short_root_bus, 0),
723 724 725
    DEFINE_PROP_END_OF_LIST(),
};

726 727
static void i440fx_pcihost_class_init(ObjectClass *klass, void *data)
{
728
    DeviceClass *dc = DEVICE_CLASS(klass);
729
    PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass);
730

731
    hc->root_bus_path = i440fx_pcihost_root_bus_path;
732
    dc->realize = i440fx_pcihost_realize;
733
    dc->fw_name = "pci";
734
    dc->props = i440fx_props;
735 736
}

737
static const TypeInfo i440fx_pcihost_info = {
I
Igor Mammedov 已提交
738
    .name          = TYPE_I440FX_PCI_HOST_BRIDGE,
739
    .parent        = TYPE_PCI_HOST_BRIDGE,
740
    .instance_size = sizeof(I440FXState),
741
    .instance_init = i440fx_pcihost_initfn,
742
    .class_init    = i440fx_pcihost_class_init,
G
Gerd Hoffmann 已提交
743 744
};

A
Andreas Färber 已提交
745
static void i440fx_register_types(void)
G
Gerd Hoffmann 已提交
746
{
747 748 749 750
    type_register_static(&i440fx_info);
    type_register_static(&piix3_info);
    type_register_static(&piix3_xen_info);
    type_register_static(&i440fx_pcihost_info);
G
Gerd Hoffmann 已提交
751
}
A
Andreas Färber 已提交
752 753

type_init(i440fx_register_types)