1. 07 1月, 2010 5 次提交
    • Z
      drm/i915: Enable/disable the dithering for LVDS based on VBT setting · 898822ce
      Zhao Yakui 提交于
      Enable/disable the dithering for LVDS based on VBT setting. On the 965/g4x
      platform the dithering flag is defined in LVDS register. And on the ironlake
      the dithering flag is defined in pipeconf register.
      Signed-off-by: NZhao Yakui <yakui.zhao@intel.com>
      Signed-off-by: NEric Anholt <eric@anholt.net>
      898822ce
    • C
      drm/i915: Hold struct mutex whilst pinning power context bo. · 9ea8d059
      Chris Wilson 提交于
      Hugh found an error path where we were attempting to unref a bo without
      holding the struct mutex:
      
        [drm:intel_init_clock_gating] *ERROR* failed to pin power context: -16
        ------------[ cut here ]------------
        WARNING: at drivers/gpu/drm/drm_gem.c:438 drm_gem_object_free+0x20/0x5e()
        Hardware name: ESPRIMO Mobile V5505
        Modules linked in: snd_pcm_oss snd_mixer_oss snd_seq snd_seq_device
        Pid: 3793, comm: s2ram Not tainted 2.6.33-rc2 #4
        Call Trace:
         [<7815298e>] warn_slowpath_common+0x59/0x6b
         [<781529b3>] warn_slowpath_null+0x13/0x18
         [<78317c1a>] ? drm_gem_object_free+0x20/0x5e
         [<78317c1a>] drm_gem_object_free+0x20/0x5e
         [<78317bfa>] ? drm_gem_object_free+0x0/0x5e
         [<7829df11>] kref_put+0x38/0x45
         [<7833a5f0>] intel_init_clock_gating+0x232/0x271
         [<78317bfa>] ? drm_gem_object_free+0x0/0x5e
         [<7832c307>] i915_restore_state+0x21a/0x2b3
         [<7832379d>] i915_resume+0x3c/0xbb
         [<78174fe5>] ? trace_hardirqs_on_caller+0xfc/0x123
         [<7831c756>] ? drm_class_resume+0x0/0x3e
         [<7831c78d>] drm_class_resume+0x37/0x3e
         [<78351e0a>] legacy_resume+0x1e/0x51
         [<78351ece>] device_resume+0x91/0xab
         [<7831c756>] ? drm_class_resume+0x0/0x3e
         [<78352226>] dpm_resume+0x58/0x10f
         [<783522fb>] dpm_resume_end+0x1e/0x2c
         [<78180f80>] suspend_devices_and_enter+0x61/0x84
         [<78180ff8>] enter_state+0x55/0x83
         [<7818091c>] state_store+0x94/0xaa
         [<7829d09e>] kobj_attr_store+0x1e/0x23
         [<782098e0>] sysfs_write_file+0x66/0x99
         [<781cd2f0>] vfs_write+0x8a/0x108
         [<781cd408>] sys_write+0x3c/0x63
         [<78125c10>] sysenter_do_call+0x12/0x36
        ---[ end trace a343537f29950fda ]---
      
      It is in fact slightly more insiduous that first appears since we are
      attempting to not just free the object without the lock, but are trying
      to do the whole bo manipulation without holding the lock.
      Reported-by: NHugh Dickins <hugh.dickins@tiscali.co.uk>
      Signed-off-by: NChris Wilson <chris@chris-wilson.co.uk>
      Cc: stable@kernel.org
      Signed-off-by: NEric Anholt <eric@anholt.net>
      9ea8d059
    • T
      drm/i915: Storage class should be before const qualifier · 69e302a9
      Tobias Klauser 提交于
      The C99 specification states in section 6.11.5:
      
      The placement of a storage-class specifier other than at the beginning
      of the declaration specifiers in a declaration is an obsolescent
      feature.
      Signed-off-by: NTobias Klauser <tklauser@distanz.ch>
      Signed-off-by: NEric Anholt <eric@anholt.net>
      69e302a9
    • J
      drm/i915: remove render reclock support · cda9d05c
      Jesse Barnes 提交于
      This code generally fails to adjust the render clock, and when it does,
      it conflicts with some other register settings and can cause problems.
      
      So remove this code altogether.  I'm reworking it now to do the right
      thing, but the only bit it will share is the VBT check for whether
      reclocking is supported, so I'm leaving that bit.
      
      Reverts most of 652c393a ("add dynamic
      clock frequency control"), though for many the regressions showed up
      in the later 181a5336 ("Fix render
      reclock availability detection").
      Signed-off-by: NJesse Barnes <jbarnes@virtuousgeek.org>
      Signed-off-by: NEric Anholt <eric@anholt.net>
      cda9d05c
    • A
      drm/i915: Fix RC6 suspend/resume · 1d3c36ad
      Andrew Lutomirski 提交于
      We restored RC6 twice on resume, even with modesetting off.  Instead,
      only restore it once and skip RC6 initialization entirely in non-KMS mode.
      Signed-off-by: NAndy Lutomirski <luto@mit.edu>
      Tested-by: NJeff Chua <jeff.chua.linux@gmail.com>
      Signed-off-by: NEric Anholt <eric@anholt.net>
      1d3c36ad
  2. 17 12月, 2009 2 次提交
  3. 08 12月, 2009 5 次提交
  4. 02 12月, 2009 5 次提交
  5. 01 12月, 2009 3 次提交
  6. 26 11月, 2009 3 次提交
  7. 06 11月, 2009 10 次提交
  8. 24 10月, 2009 3 次提交
  9. 20 10月, 2009 2 次提交
  10. 16 10月, 2009 1 次提交
    • C
      drm/i915: Install a fence register for fbc on g4x · 0d9c7789
      Chris Wilson 提交于
      To enable framebuffer compression on a g4x, we not only need the buffer
      to tiled (X only), we also need to hold a fence register for the buffer.
      Currently we only install a fence register for pre-i965s when setting up
      the scanout buffer. Rather than adding some convoluted logic to
      g4x_enable_fbc() to acquire a fence register, and perhaps to
      g4x_disable_fbc() to release it again, we can extend the acquisition
      during setup to all chipsets.
      Signed-off-by: NChris Wilson <chris@chris-wilson.co.uk>
      Cc: Jesse Barnes <jbarnes@virtuousgeek.org>
      Signed-off-by: NEric Anholt <eric@anholt.net>
      0d9c7789
  11. 14 10月, 2009 1 次提交