RISC-V: Atomic and Locking Code
This contains all the code that directly interfaces with the RISC-V memory model. While this code corforms to the current RISC-V ISA specifications (user 2.2 and priv 1.10), the memory model is somewhat underspecified in those documents. There is a working group that hopes to produce a formal memory model by the end of the year, but my understanding is that the basic definitions we're relying on here won't change significantly. Reviewed-by: NArnd Bergmann <arnd@arndb.de> Signed-off-by: NPalmer Dabbelt <palmer@dabbelt.com>
Showing
arch/riscv/include/asm/atomic.h
0 → 100644
arch/riscv/include/asm/barrier.h
0 → 100644
arch/riscv/include/asm/bitops.h
0 → 100644
arch/riscv/include/asm/cmpxchg.h
0 → 100644
arch/riscv/include/asm/io.h
0 → 100644
arch/riscv/include/asm/spinlock.h
0 → 100644
arch/riscv/include/asm/tlb.h
0 → 100644
arch/riscv/include/asm/tlbflush.h
0 → 100644
想要评论请 注册 或 登录