提交 73535feb 编写于 作者: K Ken Chalmers 提交者: Alex Deucher

drm/amd/display: Fix Maximus pixel clock programming

Maximus testing now defaults to a 700 MHz emulated dispclk
Signed-off-by: NKen Chalmers <ken.chalmers@amd.com>
Reviewed-by: NTony Cheng <Tony.Cheng@amd.com>
Acked-by: NHarry Wentland <harry.wentland@amd.com>
Signed-off-by: NAlex Deucher <alexander.deucher@amd.com>
上级 a8c40b0b
......@@ -908,19 +908,9 @@ static bool dce110_program_pix_clk(
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
if (IS_FPGA_MAXIMUS_DC(clock_source->ctx->dce_environment)) {
unsigned int inst = pix_clk_params->controller_id - CONTROLLER_ID_D0;
unsigned dp_dto_ref_kHz = 600000;
/* DPREF clock from FPGA TODO: Does FPGA have this value? */
unsigned dp_dto_ref_kHz = 700000;
unsigned clock_kHz = pll_settings->actual_pix_clk;
/* For faster simulation, if mode pixe clock less than 290MHz,
* pixel clock can be hard coded to 290Mhz. For 4K mode, pixel clock
* is greater than 500Mhz, need real pixel clock
* clock_kHz = 290000;
*/
/* TODO: un-hardcode when we can set display clock properly*/
/*clock_kHz = pix_clk_params->requested_pix_clk;*/
clock_kHz = 290000;
/* Set DTO values: phase = target clock, modulo = reference clock */
REG_WRITE(PHASE[inst], clock_kHz);
REG_WRITE(MODULO[inst], dp_dto_ref_kHz);
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册