Skip to content
体验新版
项目
组织
正在加载...
登录
切换导航
打开侧边栏
openeuler
Kernel
提交
6979c630
K
Kernel
项目概览
openeuler
/
Kernel
1 年多 前同步成功
通知
8
Star
0
Fork
0
代码
文件
提交
分支
Tags
贡献者
分支图
Diff
Issue
0
列表
看板
标记
里程碑
合并请求
0
DevOps
流水线
流水线任务
计划
Wiki
0
Wiki
分析
仓库
DevOps
项目成员
Pages
K
Kernel
项目概览
项目概览
详情
发布
仓库
仓库
文件
提交
分支
标签
贡献者
分支图
比较
Issue
0
Issue
0
列表
看板
标记
里程碑
合并请求
0
合并请求
0
Pages
DevOps
DevOps
流水线
流水线任务
计划
分析
分析
仓库分析
DevOps
Wiki
0
Wiki
成员
成员
收起侧边栏
关闭侧边栏
动态
分支图
创建新Issue
流水线任务
提交
Issue看板
提交
6979c630
编写于
8月 20, 2015
作者:
B
Ben Skeggs
浏览文件
操作
浏览文件
下载
电子邮件补丁
差异文件
drm/nouveau/clk: switch to new-style timer macros
Signed-off-by:
N
Ben Skeggs
<
bskeggs@redhat.com
>
上级
4f31c84e
变更
5
隐藏空白更改
内联
并排
Showing
5 changed file
with
54 addition
and
18 deletion
+54
-18
drivers/gpu/drm/nouveau/nvkm/subdev/clk/gf100.c
drivers/gpu/drm/nouveau/nvkm/subdev/clk/gf100.c
+13
-3
drivers/gpu/drm/nouveau/nvkm/subdev/clk/gk104.c
drivers/gpu/drm/nouveau/nvkm/subdev/clk/gk104.c
+13
-3
drivers/gpu/drm/nouveau/nvkm/subdev/clk/gk20a.c
drivers/gpu/drm/nouveau/nvkm/subdev/clk/gk20a.c
+4
-4
drivers/gpu/drm/nouveau/nvkm/subdev/clk/gt215.c
drivers/gpu/drm/nouveau/nvkm/subdev/clk/gt215.c
+19
-5
drivers/gpu/drm/nouveau/nvkm/subdev/clk/mcp77.c
drivers/gpu/drm/nouveau/nvkm/subdev/clk/mcp77.c
+5
-3
未找到文件。
drivers/gpu/drm/nouveau/nvkm/subdev/clk/gf100.c
浏览文件 @
6979c630
...
...
@@ -345,7 +345,10 @@ gf100_clk_prog_1(struct gf100_clk *clk, int idx)
{
struct
nvkm_device
*
device
=
clk
->
base
.
subdev
.
device
;
nvkm_mask
(
device
,
0x137100
,
(
1
<<
idx
),
0x00000000
);
nv_wait
(
clk
,
0x137100
,
(
1
<<
idx
),
0x00000000
);
nvkm_msec
(
device
,
2000
,
if
(
!
(
nvkm_rd32
(
device
,
0x137100
)
&
(
1
<<
idx
)))
break
;
);
}
static
void
...
...
@@ -360,7 +363,10 @@ gf100_clk_prog_2(struct gf100_clk *clk, int idx)
if
(
info
->
coef
)
{
nvkm_wr32
(
device
,
addr
+
0x04
,
info
->
coef
);
nvkm_mask
(
device
,
addr
+
0x00
,
0x00000001
,
0x00000001
);
nv_wait
(
clk
,
addr
+
0x00
,
0x00020000
,
0x00020000
);
nvkm_msec
(
device
,
2000
,
if
(
nvkm_rd32
(
device
,
addr
+
0x00
)
&
0x00020000
)
break
;
);
nvkm_mask
(
device
,
addr
+
0x00
,
0x00020004
,
0x00000004
);
}
}
...
...
@@ -373,7 +379,11 @@ gf100_clk_prog_3(struct gf100_clk *clk, int idx)
struct
nvkm_device
*
device
=
clk
->
base
.
subdev
.
device
;
if
(
info
->
ssel
)
{
nvkm_mask
(
device
,
0x137100
,
(
1
<<
idx
),
info
->
ssel
);
nv_wait
(
clk
,
0x137100
,
(
1
<<
idx
),
info
->
ssel
);
nvkm_msec
(
device
,
2000
,
u32
tmp
=
nvkm_rd32
(
device
,
0x137100
)
&
(
1
<<
idx
);
if
(
tmp
==
info
->
ssel
)
break
;
);
}
}
...
...
drivers/gpu/drm/nouveau/nvkm/subdev/clk/gk104.c
浏览文件 @
6979c630
...
...
@@ -366,7 +366,10 @@ gk104_clk_prog_1_0(struct gk104_clk *clk, int idx)
{
struct
nvkm_device
*
device
=
clk
->
base
.
subdev
.
device
;
nvkm_mask
(
device
,
0x137100
,
(
1
<<
idx
),
0x00000000
);
nv_wait
(
clk
,
0x137100
,
(
1
<<
idx
),
0x00000000
);
nvkm_msec
(
device
,
2000
,
if
(
!
(
nvkm_rd32
(
device
,
0x137100
)
&
(
1
<<
idx
)))
break
;
);
}
static
void
...
...
@@ -387,7 +390,10 @@ gk104_clk_prog_2(struct gk104_clk *clk, int idx)
if
(
info
->
coef
)
{
nvkm_wr32
(
device
,
addr
+
0x04
,
info
->
coef
);
nvkm_mask
(
device
,
addr
+
0x00
,
0x00000001
,
0x00000001
);
nv_wait
(
clk
,
addr
+
0x00
,
0x00020000
,
0x00020000
);
nvkm_msec
(
device
,
2000
,
if
(
nvkm_rd32
(
device
,
addr
+
0x00
)
&
0x00020000
)
break
;
);
nvkm_mask
(
device
,
addr
+
0x00
,
0x00020004
,
0x00000004
);
}
}
...
...
@@ -410,7 +416,11 @@ gk104_clk_prog_4_0(struct gk104_clk *clk, int idx)
struct
nvkm_device
*
device
=
clk
->
base
.
subdev
.
device
;
if
(
info
->
ssel
)
{
nvkm_mask
(
device
,
0x137100
,
(
1
<<
idx
),
info
->
ssel
);
nv_wait
(
clk
,
0x137100
,
(
1
<<
idx
),
info
->
ssel
);
nvkm_msec
(
device
,
2000
,
u32
tmp
=
nvkm_rd32
(
device
,
0x137100
)
&
(
1
<<
idx
);
if
(
tmp
==
info
->
ssel
)
break
;
);
}
}
...
...
drivers/gpu/drm/nouveau/nvkm/subdev/clk/gk20a.c
浏览文件 @
6979c630
...
...
@@ -405,11 +405,11 @@ _gk20a_pllg_program_mnp(struct gk20a_clk *clk, bool allow_slide)
nvkm_wr32
(
device
,
GPCPLL_CFG
,
val
);
}
if
(
!
nvkm_timer_wait_eq
(
clk
,
300000
,
GPCPLL_CFG
,
GPCPLL_CFG_LOCK
,
GPCPLL_CFG_LOCK
))
{
nv_error
(
clk
,
"%s: timeout waiting for pllg lock
\n
"
,
__func__
);
if
(
nvkm_usec
(
device
,
300
,
if
(
nvkm_rd32
(
device
,
GPCPLL_CFG
)
&
GPCPLL_CFG_LOCK
)
break
;
)
<
0
)
return
-
ETIMEDOUT
;
}
/* switch to VCO mode */
nvkm_mask
(
device
,
SEL_VCO
,
0
,
BIT
(
SEL_VCO_GPC2CLK_OUT_SHIFT
));
...
...
drivers/gpu/drm/nouveau/nvkm/subdev/clk/gt215.c
浏览文件 @
6979c630
...
...
@@ -302,21 +302,32 @@ int
gt215_clk_pre
(
struct
nvkm_clk
*
clk
,
unsigned
long
*
flags
)
{
struct
nvkm_device
*
device
=
clk
->
subdev
.
device
;
struct
nvkm_fifo
*
fifo
=
nvkm_fifo
(
clk
)
;
struct
nvkm_fifo
*
fifo
=
device
->
fifo
;
/* halt and idle execution engines */
nvkm_mask
(
device
,
0x020060
,
0x00070000
,
0x00000000
);
nvkm_mask
(
device
,
0x002504
,
0x00000001
,
0x00000001
);
/* Wait until the interrupt handler is finished */
if
(
!
nv_wait
(
clk
,
0x000100
,
0xffffffff
,
0x00000000
))
if
(
nvkm_msec
(
device
,
2000
,
if
(
!
nvkm_rd32
(
device
,
0x000100
))
break
;
)
<
0
)
return
-
EBUSY
;
if
(
fifo
)
fifo
->
pause
(
fifo
,
flags
);
if
(
!
nv_wait
(
clk
,
0x002504
,
0x00000010
,
0x00000010
))
if
(
nvkm_msec
(
device
,
2000
,
if
(
nvkm_rd32
(
device
,
0x002504
)
&
0x00000010
)
break
;
)
<
0
)
return
-
EIO
;
if
(
!
nv_wait
(
clk
,
0x00251c
,
0x0000003f
,
0x0000003f
))
if
(
nvkm_msec
(
device
,
2000
,
u32
tmp
=
nvkm_rd32
(
device
,
0x002504
)
&
0x0000003f
;
if
(
tmp
==
0x0000003f
)
break
;
)
<
0
)
return
-
EIO
;
return
0
;
...
...
@@ -367,7 +378,10 @@ prog_pll(struct gt215_clk *clk, int idx, u32 pll, int dom)
nvkm_wr32
(
device
,
coef
,
info
->
pll
);
nvkm_mask
(
device
,
ctrl
,
0x00000015
,
0x00000015
);
nvkm_mask
(
device
,
ctrl
,
0x00000010
,
0x00000000
);
if
(
!
nv_wait
(
clk
,
ctrl
,
0x00020000
,
0x00020000
))
{
if
(
nvkm_msec
(
device
,
2000
,
if
(
nvkm_rd32
(
device
,
ctrl
)
&
0x00020000
)
break
;
)
<
0
)
{
nvkm_mask
(
device
,
ctrl
,
0x00000010
,
0x00000010
);
nvkm_mask
(
device
,
src0
,
0x00000101
,
0x00000000
);
return
;
...
...
drivers/gpu/drm/nouveau/nvkm/subdev/clk/mcp77.c
浏览文件 @
6979c630
...
...
@@ -349,10 +349,12 @@ mcp77_clk_prog(struct nvkm_clk *obj)
goto
resume
;
}
if
(
!
nv_wait
(
clk
,
0x004080
,
pllmask
,
pllmask
))
{
nv_warn
(
clk
,
"Reclocking failed: unstable PLLs
\n
"
);
if
(
nvkm_msec
(
device
,
2000
,
u32
tmp
=
nvkm_rd32
(
device
,
0x004080
)
&
pllmask
;
if
(
tmp
==
pllmask
)
break
;
)
<
0
)
goto
resume
;
}
switch
(
clk
->
vsrc
)
{
case
nv_clk_src_cclk
:
...
...
编辑
预览
Markdown
is supported
0%
请重试
或
添加新附件
.
添加附件
取消
You are about to add
0
people
to the discussion. Proceed with caution.
先完成此消息的编辑!
取消
想要评论请
注册
或
登录