提交 06a2fe22 编写于 作者: T Tvrtko Ursulin

drm/i915: Consolidate write_tail vfunc initializer

Introduce a function which initializes vfuncs mostly common
across engines and move write_tail initialization in it since
only one engine overrides the default.
Signed-off-by: NTvrtko Ursulin <tvrtko.ursulin@intel.com>
Reviewed-by: NChris Wilson <chris@chris-wilson.co.uk>
上级 ffebb83b
...@@ -2884,6 +2884,12 @@ static int gen6_ring_flush(struct drm_i915_gem_request *req, ...@@ -2884,6 +2884,12 @@ static int gen6_ring_flush(struct drm_i915_gem_request *req,
return 0; return 0;
} }
static void intel_ring_default_vfuncs(struct drm_i915_private *dev_priv,
struct intel_engine_cs *engine)
{
engine->write_tail = ring_write_tail;
}
int intel_init_render_ring_buffer(struct drm_device *dev) int intel_init_render_ring_buffer(struct drm_device *dev)
{ {
struct drm_i915_private *dev_priv = dev->dev_private; struct drm_i915_private *dev_priv = dev->dev_private;
...@@ -2897,6 +2903,8 @@ int intel_init_render_ring_buffer(struct drm_device *dev) ...@@ -2897,6 +2903,8 @@ int intel_init_render_ring_buffer(struct drm_device *dev)
engine->hw_id = 0; engine->hw_id = 0;
engine->mmio_base = RENDER_RING_BASE; engine->mmio_base = RENDER_RING_BASE;
intel_ring_default_vfuncs(dev_priv, engine);
if (INTEL_GEN(dev_priv) >= 8) { if (INTEL_GEN(dev_priv) >= 8) {
if (i915_semaphore_is_enabled(dev_priv)) { if (i915_semaphore_is_enabled(dev_priv)) {
obj = i915_gem_object_create(dev, 4096); obj = i915_gem_object_create(dev, 4096);
...@@ -2988,7 +2996,6 @@ int intel_init_render_ring_buffer(struct drm_device *dev) ...@@ -2988,7 +2996,6 @@ int intel_init_render_ring_buffer(struct drm_device *dev)
} }
engine->irq_enable_mask = I915_USER_INTERRUPT; engine->irq_enable_mask = I915_USER_INTERRUPT;
} }
engine->write_tail = ring_write_tail;
if (IS_HASWELL(dev_priv)) if (IS_HASWELL(dev_priv))
engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer; engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
...@@ -3047,7 +3054,8 @@ int intel_init_bsd_ring_buffer(struct drm_device *dev) ...@@ -3047,7 +3054,8 @@ int intel_init_bsd_ring_buffer(struct drm_device *dev)
engine->exec_id = I915_EXEC_BSD; engine->exec_id = I915_EXEC_BSD;
engine->hw_id = 1; engine->hw_id = 1;
engine->write_tail = ring_write_tail; intel_ring_default_vfuncs(dev_priv, engine);
if (INTEL_GEN(dev_priv) >= 6) { if (INTEL_GEN(dev_priv) >= 6) {
engine->mmio_base = GEN6_BSD_RING_BASE; engine->mmio_base = GEN6_BSD_RING_BASE;
/* gen6 bsd needs a special wa for tail updates */ /* gen6 bsd needs a special wa for tail updates */
...@@ -3125,9 +3133,10 @@ int intel_init_bsd2_ring_buffer(struct drm_device *dev) ...@@ -3125,9 +3133,10 @@ int intel_init_bsd2_ring_buffer(struct drm_device *dev)
engine->id = VCS2; engine->id = VCS2;
engine->exec_id = I915_EXEC_BSD; engine->exec_id = I915_EXEC_BSD;
engine->hw_id = 4; engine->hw_id = 4;
engine->write_tail = ring_write_tail;
engine->mmio_base = GEN8_BSD2_RING_BASE; engine->mmio_base = GEN8_BSD2_RING_BASE;
intel_ring_default_vfuncs(dev_priv, engine);
engine->flush = gen6_bsd_ring_flush; engine->flush = gen6_bsd_ring_flush;
engine->add_request = gen6_add_request; engine->add_request = gen6_add_request;
engine->irq_seqno_barrier = gen6_seqno_barrier; engine->irq_seqno_barrier = gen6_seqno_barrier;
...@@ -3158,9 +3167,10 @@ int intel_init_blt_ring_buffer(struct drm_device *dev) ...@@ -3158,9 +3167,10 @@ int intel_init_blt_ring_buffer(struct drm_device *dev)
engine->id = BCS; engine->id = BCS;
engine->exec_id = I915_EXEC_BLT; engine->exec_id = I915_EXEC_BLT;
engine->hw_id = 2; engine->hw_id = 2;
engine->mmio_base = BLT_RING_BASE; engine->mmio_base = BLT_RING_BASE;
engine->write_tail = ring_write_tail;
intel_ring_default_vfuncs(dev_priv, engine);
engine->flush = gen6_ring_flush; engine->flush = gen6_ring_flush;
engine->add_request = gen6_add_request; engine->add_request = gen6_add_request;
engine->irq_seqno_barrier = gen6_seqno_barrier; engine->irq_seqno_barrier = gen6_seqno_barrier;
...@@ -3218,9 +3228,10 @@ int intel_init_vebox_ring_buffer(struct drm_device *dev) ...@@ -3218,9 +3228,10 @@ int intel_init_vebox_ring_buffer(struct drm_device *dev)
engine->id = VECS; engine->id = VECS;
engine->exec_id = I915_EXEC_VEBOX; engine->exec_id = I915_EXEC_VEBOX;
engine->hw_id = 3; engine->hw_id = 3;
engine->mmio_base = VEBOX_RING_BASE; engine->mmio_base = VEBOX_RING_BASE;
engine->write_tail = ring_write_tail;
intel_ring_default_vfuncs(dev_priv, engine);
engine->flush = gen6_ring_flush; engine->flush = gen6_ring_flush;
engine->add_request = gen6_add_request; engine->add_request = gen6_add_request;
engine->irq_seqno_barrier = gen6_seqno_barrier; engine->irq_seqno_barrier = gen6_seqno_barrier;
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册