intel_dpll_mgr.h 10.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012-2016 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

#ifndef _INTEL_DPLL_MGR_H_
#define _INTEL_DPLL_MGR_H_

28 29 30
#include <linux/types.h>

#include "intel_display.h"
31
#include "intel_wakeref.h"
32

33 34 35 36 37 38 39
/*FIXME: Move this to a more appropriate place. */
#define abs_diff(a, b) ({			\
	typeof(a) __a = (a);			\
	typeof(b) __b = (b);			\
	(void) (&__a == &__b);			\
	__a > __b ? (__a - __b) : (__b - __a); })

40
struct drm_device;
41
struct drm_i915_private;
42
struct intel_atomic_state;
43 44
struct intel_crtc;
struct intel_crtc_state;
45 46
struct intel_encoder;
struct intel_shared_dpll;
47

48 49 50 51 52
/**
 * enum intel_dpll_id - possible DPLL ids
 *
 * Enumeration of possible IDs for a DPLL. Real shared dpll ids must be >= 0.
 */
53
enum intel_dpll_id {
54 55 56 57 58 59 60 61
	/**
	 * @DPLL_ID_PRIVATE: non-shared dpll in use
	 */
	DPLL_ID_PRIVATE = -1,

	/**
	 * @DPLL_ID_PCH_PLL_A: DPLL A in ILK, SNB and IVB
	 */
62
	DPLL_ID_PCH_PLL_A = 0,
63 64 65
	/**
	 * @DPLL_ID_PCH_PLL_B: DPLL B in ILK, SNB and IVB
	 */
66
	DPLL_ID_PCH_PLL_B = 1,
67 68 69 70 71


	/**
	 * @DPLL_ID_WRPLL1: HSW and BDW WRPLL1
	 */
72
	DPLL_ID_WRPLL1 = 0,
73 74 75
	/**
	 * @DPLL_ID_WRPLL2: HSW and BDW WRPLL2
	 */
76
	DPLL_ID_WRPLL2 = 1,
77 78 79
	/**
	 * @DPLL_ID_SPLL: HSW and BDW SPLL
	 */
80
	DPLL_ID_SPLL = 2,
81 82 83
	/**
	 * @DPLL_ID_LCPLL_810: HSW and BDW 0.81 GHz LCPLL
	 */
84
	DPLL_ID_LCPLL_810 = 3,
85 86 87
	/**
	 * @DPLL_ID_LCPLL_1350: HSW and BDW 1.35 GHz LCPLL
	 */
88
	DPLL_ID_LCPLL_1350 = 4,
89 90 91
	/**
	 * @DPLL_ID_LCPLL_2700: HSW and BDW 2.7 GHz LCPLL
	 */
92
	DPLL_ID_LCPLL_2700 = 5,
93

94 95 96 97

	/**
	 * @DPLL_ID_SKL_DPLL0: SKL and later DPLL0
	 */
98
	DPLL_ID_SKL_DPLL0 = 0,
99 100 101
	/**
	 * @DPLL_ID_SKL_DPLL1: SKL and later DPLL1
	 */
102
	DPLL_ID_SKL_DPLL1 = 1,
103 104 105
	/**
	 * @DPLL_ID_SKL_DPLL2: SKL and later DPLL2
	 */
106
	DPLL_ID_SKL_DPLL2 = 2,
107 108 109
	/**
	 * @DPLL_ID_SKL_DPLL3: SKL and later DPLL3
	 */
110
	DPLL_ID_SKL_DPLL3 = 3,
111 112 113


	/**
V
Vandita Kulkarni 已提交
114
	 * @DPLL_ID_ICL_DPLL0: ICL/TGL combo PHY DPLL0
115 116 117
	 */
	DPLL_ID_ICL_DPLL0 = 0,
	/**
V
Vandita Kulkarni 已提交
118
	 * @DPLL_ID_ICL_DPLL1: ICL/TGL combo PHY DPLL1
119 120
	 */
	DPLL_ID_ICL_DPLL1 = 1,
121 122 123 124
	/**
	 * @DPLL_ID_EHL_DPLL4: EHL combo PHY DPLL4
	 */
	DPLL_ID_EHL_DPLL4 = 2,
125
	/**
V
Vandita Kulkarni 已提交
126
	 * @DPLL_ID_ICL_TBTPLL: ICL/TGL TBT PLL
127 128
	 */
	DPLL_ID_ICL_TBTPLL = 2,
129
	/**
V
Vandita Kulkarni 已提交
130 131
	 * @DPLL_ID_ICL_MGPLL1: ICL MG PLL 1 port 1 (C),
	 *                      TGL TC PLL 1 port 1 (TC1)
132
	 */
133
	DPLL_ID_ICL_MGPLL1 = 3,
134 135
	/**
	 * @DPLL_ID_ICL_MGPLL2: ICL MG PLL 1 port 2 (D)
V
Vandita Kulkarni 已提交
136
	 *                      TGL TC PLL 1 port 2 (TC2)
137
	 */
138
	DPLL_ID_ICL_MGPLL2 = 4,
139 140
	/**
	 * @DPLL_ID_ICL_MGPLL3: ICL MG PLL 1 port 3 (E)
V
Vandita Kulkarni 已提交
141
	 *                      TGL TC PLL 1 port 3 (TC3)
142
	 */
143
	DPLL_ID_ICL_MGPLL3 = 5,
144 145
	/**
	 * @DPLL_ID_ICL_MGPLL4: ICL MG PLL 1 port 4 (F)
V
Vandita Kulkarni 已提交
146
	 *                      TGL TC PLL 1 port 4 (TC4)
147
	 */
148
	DPLL_ID_ICL_MGPLL4 = 6,
V
Vandita Kulkarni 已提交
149
	/**
150
	 * @DPLL_ID_TGL_MGPLL5: TGL TC PLL port 5 (TC5)
V
Vandita Kulkarni 已提交
151 152 153
	 */
	DPLL_ID_TGL_MGPLL5 = 7,
	/**
154
	 * @DPLL_ID_TGL_MGPLL6: TGL TC PLL port 6 (TC6)
V
Vandita Kulkarni 已提交
155 156
	 */
	DPLL_ID_TGL_MGPLL6 = 8,
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173

	/**
	 * @DPLL_ID_DG1_DPLL0: DG1 combo PHY DPLL0
	 */
	DPLL_ID_DG1_DPLL0 = 0,
	/**
	 * @DPLL_ID_DG1_DPLL1: DG1 combo PHY DPLL1
	 */
	DPLL_ID_DG1_DPLL1 = 1,
	/**
	 * @DPLL_ID_DG1_DPLL2: DG1 combo PHY DPLL2
	 */
	DPLL_ID_DG1_DPLL2 = 2,
	/**
	 * @DPLL_ID_DG1_DPLL3: DG1 combo PHY DPLL3
	 */
	DPLL_ID_DG1_DPLL3 = 3,
174
};
V
Vandita Kulkarni 已提交
175 176

#define I915_NUM_PLLS 9
177

178 179 180 181 182 183 184
enum icl_port_dpll_id {
	ICL_PORT_DPLL_DEFAULT,
	ICL_PORT_DPLL_MG_PHY,

	ICL_PORT_DPLL_COUNT,
};

185 186
struct intel_dpll_hw_state {
	/* i9xx, pch plls */
187 188 189 190
	u32 dpll;
	u32 dpll_md;
	u32 fp0;
	u32 fp1;
191 192

	/* hsw, bdw */
193 194
	u32 wrpll;
	u32 spll;
195 196 197 198 199 200 201 202

	/* skl */
	/*
	 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
	 * lower part of ctrl1 and they get shifted into position when writing
	 * the register.  This allows us to easily compare the state to share
	 * the DPLL.
	 */
203
	u32 ctrl1;
204
	/* HDMI only, 0 when used for DP */
205
	u32 cfgcr1, cfgcr2;
206

R
Rodrigo Vivi 已提交
207
	/* cnl */
208
	u32 cfgcr0;
R
Rodrigo Vivi 已提交
209 210
	/* CNL also uses cfgcr1 */

211
	/* bxt */
212
	u32 ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10, pcsdw12;
213 214 215

	/*
	 * ICL uses the following, already defined:
216 217 218 219 220 221 222 223 224 225 226 227 228 229
	 * u32 cfgcr0, cfgcr1;
	 */
	u32 mg_refclkin_ctl;
	u32 mg_clktop2_coreclkctl1;
	u32 mg_clktop2_hsclkctl;
	u32 mg_pll_div0;
	u32 mg_pll_div1;
	u32 mg_pll_lf;
	u32 mg_pll_frac_lock;
	u32 mg_pll_ssc;
	u32 mg_pll_bias;
	u32 mg_pll_tdc_coldst_bias;
	u32 mg_pll_bias_mask;
	u32 mg_pll_tdc_coldst_bias_mask;
230 231
};

232 233 234 235 236 237 238 239
/**
 * struct intel_shared_dpll_state - hold the DPLL atomic state
 *
 * This structure holds an atomic state for the DPLL, that can represent
 * either its current state (in struct &intel_shared_dpll) or a desired
 * future state which would be applied by an atomic mode set (stored in
 * a struct &intel_atomic_state).
 *
240
 * See also intel_reserve_shared_dplls() and intel_release_shared_dplls().
241
 */
242
struct intel_shared_dpll_state {
243 244 245 246 247 248 249 250 251
	/**
	 * @crtc_mask: mask of CRTC using this DPLL, active or not
	 */
	unsigned crtc_mask;

	/**
	 * @hw_state: hardware configuration for the DPLL stored in
	 * struct &intel_dpll_hw_state.
	 */
252 253 254
	struct intel_dpll_hw_state hw_state;
};

255 256 257
/**
 * struct intel_shared_dpll_funcs - platform specific hooks for managing DPLLs
 */
258
struct intel_shared_dpll_funcs {
259 260 261 262 263 264 265
	/**
	 * @prepare:
	 *
	 * Optional hook to perform operations prior to enabling the PLL.
	 * Called from intel_prepare_shared_dpll() function unless the PLL
	 * is already enabled.
	 */
266 267
	void (*prepare)(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll);
268 269 270 271 272 273 274

	/**
	 * @enable:
	 *
	 * Hook for enabling the pll, called from intel_enable_shared_dpll()
	 * if the pll is not already enabled.
	 */
275 276
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct intel_shared_dpll *pll);
277 278 279 280 281 282 283 284

	/**
	 * @disable:
	 *
	 * Hook for disabling the pll, called from intel_disable_shared_dpll()
	 * only when it is safe to disable the pll, i.e., there are no more
	 * tracked users for it.
	 */
285 286
	void (*disable)(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll);
287 288 289 290 291 292 293 294

	/**
	 * @get_hw_state:
	 *
	 * Hook for reading the values currently programmed to the DPLL
	 * registers. This is used for initial hw state readout and state
	 * verification after a mode set.
	 */
295 296 297
	bool (*get_hw_state)(struct drm_i915_private *dev_priv,
			     struct intel_shared_dpll *pll,
			     struct intel_dpll_hw_state *hw_state);
298

299 300 301 302 303 304
	/**
	 * @get_freq:
	 *
	 * Hook for calculating the pll's output frequency based on its
	 * current state.
	 */
305 306
	int (*get_freq)(struct drm_i915_private *i915,
			const struct intel_shared_dpll *pll);
307 308
};

309 310 311 312
/**
 * struct dpll_info - display PLL platform specific info
 */
struct dpll_info {
313 314 315
	/**
	 * @name: DPLL name; used for logging
	 */
316
	const char *name;
317

318 319 320
	/**
	 * @funcs: platform specific hooks
	 */
321
	const struct intel_shared_dpll_funcs *funcs;
322 323 324 325 326 327 328

	/**
	 * @id: unique indentifier for this DPLL; should match the index in the
	 * dev_priv->shared_dplls array
	 */
	enum intel_dpll_id id;

329 330 331 332 333 334 335 336
#define INTEL_DPLL_ALWAYS_ON	(1 << 0)
	/**
	 * @flags:
	 *
	 * INTEL_DPLL_ALWAYS_ON
	 *     Inform the state checker that the DPLL is kept enabled even if
	 *     not in use by any CRTC.
	 */
337
	u32 flags;
338 339
};

340 341 342
/**
 * struct intel_shared_dpll - display PLL with tracked state and users
 */
343
struct intel_shared_dpll {
344 345 346
	/**
	 * @state:
	 *
347
	 * Store the state for the pll, including its hw state
348 349
	 * and CRTCs using it.
	 */
350
	struct intel_shared_dpll_state state;
351

352 353 354 355 356 357 358 359 360 361
	/**
	 * @active_mask: mask of active CRTCs (i.e. DPMS on) using this DPLL
	 */
	unsigned active_mask;

	/**
	 * @on: is the PLL actually active? Disabled during modeset
	 */
	bool on;

362 363 364 365
	/**
	 * @info: platform specific info
	 */
	const struct dpll_info *info;
366 367 368 369 370

	/**
	 * @wakeref: In some platforms a device-level runtime pm reference may
	 * need to be grabbed to disable DC states while this DPLL is enabled
	 */
371
	intel_wakeref_t wakeref;
372 373
};

374 375 376 377 378
#define SKL_DPLL0 0
#define SKL_DPLL1 1
#define SKL_DPLL2 2
#define SKL_DPLL3 3

379 380 381 382 383 384 385 386 387 388 389 390
/* shared dpll functions */
struct intel_shared_dpll *
intel_get_shared_dpll_by_id(struct drm_i915_private *dev_priv,
			    enum intel_dpll_id id);
enum intel_dpll_id
intel_get_shared_dpll_id(struct drm_i915_private *dev_priv,
			 struct intel_shared_dpll *pll);
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state);
#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
391 392 393 394 395
bool intel_reserve_shared_dplls(struct intel_atomic_state *state,
				struct intel_crtc *crtc,
				struct intel_encoder *encoder);
void intel_release_shared_dplls(struct intel_atomic_state *state,
				struct intel_crtc *crtc);
396 397
void icl_set_active_port_dpll(struct intel_crtc_state *crtc_state,
			      enum icl_port_dpll_id port_dpll_id);
398 399 400
void intel_update_active_dpll(struct intel_atomic_state *state,
			      struct intel_crtc *crtc,
			      struct intel_encoder *encoder);
401 402
int intel_dpll_get_freq(struct drm_i915_private *i915,
			const struct intel_shared_dpll *pll);
403 404 405
bool intel_dpll_get_hw_state(struct drm_i915_private *i915,
			     struct intel_shared_dpll *pll,
			     struct intel_dpll_hw_state *hw_state);
406 407 408
void intel_prepare_shared_dpll(const struct intel_crtc_state *crtc_state);
void intel_enable_shared_dpll(const struct intel_crtc_state *crtc_state);
void intel_disable_shared_dpll(const struct intel_crtc_state *crtc_state);
409
void intel_shared_dpll_swap_state(struct intel_atomic_state *state);
410
void intel_shared_dpll_init(struct drm_device *dev);
411 412
void intel_dpll_readout_hw_state(struct drm_i915_private *dev_priv);
void intel_dpll_sanitize_state(struct drm_i915_private *dev_priv);
413

414
void intel_dpll_dump_hw_state(struct drm_i915_private *dev_priv,
415
			      const struct intel_dpll_hw_state *hw_state);
416
enum intel_dpll_id icl_tc_port_to_pll_id(enum tc_port tc_port);
417
bool intel_dpll_is_combophy(enum intel_dpll_id id);
418

419
#endif /* _INTEL_DPLL_MGR_H_ */