setup-bus.c 17.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 *	drivers/pci/setup-bus.c
 *
 * Extruded from code written by
 *      Dave Rusling (david.rusling@reo.mts.dec.com)
 *      David Mosberger (davidm@cs.arizona.edu)
 *	David Miller (davem@redhat.com)
 *
 * Support routines for initializing a PCI subsystem.
 */

/*
 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
 *	     PCI-PCI bridges cleanup, sorted resource allocation.
 * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
 *	     Converted to allocation in 3 passes, which gives
 *	     tighter packing. Prefetchable range support.
 */

#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/errno.h>
#include <linux/ioport.h>
#include <linux/cache.h>
#include <linux/slab.h>
28
#include "pci.h"
L
Linus Torvalds 已提交
29

30
static void pbus_assign_resources_sorted(const struct pci_bus *bus)
L
Linus Torvalds 已提交
31 32 33 34 35 36 37 38 39 40
{
	struct pci_dev *dev;
	struct resource *res;
	struct resource_list head, *list, *tmp;
	int idx;

	head.next = NULL;
	list_for_each_entry(dev, &bus->devices, bus_list) {
		u16 class = dev->class >> 8;

41
		/* Don't touch classless devices or host bridges or ioapics.  */
L
Linus Torvalds 已提交
42
		if (class == PCI_CLASS_NOT_DEFINED ||
43
		    class == PCI_CLASS_BRIDGE_HOST)
L
Linus Torvalds 已提交
44 45
			continue;

46
		/* Don't touch ioapic devices already enabled by firmware */
47
		if (class == PCI_CLASS_SYSTEM_PIC) {
48 49 50
			u16 command;
			pci_read_config_word(dev, PCI_COMMAND, &command);
			if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
51 52 53
				continue;
		}

L
Linus Torvalds 已提交
54 55 56 57 58 59
		pdev_sort_resources(dev, &head);
	}

	for (list = head.next; list;) {
		res = list->res;
		idx = res - &list->dev->resource[0];
60 61
		if (pci_assign_resource(list->dev, idx)) {
			res->start = 0;
62
			res->end = 0;
63 64
			res->flags = 0;
		}
L
Linus Torvalds 已提交
65 66 67 68 69 70
		tmp = list;
		list = list->next;
		kfree(tmp);
	}
}

71
void pci_setup_cardbus(struct pci_bus *bus)
L
Linus Torvalds 已提交
72 73 74 75
{
	struct pci_dev *bridge = bus->self;
	struct pci_bus_region region;

76 77
	dev_info(&bridge->dev, "CardBus bridge, secondary bus %04x:%02x\n",
		 pci_domain_nr(bus), bus->number);
L
Linus Torvalds 已提交
78 79 80 81 82 83 84

	pcibios_resource_to_bus(bridge, &region, bus->resource[0]);
	if (bus->resource[0]->flags & IORESOURCE_IO) {
		/*
		 * The IO resource is allocated a range twice as large as it
		 * would normally need.  This allows us to set both IO regs.
		 */
85
		dev_info(&bridge->dev, "  IO window: %#08lx-%#08lx\n",
86 87
		       (unsigned long)region.start,
		       (unsigned long)region.end);
L
Linus Torvalds 已提交
88 89 90 91 92 93 94 95
		pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
					region.start);
		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
					region.end);
	}

	pcibios_resource_to_bus(bridge, &region, bus->resource[1]);
	if (bus->resource[1]->flags & IORESOURCE_IO) {
96
		dev_info(&bridge->dev, "  IO window: %#08lx-%#08lx\n",
97 98
		       (unsigned long)region.start,
		       (unsigned long)region.end);
L
Linus Torvalds 已提交
99 100 101 102 103 104 105 106
		pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
					region.start);
		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
					region.end);
	}

	pcibios_resource_to_bus(bridge, &region, bus->resource[2]);
	if (bus->resource[2]->flags & IORESOURCE_MEM) {
107
		dev_info(&bridge->dev, "  PREFETCH window: %#08lx-%#08lx\n",
108 109
		       (unsigned long)region.start,
		       (unsigned long)region.end);
L
Linus Torvalds 已提交
110 111 112 113 114 115 116 117
		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
					region.start);
		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
					region.end);
	}

	pcibios_resource_to_bus(bridge, &region, bus->resource[3]);
	if (bus->resource[3]->flags & IORESOURCE_MEM) {
118
		dev_info(&bridge->dev, "  MEM window: %#08lx-%#08lx\n",
119 120
		       (unsigned long)region.start,
		       (unsigned long)region.end);
L
Linus Torvalds 已提交
121 122 123 124 125 126
		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
					region.start);
		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
					region.end);
	}
}
127
EXPORT_SYMBOL(pci_setup_cardbus);
L
Linus Torvalds 已提交
128 129 130 131 132 133 134 135 136 137 138 139

/* Initialize bridges with base/limit values we have collected.
   PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
   requires that if there is no I/O ports or memory behind the
   bridge, corresponding range must be turned off by writing base
   value greater than limit to the bridge's base/limit registers.

   Note: care must be taken when updating I/O base/limit registers
   of bridges which support 32-bit I/O. This update requires two
   config space writes, so it's quite possible that an I/O window of
   the bridge will have some undesirable address (e.g. 0) after the
   first write. Ditto 64-bit prefetchable MMIO.  */
140
static void pci_setup_bridge(struct pci_bus *bus)
L
Linus Torvalds 已提交
141 142 143
{
	struct pci_dev *bridge = bus->self;
	struct pci_bus_region region;
144
	u32 l, bu, lu, io_upper16;
145
	int pref_mem64;
L
Linus Torvalds 已提交
146

147
	if (pci_is_enabled(bridge))
148 149
		return;

150 151
	dev_info(&bridge->dev, "PCI bridge, secondary bus %04x:%02x\n",
		 pci_domain_nr(bus), bus->number);
L
Linus Torvalds 已提交
152 153 154 155 156 157 158 159 160 161

	/* Set up the top and bottom of the PCI I/O segment for this bus. */
	pcibios_resource_to_bus(bridge, &region, bus->resource[0]);
	if (bus->resource[0]->flags & IORESOURCE_IO) {
		pci_read_config_dword(bridge, PCI_IO_BASE, &l);
		l &= 0xffff0000;
		l |= (region.start >> 8) & 0x00f0;
		l |= region.end & 0xf000;
		/* Set up upper 16 bits of I/O base/limit. */
		io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
162
		dev_info(&bridge->dev, "  IO window: %#04lx-%#04lx\n",
163 164
		    (unsigned long)region.start,
		    (unsigned long)region.end);
L
Linus Torvalds 已提交
165 166 167 168 169
	}
	else {
		/* Clear upper 16 bits of I/O base/limit. */
		io_upper16 = 0;
		l = 0x00f0;
170
		dev_info(&bridge->dev, "  IO window: disabled\n");
L
Linus Torvalds 已提交
171 172 173 174 175 176 177 178 179 180 181 182 183 184
	}
	/* Temporarily disable the I/O range before updating PCI_IO_BASE. */
	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
	/* Update lower 16 bits of I/O base/limit. */
	pci_write_config_dword(bridge, PCI_IO_BASE, l);
	/* Update upper 16 bits of I/O base/limit. */
	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);

	/* Set up the top and bottom of the PCI Memory segment
	   for this bus. */
	pcibios_resource_to_bus(bridge, &region, bus->resource[1]);
	if (bus->resource[1]->flags & IORESOURCE_MEM) {
		l = (region.start >> 16) & 0xfff0;
		l |= region.end & 0xfff00000;
185
		dev_info(&bridge->dev, "  MEM window: %#08lx-%#08lx\n",
186 187
		    (unsigned long)region.start,
		    (unsigned long)region.end);
L
Linus Torvalds 已提交
188 189 190
	}
	else {
		l = 0x0000fff0;
191
		dev_info(&bridge->dev, "  MEM window: disabled\n");
L
Linus Torvalds 已提交
192 193 194 195 196 197 198 199 200
	}
	pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);

	/* Clear out the upper 32 bits of PREF limit.
	   If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
	   disables PREF range, which is ok. */
	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);

	/* Set up PREF base/limit. */
201
	pref_mem64 = 0;
202
	bu = lu = 0;
L
Linus Torvalds 已提交
203 204
	pcibios_resource_to_bus(bridge, &region, bus->resource[2]);
	if (bus->resource[2]->flags & IORESOURCE_PREFETCH) {
205
		int width = 8;
L
Linus Torvalds 已提交
206 207
		l = (region.start >> 16) & 0xfff0;
		l |= region.end & 0xfff00000;
208 209 210 211 212 213 214 215 216
		if (bus->resource[2]->flags & IORESOURCE_MEM_64) {
			pref_mem64 = 1;
			bu = upper_32_bits(region.start);
			lu = upper_32_bits(region.end);
			width = 16;
		}
		dev_info(&bridge->dev, "  PREFETCH window: %#0*llx-%#0*llx\n",
				width, (unsigned long long)region.start,
				width, (unsigned long long)region.end);
L
Linus Torvalds 已提交
217 218 219
	}
	else {
		l = 0x0000fff0;
220
		dev_info(&bridge->dev, "  PREFETCH window: disabled\n");
L
Linus Torvalds 已提交
221 222 223
	}
	pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);

224 225 226 227 228
	if (pref_mem64) {
		/* Set the upper 32 bits of PREF base & limit. */
		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
		pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
	}
L
Linus Torvalds 已提交
229 230 231 232 233 234 235

	pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
}

/* Check whether the bridge supports optional I/O and
   prefetchable memory ranges. If not, the respective
   base/limit registers must be read-only and read as 0. */
236
static void pci_bridge_check_ranges(struct pci_bus *bus)
L
Linus Torvalds 已提交
237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
{
	u16 io;
	u32 pmem;
	struct pci_dev *bridge = bus->self;
	struct resource *b_res;

	b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
	b_res[1].flags |= IORESOURCE_MEM;

	pci_read_config_word(bridge, PCI_IO_BASE, &io);
	if (!io) {
		pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0);
		pci_read_config_word(bridge, PCI_IO_BASE, &io);
 		pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
 	}
 	if (io)
		b_res[0].flags |= IORESOURCE_IO;
	/*  DECchip 21050 pass 2 errata: the bridge may miss an address
	    disconnect boundary by one PCI data phase.
	    Workaround: do not use prefetching on this device. */
	if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
		return;
	pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
	if (!pmem) {
		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
					       0xfff0fff0);
		pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
	}
266
	if (pmem) {
L
Linus Torvalds 已提交
267
		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
		if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64)
			b_res[2].flags |= IORESOURCE_MEM_64;
	}

	/* double check if bridge does support 64 bit pref */
	if (b_res[2].flags & IORESOURCE_MEM_64) {
		u32 mem_base_hi, tmp;
		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32,
					 &mem_base_hi);
		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
					       0xffffffff);
		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
		if (!tmp)
			b_res[2].flags &= ~IORESOURCE_MEM_64;
		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
				       mem_base_hi);
	}
L
Linus Torvalds 已提交
285 286 287 288 289 290
}

/* Helper function for sizing routines: find first available
   bus resource of a given type. Note: we intentionally skip
   the bus resources which have already been assigned (that is,
   have non-NULL parent resource). */
291
static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type)
L
Linus Torvalds 已提交
292 293 294 295 296 297 298 299
{
	int i;
	struct resource *r;
	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
				  IORESOURCE_PREFETCH;

	for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
		r = bus->resource[i];
300 301
		if (r == &ioport_resource || r == &iomem_resource)
			continue;
302 303
		if (r && (r->flags & type_mask) == type && !r->parent)
			return r;
L
Linus Torvalds 已提交
304 305 306 307 308 309 310 311
	}
	return NULL;
}

/* Sizing the IO windows of the PCI-PCI bridge is trivial,
   since these windows have 4K granularity and the IO ranges
   of non-bridge PCI devices are limited to 256 bytes.
   We must be careful with the ISA aliasing though. */
312
static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size)
L
Linus Torvalds 已提交
313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
{
	struct pci_dev *dev;
	struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO);
	unsigned long size = 0, size1 = 0;

	if (!b_res)
 		return;

	list_for_each_entry(dev, &bus->devices, bus_list) {
		int i;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			struct resource *r = &dev->resource[i];
			unsigned long r_size;

			if (r->parent || !(r->flags & IORESOURCE_IO))
				continue;
Z
Zhao, Yu 已提交
330
			r_size = resource_size(r);
L
Linus Torvalds 已提交
331 332 333 334 335 336 337 338

			if (r_size < 0x400)
				/* Might be re-aligned for ISA */
				size += r_size;
			else
				size1 += r_size;
		}
	}
339 340
	if (size < min_size)
		size = min_size;
L
Linus Torvalds 已提交
341 342 343 344 345
/* To be fixed in 2.5: we should have sort of HAVE_ISA
   flag in the struct pci_bus. */
#if defined(CONFIG_ISA) || defined(CONFIG_EISA)
	size = (size & 0xff) + ((size & ~0xffUL) << 2);
#endif
346
	size = ALIGN(size + size1, 4096);
L
Linus Torvalds 已提交
347 348 349 350 351 352 353
	if (!size) {
		b_res->flags = 0;
		return;
	}
	/* Alignment of the IO window is always 4K */
	b_res->start = 4096;
	b_res->end = b_res->start + size - 1;
354
	b_res->flags |= IORESOURCE_STARTALIGN;
L
Linus Torvalds 已提交
355 356 357 358
}

/* Calculate the size of the bus and minimal alignment which
   guarantees that all child resources fit in this size. */
359 360
static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
			 unsigned long type, resource_size_t min_size)
L
Linus Torvalds 已提交
361 362
{
	struct pci_dev *dev;
363 364
	resource_size_t min_align, align, size;
	resource_size_t aligns[12];	/* Alignments from 1Mb to 2Gb */
L
Linus Torvalds 已提交
365 366
	int order, max_order;
	struct resource *b_res = find_free_bus_resource(bus, type);
367
	unsigned int mem64_mask = 0;
L
Linus Torvalds 已提交
368 369 370 371 372 373 374 375

	if (!b_res)
		return 0;

	memset(aligns, 0, sizeof(aligns));
	max_order = 0;
	size = 0;

376 377 378
	mem64_mask = b_res->flags & IORESOURCE_MEM_64;
	b_res->flags &= ~IORESOURCE_MEM_64;

L
Linus Torvalds 已提交
379 380
	list_for_each_entry(dev, &bus->devices, bus_list) {
		int i;
381

L
Linus Torvalds 已提交
382 383
		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			struct resource *r = &dev->resource[i];
384
			resource_size_t r_size;
L
Linus Torvalds 已提交
385 386 387

			if (r->parent || (r->flags & mask) != type)
				continue;
Z
Zhao, Yu 已提交
388
			r_size = resource_size(r);
L
Linus Torvalds 已提交
389
			/* For bridges size != alignment */
390
			align = pci_resource_alignment(dev, r);
L
Linus Torvalds 已提交
391 392
			order = __ffs(align) - 20;
			if (order > 11) {
393
				dev_warn(&dev->dev, "BAR %d bad alignment %llx: "
394
					 "%pR\n", i, (unsigned long long)align, r);
L
Linus Torvalds 已提交
395 396 397 398 399 400 401 402 403 404 405 406
				r->flags = 0;
				continue;
			}
			size += r_size;
			if (order < 0)
				order = 0;
			/* Exclude ranges with size > align from
			   calculation of the alignment. */
			if (r_size == align)
				aligns[order] += align;
			if (order > max_order)
				max_order = order;
407
			mem64_mask &= r->flags & IORESOURCE_MEM_64;
L
Linus Torvalds 已提交
408 409
		}
	}
410 411
	if (size < min_size)
		size = min_size;
L
Linus Torvalds 已提交
412 413 414 415

	align = 0;
	min_align = 0;
	for (order = 0; order <= max_order; order++) {
416 417 418 419
		resource_size_t align1 = 1;

		align1 <<= (order + 20);

L
Linus Torvalds 已提交
420 421
		if (!align)
			min_align = align1;
422
		else if (ALIGN(align + min_align, min_align) < align1)
L
Linus Torvalds 已提交
423 424 425
			min_align = align1 >> 1;
		align += aligns[order];
	}
426
	size = ALIGN(size, min_align);
L
Linus Torvalds 已提交
427 428 429 430 431 432
	if (!size) {
		b_res->flags = 0;
		return 1;
	}
	b_res->start = min_align;
	b_res->end = size + min_align - 1;
433
	b_res->flags |= IORESOURCE_STARTALIGN;
434
	b_res->flags |= mem64_mask;
L
Linus Torvalds 已提交
435 436 437
	return 1;
}

438
static void pci_bus_size_cardbus(struct pci_bus *bus)
L
Linus Torvalds 已提交
439 440 441 442 443 444 445 446 447
{
	struct pci_dev *bridge = bus->self;
	struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
	u16 ctrl;

	/*
	 * Reserve some resources for CardBus.  We reserve
	 * a fixed amount of bus space for CardBus bridges.
	 */
L
Linus Torvalds 已提交
448 449 450
	b_res[0].start = 0;
	b_res[0].end = pci_cardbus_io_size - 1;
	b_res[0].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN;
L
Linus Torvalds 已提交
451

L
Linus Torvalds 已提交
452 453 454
	b_res[1].start = 0;
	b_res[1].end = pci_cardbus_io_size - 1;
	b_res[1].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN;
L
Linus Torvalds 已提交
455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472

	/*
	 * Check whether prefetchable memory is supported
	 * by this bridge.
	 */
	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
	if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
		ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
	}

	/*
	 * If we have prefetchable memory support, allocate
	 * two regions.  Otherwise, allocate one region of
	 * twice the size.
	 */
	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
L
Linus Torvalds 已提交
473 474 475
		b_res[2].start = 0;
		b_res[2].end = pci_cardbus_mem_size - 1;
		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | IORESOURCE_SIZEALIGN;
L
Linus Torvalds 已提交
476

L
Linus Torvalds 已提交
477 478 479
		b_res[3].start = 0;
		b_res[3].end = pci_cardbus_mem_size - 1;
		b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN;
L
Linus Torvalds 已提交
480
	} else {
L
Linus Torvalds 已提交
481 482 483
		b_res[3].start = 0;
		b_res[3].end = pci_cardbus_mem_size * 2 - 1;
		b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN;
L
Linus Torvalds 已提交
484 485 486
	}
}

487
void __ref pci_bus_size_bridges(struct pci_bus *bus)
L
Linus Torvalds 已提交
488 489 490
{
	struct pci_dev *dev;
	unsigned long mask, prefmask;
491
	resource_size_t min_mem_size = 0, min_io_size = 0;
L
Linus Torvalds 已提交
492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520

	list_for_each_entry(dev, &bus->devices, bus_list) {
		struct pci_bus *b = dev->subordinate;
		if (!b)
			continue;

		switch (dev->class >> 8) {
		case PCI_CLASS_BRIDGE_CARDBUS:
			pci_bus_size_cardbus(b);
			break;

		case PCI_CLASS_BRIDGE_PCI:
		default:
			pci_bus_size_bridges(b);
			break;
		}
	}

	/* The root bus? */
	if (!bus->self)
		return;

	switch (bus->self->class >> 8) {
	case PCI_CLASS_BRIDGE_CARDBUS:
		/* don't size cardbuses yet. */
		break;

	case PCI_CLASS_BRIDGE_PCI:
		pci_bridge_check_ranges(bus);
521 522 523 524
		if (bus->self->is_hotplug_bridge) {
			min_io_size  = pci_hotplug_io_size;
			min_mem_size = pci_hotplug_mem_size;
		}
L
Linus Torvalds 已提交
525
	default:
526
		pbus_size_io(bus, min_io_size);
L
Linus Torvalds 已提交
527 528 529 530 531 532 533
		/* If the bridge supports prefetchable range, size it
		   separately. If it doesn't, or its prefetchable window
		   has already been allocated by arch code, try
		   non-prefetchable range for both types of PCI memory
		   resources. */
		mask = IORESOURCE_MEM;
		prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
534
		if (pbus_size_mem(bus, prefmask, prefmask, min_mem_size))
L
Linus Torvalds 已提交
535
			mask = prefmask; /* Success, size non-prefetch only. */
536 537 538
		else
			min_mem_size += min_mem_size;
		pbus_size_mem(bus, mask, IORESOURCE_MEM, min_mem_size);
L
Linus Torvalds 已提交
539 540 541 542 543
		break;
	}
}
EXPORT_SYMBOL(pci_bus_size_bridges);

544
void __ref pci_bus_assign_resources(const struct pci_bus *bus)
L
Linus Torvalds 已提交
545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567
{
	struct pci_bus *b;
	struct pci_dev *dev;

	pbus_assign_resources_sorted(bus);

	list_for_each_entry(dev, &bus->devices, bus_list) {
		b = dev->subordinate;
		if (!b)
			continue;

		pci_bus_assign_resources(b);

		switch (dev->class >> 8) {
		case PCI_CLASS_BRIDGE_PCI:
			pci_setup_bridge(b);
			break;

		case PCI_CLASS_BRIDGE_CARDBUS:
			pci_setup_cardbus(b);
			break;

		default:
568 569
			dev_info(&dev->dev, "not setting up bridge for bus "
				 "%04x:%02x\n", pci_domain_nr(b), b->number);
L
Linus Torvalds 已提交
570 571 572 573 574 575
			break;
		}
	}
}
EXPORT_SYMBOL(pci_bus_assign_resources);

Y
Yinghai Lu 已提交
576 577 578 579 580 581
static void pci_bus_dump_res(struct pci_bus *bus)
{
        int i;

        for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
                struct resource *res = bus->resource[i];
Y
Yinghai Lu 已提交
582
                if (!res || !res->end)
Y
Yinghai Lu 已提交
583 584
                        continue;

585
		dev_printk(KERN_DEBUG, &bus->dev, "resource %d %s %pR\n", i,
Y
Yinghai Lu 已提交
586 587 588
			   (res->flags & IORESOURCE_IO) ? "io: " :
			    ((res->flags & IORESOURCE_PREFETCH)? "pref mem":"mem:"),
			   res);
Y
Yinghai Lu 已提交
589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
        }
}

static void pci_bus_dump_resources(struct pci_bus *bus)
{
	struct pci_bus *b;
	struct pci_dev *dev;


	pci_bus_dump_res(bus);

	list_for_each_entry(dev, &bus->devices, bus_list) {
		b = dev->subordinate;
		if (!b)
			continue;

		pci_bus_dump_resources(b);
	}
}

L
Linus Torvalds 已提交
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
void __init
pci_assign_unassigned_resources(void)
{
	struct pci_bus *bus;

	/* Depth first, calculate sizes and alignments of all
	   subordinate buses. */
	list_for_each_entry(bus, &pci_root_buses, node) {
		pci_bus_size_bridges(bus);
	}
	/* Depth last, allocate resources and update the hardware. */
	list_for_each_entry(bus, &pci_root_buses, node) {
		pci_bus_assign_resources(bus);
		pci_enable_bridges(bus);
	}
Y
Yinghai Lu 已提交
624 625 626 627 628

	/* dump the resource on buses */
	list_for_each_entry(bus, &pci_root_buses, node) {
		pci_bus_dump_resources(bus);
	}
L
Linus Torvalds 已提交
629
}