r8169_main.c 174.8 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
L
Linus Torvalds 已提交
2
/*
F
Francois Romieu 已提交
3 4 5 6 7 8 9
 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
 *
 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
 * Copyright (c) a lot of people too. Please respect their work.
 *
 * See MAINTAINERS file for support contact information.
L
Linus Torvalds 已提交
10 11 12 13 14 15 16
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
17
#include <linux/clk.h>
L
Linus Torvalds 已提交
18 19
#include <linux/delay.h>
#include <linux/ethtool.h>
20
#include <linux/phy.h>
L
Linus Torvalds 已提交
21 22 23
#include <linux/if_vlan.h>
#include <linux/crc32.h>
#include <linux/in.h>
24
#include <linux/io.h>
L
Linus Torvalds 已提交
25 26
#include <linux/ip.h>
#include <linux/tcp.h>
27
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
28
#include <linux/dma-mapping.h>
29
#include <linux/pm_runtime.h>
30
#include <linux/prefetch.h>
H
Heiner Kallweit 已提交
31
#include <linux/pci-aspm.h>
H
hayeswang 已提交
32 33
#include <linux/ipv6.h>
#include <net/ip6_checksum.h>
L
Linus Torvalds 已提交
34

35 36
#include "r8169_firmware.h"

L
Linus Torvalds 已提交
37 38
#define MODULENAME "r8169"

39 40
#define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
#define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
H
hayeswang 已提交
41 42
#define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
#define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
H
Hayes Wang 已提交
43
#define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
44 45
#define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
#define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
46
#define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
47
#define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
48
#define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
H
hayeswang 已提交
49
#define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
H
Hayes Wang 已提交
50
#define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
H
hayeswang 已提交
51
#define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
52
#define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
H
hayeswang 已提交
53
#define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
54 55 56 57
#define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
#define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
#define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
#define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
58

59
#define R8169_MSG_DEFAULT \
60
	(NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
61

L
Linus Torvalds 已提交
62 63
/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
   The RTL chips use a 64 element hash table based on the Ethernet CRC. */
64
static const int multicast_filter_limit = 32;
L
Linus Torvalds 已提交
65

66
#define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
L
Linus Torvalds 已提交
67 68 69
#define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */

#define R8169_REGS_SIZE		256
70
#define R8169_RX_BUF_SIZE	(SZ_16K - 1)
L
Linus Torvalds 已提交
71
#define NUM_TX_DESC	64	/* Number of Tx descriptor registers */
72
#define NUM_RX_DESC	256U	/* Number of Rx descriptor registers */
L
Linus Torvalds 已提交
73 74 75
#define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
#define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))

76 77
#define RTL_CFG_NO_GBIT	1

L
Linus Torvalds 已提交
78
/* write/read MMIO register */
79 80 81 82 83 84
#define RTL_W8(tp, reg, val8)	writeb((val8), tp->mmio_addr + (reg))
#define RTL_W16(tp, reg, val16)	writew((val16), tp->mmio_addr + (reg))
#define RTL_W32(tp, reg, val32)	writel((val32), tp->mmio_addr + (reg))
#define RTL_R8(tp, reg)		readb(tp->mmio_addr + (reg))
#define RTL_R16(tp, reg)		readw(tp->mmio_addr + (reg))
#define RTL_R32(tp, reg)		readl(tp->mmio_addr + (reg))
L
Linus Torvalds 已提交
85 86

enum mac_version {
87
	/* support for ancient RTL_GIGA_MAC_VER_01 has been removed */
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
	RTL_GIGA_MAC_VER_02,
	RTL_GIGA_MAC_VER_03,
	RTL_GIGA_MAC_VER_04,
	RTL_GIGA_MAC_VER_05,
	RTL_GIGA_MAC_VER_06,
	RTL_GIGA_MAC_VER_07,
	RTL_GIGA_MAC_VER_08,
	RTL_GIGA_MAC_VER_09,
	RTL_GIGA_MAC_VER_10,
	RTL_GIGA_MAC_VER_11,
	RTL_GIGA_MAC_VER_12,
	RTL_GIGA_MAC_VER_13,
	RTL_GIGA_MAC_VER_14,
	RTL_GIGA_MAC_VER_15,
	RTL_GIGA_MAC_VER_16,
	RTL_GIGA_MAC_VER_17,
	RTL_GIGA_MAC_VER_18,
	RTL_GIGA_MAC_VER_19,
	RTL_GIGA_MAC_VER_20,
	RTL_GIGA_MAC_VER_21,
	RTL_GIGA_MAC_VER_22,
	RTL_GIGA_MAC_VER_23,
	RTL_GIGA_MAC_VER_24,
	RTL_GIGA_MAC_VER_25,
	RTL_GIGA_MAC_VER_26,
	RTL_GIGA_MAC_VER_27,
	RTL_GIGA_MAC_VER_28,
	RTL_GIGA_MAC_VER_29,
	RTL_GIGA_MAC_VER_30,
	RTL_GIGA_MAC_VER_31,
	RTL_GIGA_MAC_VER_32,
	RTL_GIGA_MAC_VER_33,
H
Hayes Wang 已提交
120
	RTL_GIGA_MAC_VER_34,
121 122
	RTL_GIGA_MAC_VER_35,
	RTL_GIGA_MAC_VER_36,
123
	RTL_GIGA_MAC_VER_37,
124
	RTL_GIGA_MAC_VER_38,
H
Hayes Wang 已提交
125
	RTL_GIGA_MAC_VER_39,
H
Hayes Wang 已提交
126 127
	RTL_GIGA_MAC_VER_40,
	RTL_GIGA_MAC_VER_41,
H
hayeswang 已提交
128
	RTL_GIGA_MAC_VER_42,
H
hayeswang 已提交
129
	RTL_GIGA_MAC_VER_43,
H
hayeswang 已提交
130
	RTL_GIGA_MAC_VER_44,
131 132 133 134
	RTL_GIGA_MAC_VER_45,
	RTL_GIGA_MAC_VER_46,
	RTL_GIGA_MAC_VER_47,
	RTL_GIGA_MAC_VER_48,
C
Chun-Hao Lin 已提交
135 136 137
	RTL_GIGA_MAC_VER_49,
	RTL_GIGA_MAC_VER_50,
	RTL_GIGA_MAC_VER_51,
138
	RTL_GIGA_MAC_NONE
L
Linus Torvalds 已提交
139 140
};

F
Francois Romieu 已提交
141 142 143 144 145 146
#define JUMBO_1K	ETH_DATA_LEN
#define JUMBO_4K	(4*1024 - ETH_HLEN - 2)
#define JUMBO_6K	(6*1024 - ETH_HLEN - 2)
#define JUMBO_7K	(7*1024 - ETH_HLEN - 2)
#define JUMBO_9K	(9*1024 - ETH_HLEN - 2)

147
static const struct {
L
Linus Torvalds 已提交
148
	const char *name;
149
	const char *fw_name;
150 151
} rtl_chip_infos[] = {
	/* PCI devices. */
152 153 154 155 156
	[RTL_GIGA_MAC_VER_02] = {"RTL8169s"				},
	[RTL_GIGA_MAC_VER_03] = {"RTL8110s"				},
	[RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb"			},
	[RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc"			},
	[RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc"			},
157
	/* PCI-E devices. */
158 159
	[RTL_GIGA_MAC_VER_07] = {"RTL8102e"				},
	[RTL_GIGA_MAC_VER_08] = {"RTL8102e"				},
160
	[RTL_GIGA_MAC_VER_09] = {"RTL8102e/RTL8103e"			},
161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192
	[RTL_GIGA_MAC_VER_10] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_13] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_14] = {"RTL8100e"				},
	[RTL_GIGA_MAC_VER_15] = {"RTL8100e"				},
	[RTL_GIGA_MAC_VER_16] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d",	FIRMWARE_8168D_1},
	[RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d",	FIRMWARE_8168D_2},
	[RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_29] = {"RTL8105e",		FIRMWARE_8105E_1},
	[RTL_GIGA_MAC_VER_30] = {"RTL8105e",		FIRMWARE_8105E_1},
	[RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e",	FIRMWARE_8168E_1},
	[RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e",	FIRMWARE_8168E_2},
	[RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl",	FIRMWARE_8168E_3},
	[RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f",	FIRMWARE_8168F_1},
	[RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f",	FIRMWARE_8168F_2},
	[RTL_GIGA_MAC_VER_37] = {"RTL8402",		FIRMWARE_8402_1 },
	[RTL_GIGA_MAC_VER_38] = {"RTL8411",		FIRMWARE_8411_1 },
	[RTL_GIGA_MAC_VER_39] = {"RTL8106e",		FIRMWARE_8106E_1},
	[RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g",	FIRMWARE_8168G_2},
	[RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g"			},
193 194 195
	[RTL_GIGA_MAC_VER_42] = {"RTL8168gu/8111gu",	FIRMWARE_8168G_3},
	[RTL_GIGA_MAC_VER_43] = {"RTL8106eus",		FIRMWARE_8106E_2},
	[RTL_GIGA_MAC_VER_44] = {"RTL8411b",		FIRMWARE_8411_2 },
196 197 198 199 200 201 202
	[RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h",	FIRMWARE_8168H_1},
	[RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h",	FIRMWARE_8168H_2},
	[RTL_GIGA_MAC_VER_47] = {"RTL8107e",		FIRMWARE_8107E_1},
	[RTL_GIGA_MAC_VER_48] = {"RTL8107e",		FIRMWARE_8107E_2},
	[RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep"			},
	[RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep"			},
	[RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep"			},
203 204
};

205
static const struct pci_device_id rtl8169_pci_tbl[] = {
206 207 208 209 210 211 212 213 214
	{ PCI_VDEVICE(REALTEK,	0x2502) },
	{ PCI_VDEVICE(REALTEK,	0x2600) },
	{ PCI_VDEVICE(REALTEK,	0x8129) },
	{ PCI_VDEVICE(REALTEK,	0x8136), RTL_CFG_NO_GBIT },
	{ PCI_VDEVICE(REALTEK,	0x8161) },
	{ PCI_VDEVICE(REALTEK,	0x8167) },
	{ PCI_VDEVICE(REALTEK,	0x8168) },
	{ PCI_VDEVICE(NCUBE,	0x8168) },
	{ PCI_VDEVICE(REALTEK,	0x8169) },
H
Heiner Kallweit 已提交
215
	{ PCI_VENDOR_ID_DLINK,	0x4300,
216
		PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0 },
217 218 219 220 221 222
	{ PCI_VDEVICE(DLINK,	0x4300) },
	{ PCI_VDEVICE(DLINK,	0x4302) },
	{ PCI_VDEVICE(AT,	0xc107) },
	{ PCI_VDEVICE(USR,	0x0116) },
	{ PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0024 },
	{ 0x0001, 0x8168, PCI_ANY_ID, 0x2410 },
H
Heiner Kallweit 已提交
223
	{}
L
Linus Torvalds 已提交
224 225 226 227
};

MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);

228 229 230
static struct {
	u32 msg_enable;
} debug = { -1 };
L
Linus Torvalds 已提交
231

F
Francois Romieu 已提交
232 233
enum rtl_registers {
	MAC0		= 0,	/* Ethernet hardware address. */
234
	MAC4		= 4,
F
Francois Romieu 已提交
235 236 237 238 239 240 241 242 243 244 245 246 247
	MAR0		= 8,	/* Multicast filter. */
	CounterAddrLow		= 0x10,
	CounterAddrHigh		= 0x14,
	TxDescStartAddrLow	= 0x20,
	TxDescStartAddrHigh	= 0x24,
	TxHDescStartAddrLow	= 0x28,
	TxHDescStartAddrHigh	= 0x2c,
	FLASH		= 0x30,
	ERSR		= 0x36,
	ChipCmd		= 0x37,
	TxPoll		= 0x38,
	IntrMask	= 0x3c,
	IntrStatus	= 0x3e,
H
Hayes Wang 已提交
248

F
Francois Romieu 已提交
249
	TxConfig	= 0x40,
H
Hayes Wang 已提交
250 251
#define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
#define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
F
Francois Romieu 已提交
252

H
Hayes Wang 已提交
253 254 255 256 257 258
	RxConfig	= 0x44,
#define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
#define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
#define	RXCFG_FIFO_SHIFT		13
					/* No threshold before first PCI xfer */
#define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
259
#define	RX_EARLY_OFF			(1 << 11)
H
Hayes Wang 已提交
260 261 262
#define	RXCFG_DMA_SHIFT			8
					/* Unlimited maximum PCI burst. */
#define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
F
Francois Romieu 已提交
263

F
Francois Romieu 已提交
264 265 266 267 268
	RxMissed	= 0x4c,
	Cfg9346		= 0x50,
	Config0		= 0x51,
	Config1		= 0x52,
	Config2		= 0x53,
269 270
#define PME_SIGNAL			(1 << 5)	/* 8168c and later */

F
Francois Romieu 已提交
271 272 273 274 275 276 277 278 279
	Config3		= 0x54,
	Config4		= 0x55,
	Config5		= 0x56,
	MultiIntr	= 0x5c,
	PHYAR		= 0x60,
	PHYstatus	= 0x6c,
	RxMaxSize	= 0xda,
	CPlusCmd	= 0xe0,
	IntrMitigate	= 0xe2,
280 281 282 283 284 285

#define RTL_COALESCE_MASK	0x0f
#define RTL_COALESCE_SHIFT	4
#define RTL_COALESCE_T_MAX	(RTL_COALESCE_MASK)
#define RTL_COALESCE_FRAME_MAX	(RTL_COALESCE_MASK << 2)

F
Francois Romieu 已提交
286 287
	RxDescAddrLow	= 0xe4,
	RxDescAddrHigh	= 0xe8,
288 289 290 291 292 293 294
	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */

#define NoEarlyTx	0x3f	/* Max value : no early transmit. */

	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */

#define TxPacketMax	(8064 >> 7)
295
#define EarlySize	0x27
296

F
Francois Romieu 已提交
297 298 299
	FuncEvent	= 0xf0,
	FuncEventMask	= 0xf4,
	FuncPresetState	= 0xf8,
C
Chun-Hao Lin 已提交
300 301 302 303
	IBCR0           = 0xf8,
	IBCR2           = 0xf9,
	IBIMR0          = 0xfa,
	IBISR0          = 0xfb,
F
Francois Romieu 已提交
304
	FuncForceEvent	= 0xfc,
L
Linus Torvalds 已提交
305 306
};

307 308 309 310 311
enum rtl8168_8101_registers {
	CSIDR			= 0x64,
	CSIAR			= 0x68,
#define	CSIAR_FLAG			0x80000000
#define	CSIAR_WRITE_CMD			0x80000000
312 313
#define	CSIAR_BYTE_ENABLE		0x0000f000
#define	CSIAR_ADDR_MASK			0x00000fff
F
françois romieu 已提交
314
	PMCH			= 0x6f,
315 316 317 318 319 320
	EPHYAR			= 0x80,
#define	EPHYAR_FLAG			0x80000000
#define	EPHYAR_WRITE_CMD		0x80000000
#define	EPHYAR_REG_MASK			0x1f
#define	EPHYAR_REG_SHIFT		16
#define	EPHYAR_DATA_MASK		0xffff
321
	DLLPR			= 0xd0,
H
Hayes Wang 已提交
322
#define	PFM_EN				(1 << 6)
323
#define	TX_10M_PS_EN			(1 << 7)
324 325 326
	DBG_REG			= 0xd1,
#define	FIX_NAK_1			(1 << 4)
#define	FIX_NAK_2			(1 << 3)
327 328
	TWSI			= 0xd2,
	MCU			= 0xd3,
H
Hayes Wang 已提交
329
#define	NOW_IS_OOB			(1 << 7)
H
Hayes Wang 已提交
330 331 332
#define	TX_EMPTY			(1 << 5)
#define	RX_EMPTY			(1 << 4)
#define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
333 334
#define	EN_NDP				(1 << 3)
#define	EN_OOB_RESET			(1 << 2)
H
Hayes Wang 已提交
335
#define	LINK_LIST_RDY			(1 << 1)
336 337 338 339 340 341 342
	EFUSEAR			= 0xdc,
#define	EFUSEAR_FLAG			0x80000000
#define	EFUSEAR_WRITE_CMD		0x80000000
#define	EFUSEAR_READ_CMD		0x00000000
#define	EFUSEAR_REG_MASK		0x03ff
#define	EFUSEAR_REG_SHIFT		8
#define	EFUSEAR_DATA_MASK		0xff
343 344
	MISC_1			= 0xf2,
#define	PFM_D3COLD_EN			(1 << 6)
345 346
};

347
enum rtl8168_registers {
H
Hayes Wang 已提交
348 349
	LED_FREQ		= 0x1a,
	EEE_LED			= 0x1b,
F
françois romieu 已提交
350 351 352 353 354 355 356
	ERIDR			= 0x70,
	ERIAR			= 0x74,
#define ERIAR_FLAG			0x80000000
#define ERIAR_WRITE_CMD			0x80000000
#define ERIAR_READ_CMD			0x00000000
#define ERIAR_ADDR_BYTE_ALIGN		4
#define ERIAR_TYPE_SHIFT		16
H
Hayes Wang 已提交
357 358 359
#define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
#define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
#define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
C
Chun-Hao Lin 已提交
360
#define ERIAR_OOB			(0x02 << ERIAR_TYPE_SHIFT)
H
Hayes Wang 已提交
361 362 363
#define ERIAR_MASK_SHIFT		12
#define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
#define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
364
#define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
365
#define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
366
#define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
367 368 369 370 371 372 373 374 375 376 377
	EPHY_RXER_NUM		= 0x7c,
	OCPDR			= 0xb0,	/* OCP GPHY access */
#define OCPDR_WRITE_CMD			0x80000000
#define OCPDR_READ_CMD			0x00000000
#define OCPDR_REG_MASK			0x7f
#define OCPDR_GPHY_REG_SHIFT		16
#define OCPDR_DATA_MASK			0xffff
	OCPAR			= 0xb4,
#define OCPAR_FLAG			0x80000000
#define OCPAR_GPHY_WRITE_CMD		0x8000f060
#define OCPAR_GPHY_READ_CMD		0x0000f060
H
Hayes Wang 已提交
378
	GPHY_OCP		= 0xb8,
H
hayeswang 已提交
379 380
	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
	MISC			= 0xf0,	/* 8168e only. */
F
Francois Romieu 已提交
381
#define TXPLA_RST			(1 << 29)
H
Hayes Wang 已提交
382
#define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
H
Hayes Wang 已提交
383
#define PWM_EN				(1 << 22)
H
Hayes Wang 已提交
384
#define RXDV_GATED_EN			(1 << 19)
H
Hayes Wang 已提交
385
#define EARLY_TALLY_EN			(1 << 16)
386 387
};

F
Francois Romieu 已提交
388
enum rtl_register_content {
L
Linus Torvalds 已提交
389
	/* InterruptStatusBits */
F
Francois Romieu 已提交
390 391 392 393 394 395 396 397 398 399 400
	SYSErr		= 0x8000,
	PCSTimeout	= 0x4000,
	SWInt		= 0x0100,
	TxDescUnavail	= 0x0080,
	RxFIFOOver	= 0x0040,
	LinkChg		= 0x0020,
	RxOverflow	= 0x0010,
	TxErr		= 0x0008,
	TxOK		= 0x0004,
	RxErr		= 0x0002,
	RxOK		= 0x0001,
L
Linus Torvalds 已提交
401 402

	/* RxStatusDesc */
403 404 405 406
	RxRWT	= (1 << 22),
	RxRES	= (1 << 21),
	RxRUNT	= (1 << 20),
	RxCRC	= (1 << 19),
L
Linus Torvalds 已提交
407 408

	/* ChipCmdBits */
H
Hayes Wang 已提交
409
	StopReq		= 0x80,
F
Francois Romieu 已提交
410 411 412 413
	CmdReset	= 0x10,
	CmdRxEnb	= 0x08,
	CmdTxEnb	= 0x04,
	RxBufEmpty	= 0x01,
L
Linus Torvalds 已提交
414

415 416 417 418 419
	/* TXPoll register p.5 */
	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
	FSWInt		= 0x01,		/* Forced software interrupt */

L
Linus Torvalds 已提交
420
	/* Cfg9346Bits */
F
Francois Romieu 已提交
421 422
	Cfg9346_Lock	= 0x00,
	Cfg9346_Unlock	= 0xc0,
L
Linus Torvalds 已提交
423 424

	/* rx_mode_bits */
F
Francois Romieu 已提交
425 426 427 428 429 430
	AcceptErr	= 0x20,
	AcceptRunt	= 0x10,
	AcceptBroadcast	= 0x08,
	AcceptMulticast	= 0x04,
	AcceptMyPhys	= 0x02,
	AcceptAllPhys	= 0x01,
431
#define RX_CONFIG_ACCEPT_MASK		0x3f
L
Linus Torvalds 已提交
432 433 434 435 436

	/* TxConfigBits */
	TxInterFrameGapShift = 24,
	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */

437
	/* Config1 register p.24 */
438 439 440 441 442 443
	LEDS1		= (1 << 7),
	LEDS0		= (1 << 6),
	Speed_down	= (1 << 4),
	MEMMAP		= (1 << 3),
	IOMAP		= (1 << 2),
	VPD		= (1 << 1),
444 445
	PMEnable	= (1 << 0),	/* Power Management Enable */

446
	/* Config2 register p. 25 */
H
hayeswang 已提交
447
	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
448
	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
449 450 451
	PCI_Clock_66MHz = 0x01,
	PCI_Clock_33MHz = 0x00,

F
Francois Romieu 已提交
452 453 454
	/* Config3 register p.25 */
	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
F
Francois Romieu 已提交
455
	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
H
hayeswang 已提交
456
	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
457
	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
F
Francois Romieu 已提交
458

F
Francois Romieu 已提交
459 460 461
	/* Config4 register */
	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */

462
	/* Config5 register p.27 */
F
Francois Romieu 已提交
463 464 465
	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
F
Francois Romieu 已提交
466
	Spi_en		= (1 << 3),
F
Francois Romieu 已提交
467
	LanWake		= (1 << 1),	/* LanWake enable/disable */
468
	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
H
hayeswang 已提交
469
	ASPM_en		= (1 << 0),	/* ASPM enable */
470

L
Linus Torvalds 已提交
471
	/* CPlusCmd p.31 */
472 473 474 475 476 477 478 479 480 481
	EnableBist	= (1 << 15),	// 8168 8101
	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
	Normal_mode	= (1 << 13),	// unused
	Force_half_dup	= (1 << 12),	// 8168 8101
	Force_rxflow_en	= (1 << 11),	// 8168 8101
	Force_txflow_en	= (1 << 10),	// 8168 8101
	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
	ASF		= (1 << 8),	// 8168 8101
	PktCntrDisable	= (1 << 7),	// 8168 8101
	Mac_dbgo_sel	= 0x001c,	// 8168
L
Linus Torvalds 已提交
482 483 484 485
	RxVlan		= (1 << 6),
	RxChkSum	= (1 << 5),
	PCIDAC		= (1 << 4),
	PCIMulRW	= (1 << 3),
486
#define INTT_MASK	GENMASK(1, 0)
487
#define CPCMD_MASK	(Normal_mode | RxVlan | RxChkSum | INTT_MASK)
L
Linus Torvalds 已提交
488 489

	/* rtl8169_PHYstatus */
F
Francois Romieu 已提交
490 491 492 493 494 495 496 497
	TBI_Enable	= 0x80,
	TxFlowCtrl	= 0x40,
	RxFlowCtrl	= 0x20,
	_1000bpsF	= 0x10,
	_100bps		= 0x08,
	_10bps		= 0x04,
	LinkStatus	= 0x02,
	FullDup		= 0x01,
L
Linus Torvalds 已提交
498

499 500 501
	/* ResetCounterCommand */
	CounterReset	= 0x1,

502
	/* DumpCounterCommand */
F
Francois Romieu 已提交
503
	CounterDump	= 0x8,
504 505 506

	/* magic enable v2 */
	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
L
Linus Torvalds 已提交
507 508
};

F
Francois Romieu 已提交
509 510
enum rtl_desc_bit {
	/* First doubleword. */
L
Linus Torvalds 已提交
511 512 513 514
	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
	RingEnd		= (1 << 30), /* End of descriptor ring */
	FirstFrag	= (1 << 29), /* First segment of a packet */
	LastFrag	= (1 << 28), /* Final segment of a packet */
F
Francois Romieu 已提交
515 516 517 518 519 520 521
};

/* Generic case. */
enum rtl_tx_desc_bit {
	/* First doubleword. */
	TD_LSO		= (1 << 27),		/* Large Send Offload */
#define TD_MSS_MAX			0x07ffu	/* MSS value */
L
Linus Torvalds 已提交
522

F
Francois Romieu 已提交
523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
	/* Second doubleword. */
	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
};

/* 8169, 8168b and 810x except 8102e. */
enum rtl_tx_desc_bit_0 {
	/* First doubleword. */
#define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
};

/* 8102e, 8168c and beyond. */
enum rtl_tx_desc_bit_1 {
H
hayeswang 已提交
538 539
	/* First doubleword. */
	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
H
hayeswang 已提交
540
	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
H
hayeswang 已提交
541
#define GTTCPHO_SHIFT			18
H
hayeswang 已提交
542
#define GTTCPHO_MAX			0x7fU
H
hayeswang 已提交
543

F
Francois Romieu 已提交
544
	/* Second doubleword. */
H
hayeswang 已提交
545 546
#define TCPHO_SHIFT			18
#define TCPHO_MAX			0x3ffU
F
Francois Romieu 已提交
547
#define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
H
hayeswang 已提交
548 549
	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
F
Francois Romieu 已提交
550 551 552
	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
};
L
Linus Torvalds 已提交
553

F
Francois Romieu 已提交
554
enum rtl_rx_desc_bit {
L
Linus Torvalds 已提交
555 556
	/* Rx private */
	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
Z
Zhu Yanjun 已提交
557
	PID0		= (1 << 17), /* Protocol ID bit 0/2 */
L
Linus Torvalds 已提交
558 559 560 561 562 563 564 565 566 567 568 569 570 571 572

#define RxProtoUDP	(PID1)
#define RxProtoTCP	(PID0)
#define RxProtoIP	(PID1 | PID0)
#define RxProtoMask	RxProtoIP

	IPFail		= (1 << 16), /* IP checksum failed */
	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
	RxVlanTag	= (1 << 16), /* VLAN tag available */
};

#define RsvdMask	0x3fffc000

struct TxDesc {
573 574 575
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
576 577 578
};

struct RxDesc {
579 580 581
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
582 583 584 585 586 587 588
};

struct ring_info {
	struct sk_buff	*skb;
	u32		len;
};

589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
struct rtl8169_counters {
	__le64	tx_packets;
	__le64	rx_packets;
	__le64	tx_errors;
	__le32	rx_errors;
	__le16	rx_missed;
	__le16	align_errors;
	__le32	tx_one_collision;
	__le32	tx_multi_collision;
	__le64	rx_unicast;
	__le64	rx_broadcast;
	__le32	rx_multicast;
	__le16	tx_aborted;
	__le16	tx_underun;
};

605 606 607 608 609 610 611
struct rtl8169_tc_offsets {
	bool	inited;
	__le64	tx_errors;
	__le32	tx_multi_collision;
	__le16	tx_aborted;
};

612
enum rtl_flag {
613
	RTL_FLAG_TASK_ENABLED = 0,
614 615 616 617
	RTL_FLAG_TASK_RESET_PENDING,
	RTL_FLAG_MAX
};

J
Junchang Wang 已提交
618 619 620 621 622 623
struct rtl8169_stats {
	u64			packets;
	u64			bytes;
	struct u64_stats_sync	syncp;
};

L
Linus Torvalds 已提交
624 625
struct rtl8169_private {
	void __iomem *mmio_addr;	/* memory map physical address */
F
Francois Romieu 已提交
626
	struct pci_dev *pci_dev;
D
David Howells 已提交
627
	struct net_device *dev;
628
	struct phy_device *phydev;
629
	struct napi_struct napi;
630
	u32 msg_enable;
631
	enum mac_version mac_version;
L
Linus Torvalds 已提交
632 633 634
	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
	u32 dirty_tx;
J
Junchang Wang 已提交
635 636
	struct rtl8169_stats rx_stats;
	struct rtl8169_stats tx_stats;
L
Linus Torvalds 已提交
637 638 639 640
	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
	dma_addr_t TxPhyAddr;
	dma_addr_t RxPhyAddr;
E
Eric Dumazet 已提交
641
	void *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
L
Linus Torvalds 已提交
642 643
	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
	u16 cp_cmd;
644
	u16 irq_mask;
645
	struct clk *clk;
646

647
	struct {
648 649
		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
		struct mutex mutex;
650 651 652
		struct work_struct work;
	} wk;

653
	unsigned irq_enabled:1;
654
	unsigned supports_gmii:1;
655
	unsigned aspm_manageable:1;
656 657
	dma_addr_t counters_phys_addr;
	struct rtl8169_counters *counters;
658
	struct rtl8169_tc_offsets tc_offset;
659
	u32 saved_wolopts;
660

661
	const char *fw_name;
662
	struct rtl_fw *rtl_fw;
H
Hayes Wang 已提交
663 664

	u32 ocp_base;
L
Linus Torvalds 已提交
665 666
};

667 668
typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);

669
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
L
Linus Torvalds 已提交
670
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
671 672
module_param_named(debug, debug.msg_enable, int, 0);
MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
673
MODULE_SOFTDEP("pre: realtek");
L
Linus Torvalds 已提交
674
MODULE_LICENSE("GPL");
675 676
MODULE_FIRMWARE(FIRMWARE_8168D_1);
MODULE_FIRMWARE(FIRMWARE_8168D_2);
H
hayeswang 已提交
677 678
MODULE_FIRMWARE(FIRMWARE_8168E_1);
MODULE_FIRMWARE(FIRMWARE_8168E_2);
679
MODULE_FIRMWARE(FIRMWARE_8168E_3);
680
MODULE_FIRMWARE(FIRMWARE_8105E_1);
681 682
MODULE_FIRMWARE(FIRMWARE_8168F_1);
MODULE_FIRMWARE(FIRMWARE_8168F_2);
683
MODULE_FIRMWARE(FIRMWARE_8402_1);
684
MODULE_FIRMWARE(FIRMWARE_8411_1);
H
hayeswang 已提交
685
MODULE_FIRMWARE(FIRMWARE_8411_2);
H
Hayes Wang 已提交
686
MODULE_FIRMWARE(FIRMWARE_8106E_1);
H
hayeswang 已提交
687
MODULE_FIRMWARE(FIRMWARE_8106E_2);
688
MODULE_FIRMWARE(FIRMWARE_8168G_2);
H
hayeswang 已提交
689
MODULE_FIRMWARE(FIRMWARE_8168G_3);
690 691
MODULE_FIRMWARE(FIRMWARE_8168H_1);
MODULE_FIRMWARE(FIRMWARE_8168H_2);
692 693
MODULE_FIRMWARE(FIRMWARE_8107E_1);
MODULE_FIRMWARE(FIRMWARE_8107E_2);
L
Linus Torvalds 已提交
694

H
Heiner Kallweit 已提交
695 696 697 698 699
static inline struct device *tp_to_dev(struct rtl8169_private *tp)
{
	return &tp->pci_dev->dev;
}

700 701 702 703 704 705 706 707 708 709
static void rtl_lock_work(struct rtl8169_private *tp)
{
	mutex_lock(&tp->wk.mutex);
}

static void rtl_unlock_work(struct rtl8169_private *tp)
{
	mutex_unlock(&tp->wk.mutex);
}

710 711 712 713 714 715 716 717 718 719
static void rtl_lock_config_regs(struct rtl8169_private *tp)
{
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
}

static void rtl_unlock_config_regs(struct rtl8169_private *tp)
{
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
}

720
static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
F
Francois Romieu 已提交
721
{
722
	pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
723
					   PCI_EXP_DEVCTL_READRQ, force);
F
Francois Romieu 已提交
724 725
}

726 727 728 729 730 731
static bool rtl_is_8168evl_up(struct rtl8169_private *tp)
{
	return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
	       tp->mac_version != RTL_GIGA_MAC_VER_39;
}

732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750
struct rtl_cond {
	bool (*check)(struct rtl8169_private *);
	const char *msg;
};

static void rtl_udelay(unsigned int d)
{
	udelay(d);
}

static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
			  void (*delay)(unsigned int), unsigned int d, int n,
			  bool high)
{
	int i;

	for (i = 0; i < n; i++) {
		if (c->check(tp) == high)
			return true;
H
Heiner Kallweit 已提交
751
		delay(d);
752
	}
F
Francois Romieu 已提交
753 754
	netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
		  c->msg, !high, n, d);
755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795
	return false;
}

static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
}

static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
}

static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, true);
}

static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, false);
}

#define DECLARE_RTL_COND(name)				\
static bool name ## _check(struct rtl8169_private *);	\
							\
static const struct rtl_cond name = {			\
	.check	= name ## _check,			\
	.msg	= #name					\
};							\
							\
static bool name ## _check(struct rtl8169_private *tp)

H
Hayes Wang 已提交
796 797 798 799 800 801 802 803 804 805 806
static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
{
	if (reg & 0xffff0001) {
		netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
		return true;
	}
	return false;
}

DECLARE_RTL_COND(rtl_ocp_gphy_cond)
{
807
	return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
H
Hayes Wang 已提交
808 809 810 811 812 813 814
}

static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

815
	RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
816 817 818 819

	rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
}

820
static int r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
H
Hayes Wang 已提交
821 822 823 824
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

825
	RTL_W32(tp, GPHY_OCP, reg << 15);
H
Hayes Wang 已提交
826 827

	return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
828
		(RTL_R32(tp, GPHY_OCP) & 0xffff) : -ETIMEDOUT;
H
Hayes Wang 已提交
829 830 831 832 833 834 835
}

static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

836
	RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
837 838 839 840 841 842 843
}

static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

844
	RTL_W32(tp, OCPDR, reg << 15);
H
Hayes Wang 已提交
845

846
	return RTL_R32(tp, OCPDR);
H
Hayes Wang 已提交
847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871
}

#define OCP_STD_PHY_BASE	0xa400

static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
		return;
	}

	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
}

static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
{
	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
}

872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value << 4;
		return;
	}

	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
}

static int mac_mcu_read(struct rtl8169_private *tp, int reg)
{
	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
}

887 888
DECLARE_RTL_COND(rtl_phyar_cond)
{
889
	return RTL_R32(tp, PHYAR) & 0x80000000;
890 891
}

892
static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
L
Linus Torvalds 已提交
893
{
894
	RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
L
Linus Torvalds 已提交
895

896
	rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
897
	/*
898 899
	 * According to hardware specs a 20us delay is required after write
	 * complete indication, but before sending next command.
900
	 */
901
	udelay(20);
L
Linus Torvalds 已提交
902 903
}

904
static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
L
Linus Torvalds 已提交
905
{
906
	int value;
L
Linus Torvalds 已提交
907

908
	RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
L
Linus Torvalds 已提交
909

910
	value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
911
		RTL_R32(tp, PHYAR) & 0xffff : -ETIMEDOUT;
912

913 914 915 916 917 918
	/*
	 * According to hardware specs a 20us delay is required after read
	 * complete indication, but before sending next command.
	 */
	udelay(20);

L
Linus Torvalds 已提交
919 920 921
	return value;
}

C
Chun-Hao Lin 已提交
922 923
DECLARE_RTL_COND(rtl_ocpar_cond)
{
924
	return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
C
Chun-Hao Lin 已提交
925 926
}

927
static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
928
{
929 930 931
	RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
	RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
932

933
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
934 935
}

936
static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
937
{
938 939
	r8168dp_1_mdio_access(tp, reg,
			      OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
940 941
}

942
static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
943
{
944
	r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
945 946

	mdelay(1);
947 948
	RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
949

950
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
951
		RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : -ETIMEDOUT;
952 953
}

F
françois romieu 已提交
954 955
#define R8168DP_1_MDIO_ACCESS_BIT	0x00020000

956
static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
F
françois romieu 已提交
957
{
958
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
959 960
}

961
static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
F
françois romieu 已提交
962
{
963
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
964 965
}

966
static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
F
françois romieu 已提交
967
{
968
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
969

970
	r8169_mdio_write(tp, reg, value);
F
françois romieu 已提交
971

972
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
973 974
}

975
static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
F
françois romieu 已提交
976 977 978
{
	int value;

979
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
980

981
	value = r8169_mdio_read(tp, reg);
F
françois romieu 已提交
982

983
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
984 985 986 987

	return value;
}

988
static void rtl_writephy(struct rtl8169_private *tp, int location, int val)
989
{
H
Heiner Kallweit 已提交
990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		r8168dp_1_mdio_write(tp, location, val);
		break;
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		r8168dp_2_mdio_write(tp, location, val);
		break;
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
		r8168g_mdio_write(tp, location, val);
		break;
	default:
		r8169_mdio_write(tp, location, val);
		break;
	}
1005 1006
}

1007 1008
static int rtl_readphy(struct rtl8169_private *tp, int location)
{
H
Heiner Kallweit 已提交
1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		return r8168dp_1_mdio_read(tp, location);
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_2_mdio_read(tp, location);
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
		return r8168g_mdio_read(tp, location);
	default:
		return r8169_mdio_read(tp, location);
	}
1020 1021 1022 1023 1024 1025 1026
}

static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
{
	rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
}

1027
static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
1028 1029 1030
{
	int val;

1031
	val = rtl_readphy(tp, reg_addr);
1032
	rtl_writephy(tp, reg_addr, (val & ~m) | p);
1033 1034
}

1035 1036
DECLARE_RTL_COND(rtl_ephyar_cond)
{
1037
	return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
1038 1039
}

1040
static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1041
{
1042
	RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1043 1044
		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1045 1046 1047
	rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);

	udelay(10);
1048 1049
}

1050
static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1051
{
1052
	RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1053

1054
	return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1055
		RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
1056 1057
}

C
Chun-Hao Lin 已提交
1058 1059
DECLARE_RTL_COND(rtl_eriar_cond)
{
1060
	return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
C
Chun-Hao Lin 已提交
1061 1062
}

1063 1064
static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			   u32 val, int type)
H
Hayes Wang 已提交
1065 1066
{
	BUG_ON((addr & 3) || (mask == 0));
1067 1068
	RTL_W32(tp, ERIDR, val);
	RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
H
Hayes Wang 已提交
1069

1070
	rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
H
Hayes Wang 已提交
1071 1072
}

1073 1074 1075 1076 1077 1078 1079
static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			  u32 val)
{
	_rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
}

static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
H
Hayes Wang 已提交
1080
{
1081
	RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
H
Hayes Wang 已提交
1082

1083
	return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1084
		RTL_R32(tp, ERIDR) : ~0;
H
Hayes Wang 已提交
1085 1086
}

1087 1088 1089 1090 1091
static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
{
	return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
}

1092
static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1093
			 u32 m)
H
Hayes Wang 已提交
1094 1095 1096
{
	u32 val;

1097 1098
	val = rtl_eri_read(tp, addr);
	rtl_eri_write(tp, addr, mask, (val & ~m) | p);
H
Hayes Wang 已提交
1099 1100
}

1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 mask,
			     u32 p)
{
	rtl_w0w1_eri(tp, addr, mask, p, 0);
}

static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 mask,
			       u32 m)
{
	rtl_w0w1_eri(tp, addr, mask, 0, m);
}

C
Chun-Hao Lin 已提交
1113 1114
static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
1115
	RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1116
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
1117
		RTL_R32(tp, OCPDR) : ~0;
C
Chun-Hao Lin 已提交
1118 1119 1120 1121
}

static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
1122
	return _rtl_eri_read(tp, reg, ERIAR_OOB);
C
Chun-Hao Lin 已提交
1123 1124 1125 1126 1127
}

static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1128 1129
	RTL_W32(tp, OCPDR, data);
	RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1130 1131 1132 1133 1134 1135
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
}

static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1136 1137
	_rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
		       data, ERIAR_OOB);
C
Chun-Hao Lin 已提交
1138 1139
}

H
Heiner Kallweit 已提交
1140
static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
1141
{
1142
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
1143

H
Heiner Kallweit 已提交
1144
	r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
}

#define OOB_CMD_RESET		0x00
#define OOB_CMD_DRIVER_START	0x05
#define OOB_CMD_DRIVER_STOP	0x06

static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
}

H
Heiner Kallweit 已提交
1156
DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
1157 1158 1159 1160 1161
{
	u16 reg;

	reg = rtl8168_get_ocp_reg(tp);

H
Heiner Kallweit 已提交
1162
	return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
1163 1164
}

C
Chun-Hao Lin 已提交
1165
DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1166
{
H
Heiner Kallweit 已提交
1167
	return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
C
Chun-Hao Lin 已提交
1168 1169 1170 1171
}

DECLARE_RTL_COND(rtl_ocp_tx_cond)
{
1172
	return RTL_R8(tp, IBISR0) & 0x20;
C
Chun-Hao Lin 已提交
1173
}
1174

C
Chun-Hao Lin 已提交
1175 1176
static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
{
1177
	RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
1178
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
1179 1180
	RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
	RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
C
Chun-Hao Lin 已提交
1181 1182
}

C
Chun-Hao Lin 已提交
1183 1184
static void rtl8168dp_driver_start(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1185 1186
	r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
	rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
1187 1188
}

C
Chun-Hao Lin 已提交
1189
static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1190
{
H
Heiner Kallweit 已提交
1191 1192 1193
	r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
	r8168ep_ocp_write(tp, 0x01, 0x30,
			  r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
C
Chun-Hao Lin 已提交
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
	rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_start(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_start(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_start(tp);
		break;
	default:
		BUG();
		break;
	}
}
1215

C
Chun-Hao Lin 已提交
1216 1217
static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1218 1219
	r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
	rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
1220 1221
}

C
Chun-Hao Lin 已提交
1222 1223
static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
1224
	rtl8168ep_stop_cmac(tp);
H
Heiner Kallweit 已提交
1225 1226 1227
	r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
	r8168ep_ocp_write(tp, 0x01, 0x30,
			  r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
C
Chun-Hao Lin 已提交
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
	rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_stop(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_stop(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_stop(tp);
		break;
	default:
		BUG();
		break;
	}
}

1250
static bool r8168dp_check_dash(struct rtl8169_private *tp)
1251 1252 1253
{
	u16 reg = rtl8168_get_ocp_reg(tp);

H
Heiner Kallweit 已提交
1254
	return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
1255 1256
}

1257
static bool r8168ep_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1258
{
H
Heiner Kallweit 已提交
1259
	return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
C
Chun-Hao Lin 已提交
1260 1261
}

1262
static bool r8168_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_check_dash(tp);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_check_dash(tp);
	default:
1274
		return false;
C
Chun-Hao Lin 已提交
1275 1276 1277
	}
}

1278 1279 1280 1281 1282 1283
static void rtl_reset_packet_filter(struct rtl8169_private *tp)
{
	rtl_eri_clear_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
	rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
}

1284 1285
DECLARE_RTL_COND(rtl_efusear_cond)
{
1286
	return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
1287 1288
}

1289
static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1290
{
1291
	RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1292

1293
	return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1294
		RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1295 1296
}

F
Francois Romieu 已提交
1297 1298
static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
{
1299
	RTL_W16(tp, IntrStatus, bits);
F
Francois Romieu 已提交
1300 1301 1302 1303
}

static void rtl_irq_disable(struct rtl8169_private *tp)
{
1304
	RTL_W16(tp, IntrMask, 0);
1305
	tp->irq_enabled = 0;
1306 1307
}

1308 1309 1310 1311
#define RTL_EVENT_NAPI_RX	(RxOK | RxErr)
#define RTL_EVENT_NAPI_TX	(TxOK | TxErr)
#define RTL_EVENT_NAPI		(RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)

1312
static void rtl_irq_enable(struct rtl8169_private *tp)
1313
{
1314
	tp->irq_enabled = 1;
1315
	RTL_W16(tp, IntrMask, tp->irq_mask);
1316 1317
}

F
françois romieu 已提交
1318
static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1319
{
F
Francois Romieu 已提交
1320
	rtl_irq_disable(tp);
1321 1322
	rtl_ack_events(tp, 0xffff);
	/* PCI commit */
1323
	RTL_R8(tp, ChipCmd);
L
Linus Torvalds 已提交
1324 1325
}

H
Hayes Wang 已提交
1326 1327 1328
static void rtl_link_chg_patch(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
1329
	struct phy_device *phydev = tp->phydev;
H
Hayes Wang 已提交
1330 1331 1332 1333

	if (!netif_running(dev))
		return;

1334 1335
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
1336
		if (phydev->speed == SPEED_1000) {
1337 1338
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1339
		} else if (phydev->speed == SPEED_100) {
1340 1341
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
H
Hayes Wang 已提交
1342
		} else {
1343 1344
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
H
Hayes Wang 已提交
1345
		}
1346
		rtl_reset_packet_filter(tp);
1347 1348
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
1349
		if (phydev->speed == SPEED_1000) {
1350 1351
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1352
		} else {
1353 1354
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
1355
		}
1356
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1357
		if (phydev->speed == SPEED_10) {
1358 1359
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
1360
		} else {
1361
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
1362
		}
H
Hayes Wang 已提交
1363 1364 1365
	}
}

1366 1367 1368
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)

static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
F
Francois Romieu 已提交
1369 1370
{
	struct rtl8169_private *tp = netdev_priv(dev);
1371

1372
	rtl_lock_work(tp);
1373
	wol->supported = WAKE_ANY;
1374
	wol->wolopts = tp->saved_wolopts;
1375
	rtl_unlock_work(tp);
1376 1377 1378 1379
}

static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
{
1380
	unsigned int i, tmp;
1381
	static const struct {
F
Francois Romieu 已提交
1382 1383 1384 1385 1386 1387 1388 1389
		u32 opt;
		u16 reg;
		u8  mask;
	} cfg[] = {
		{ WAKE_PHY,   Config3, LinkUp },
		{ WAKE_UCAST, Config5, UWF },
		{ WAKE_BCAST, Config5, BWF },
		{ WAKE_MCAST, Config5, MWF },
1390 1391
		{ WAKE_ANY,   Config5, LanWake },
		{ WAKE_MAGIC, Config3, MagicPacket }
F
Francois Romieu 已提交
1392
	};
1393
	u8 options;
F
Francois Romieu 已提交
1394

1395
	rtl_unlock_config_regs(tp);
F
Francois Romieu 已提交
1396

1397
	if (rtl_is_8168evl_up(tp)) {
1398 1399
		tmp = ARRAY_SIZE(cfg) - 1;
		if (wolopts & WAKE_MAGIC)
1400 1401
			rtl_eri_set_bits(tp, 0x0dc, ERIAR_MASK_0100,
					 MagicPacket_v2);
1402
		else
1403 1404
			rtl_eri_clear_bits(tp, 0x0dc, ERIAR_MASK_0100,
					   MagicPacket_v2);
1405
	} else {
1406 1407 1408 1409
		tmp = ARRAY_SIZE(cfg);
	}

	for (i = 0; i < tmp; i++) {
1410
		options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
1411
		if (wolopts & cfg[i].opt)
F
Francois Romieu 已提交
1412
			options |= cfg[i].mask;
1413
		RTL_W8(tp, cfg[i].reg, options);
F
Francois Romieu 已提交
1414 1415
	}

1416
	switch (tp->mac_version) {
1417
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_17:
1418
		options = RTL_R8(tp, Config1) & ~PMEnable;
1419 1420
		if (wolopts)
			options |= PMEnable;
1421
		RTL_W8(tp, Config1, options);
1422 1423
		break;
	default:
1424
		options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
1425 1426
		if (wolopts)
			options |= PME_SIGNAL;
1427
		RTL_W8(tp, Config2, options);
1428 1429 1430
		break;
	}

1431
	rtl_lock_config_regs(tp);
1432 1433

	device_set_wakeup_enable(tp_to_dev(tp), wolopts);
1434 1435 1436 1437 1438
}

static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1439
	struct device *d = tp_to_dev(tp);
1440

1441 1442 1443
	if (wol->wolopts & ~WAKE_ANY)
		return -EINVAL;

1444
	pm_runtime_get_noresume(d);
1445

1446
	rtl_lock_work(tp);
F
Francois Romieu 已提交
1447

1448
	tp->saved_wolopts = wol->wolopts;
1449

1450
	if (pm_runtime_active(d))
1451
		__rtl8169_set_wol(tp, tp->saved_wolopts);
1452 1453

	rtl_unlock_work(tp);
F
Francois Romieu 已提交
1454

1455 1456
	pm_runtime_put_noidle(d);

F
Francois Romieu 已提交
1457 1458 1459
	return 0;
}

L
Linus Torvalds 已提交
1460 1461 1462 1463
static void rtl8169_get_drvinfo(struct net_device *dev,
				struct ethtool_drvinfo *info)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1464
	struct rtl_fw *rtl_fw = tp->rtl_fw;
L
Linus Torvalds 已提交
1465

1466 1467
	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1468
	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1469
	if (rtl_fw)
1470 1471
		strlcpy(info->fw_version, rtl_fw->version,
			sizeof(info->fw_version));
L
Linus Torvalds 已提交
1472 1473 1474 1475 1476 1477 1478
}

static int rtl8169_get_regs_len(struct net_device *dev)
{
	return R8169_REGS_SIZE;
}

1479 1480
static netdev_features_t rtl8169_fix_features(struct net_device *dev,
	netdev_features_t features)
L
Linus Torvalds 已提交
1481
{
F
Francois Romieu 已提交
1482 1483
	struct rtl8169_private *tp = netdev_priv(dev);

F
Francois Romieu 已提交
1484
	if (dev->mtu > TD_MSS_MAX)
1485
		features &= ~NETIF_F_ALL_TSO;
L
Linus Torvalds 已提交
1486

F
Francois Romieu 已提交
1487
	if (dev->mtu > JUMBO_1K &&
1488
	    tp->mac_version > RTL_GIGA_MAC_VER_06)
F
Francois Romieu 已提交
1489 1490
		features &= ~NETIF_F_IP_CSUM;

1491
	return features;
L
Linus Torvalds 已提交
1492 1493
}

1494 1495
static int rtl8169_set_features(struct net_device *dev,
				netdev_features_t features)
L
Linus Torvalds 已提交
1496 1497
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
hayeswang 已提交
1498
	u32 rx_config;
L
Linus Torvalds 已提交
1499

1500 1501
	rtl_lock_work(tp);

1502
	rx_config = RTL_R32(tp, RxConfig);
H
hayeswang 已提交
1503 1504 1505 1506
	if (features & NETIF_F_RXALL)
		rx_config |= (AcceptErr | AcceptRunt);
	else
		rx_config &= ~(AcceptErr | AcceptRunt);
L
Linus Torvalds 已提交
1507

1508
	RTL_W32(tp, RxConfig, rx_config);
1509

H
hayeswang 已提交
1510 1511 1512 1513
	if (features & NETIF_F_RXCSUM)
		tp->cp_cmd |= RxChkSum;
	else
		tp->cp_cmd &= ~RxChkSum;
B
Ben Greear 已提交
1514

H
hayeswang 已提交
1515 1516 1517 1518 1519
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
		tp->cp_cmd |= RxVlan;
	else
		tp->cp_cmd &= ~RxVlan;

1520 1521
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
L
Linus Torvalds 已提交
1522

1523
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1524 1525 1526 1527

	return 0;
}

1528
static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
L
Linus Torvalds 已提交
1529
{
1530
	return (skb_vlan_tag_present(skb)) ?
1531
		TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
L
Linus Torvalds 已提交
1532 1533
}

1534
static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
L
Linus Torvalds 已提交
1535 1536 1537
{
	u32 opts2 = le32_to_cpu(desc->opts2);

1538
	if (opts2 & RxVlanTag)
1539
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
L
Linus Torvalds 已提交
1540 1541 1542 1543 1544
}

static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			     void *p)
{
1545
	struct rtl8169_private *tp = netdev_priv(dev);
P
Peter Wu 已提交
1546 1547 1548
	u32 __iomem *data = tp->mmio_addr;
	u32 *dw = p;
	int i;
L
Linus Torvalds 已提交
1549

1550
	rtl_lock_work(tp);
P
Peter Wu 已提交
1551 1552
	for (i = 0; i < R8169_REGS_SIZE; i += 4)
		memcpy_fromio(dw++, data++, 4);
1553
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1554 1555
}

1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
static u32 rtl8169_get_msglevel(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return tp->msg_enable;
}

static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	tp->msg_enable = value;
}

1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
	"tx_packets",
	"rx_packets",
	"tx_errors",
	"rx_errors",
	"rx_missed",
	"align_errors",
	"tx_single_collisions",
	"tx_multi_collisions",
	"unicast",
	"broadcast",
	"multicast",
	"tx_aborted",
	"tx_underrun",
};

1586
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
1587
{
1588 1589 1590 1591 1592 1593
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(rtl8169_gstrings);
	default:
		return -EOPNOTSUPP;
	}
1594 1595
}

1596
DECLARE_RTL_COND(rtl_counters_cond)
1597
{
1598
	return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
1599 1600
}

1601
static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
1602
{
1603 1604
	dma_addr_t paddr = tp->counters_phys_addr;
	u32 cmd;
1605

1606 1607
	RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
	RTL_R32(tp, CounterAddrHigh);
1608
	cmd = (u64)paddr & DMA_BIT_MASK(32);
1609 1610
	RTL_W32(tp, CounterAddrLow, cmd);
	RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
1611

1612
	return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
1613 1614
}

1615
static bool rtl8169_reset_counters(struct rtl8169_private *tp)
1616 1617 1618 1619 1620 1621 1622 1623
{
	/*
	 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
	 * tally counters.
	 */
	if (tp->mac_version < RTL_GIGA_MAC_VER_19)
		return true;

1624
	return rtl8169_do_counters(tp, CounterReset);
1625 1626
}

1627
static bool rtl8169_update_counters(struct rtl8169_private *tp)
1628
{
1629 1630
	u8 val = RTL_R8(tp, ChipCmd);

1631 1632
	/*
	 * Some chips are unable to dump tally counters when the receiver
1633
	 * is disabled. If 0xff chip may be in a PCI power-save state.
1634
	 */
1635
	if (!(val & CmdRxEnb) || val == 0xff)
1636
		return true;
1637

1638
	return rtl8169_do_counters(tp, CounterDump);
1639 1640
}

1641
static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
1642
{
1643
	struct rtl8169_counters *counters = tp->counters;
1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
	bool ret = false;

	/*
	 * rtl8169_init_counter_offsets is called from rtl_open.  On chip
	 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
	 * reset by a power cycle, while the counter values collected by the
	 * driver are reset at every driver unload/load cycle.
	 *
	 * To make sure the HW values returned by @get_stats64 match the SW
	 * values, we collect the initial values at first open(*) and use them
	 * as offsets to normalize the values returned by @get_stats64.
	 *
	 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
	 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
	 * set at open time by rtl_hw_start.
	 */

	if (tp->tc_offset.inited)
		return true;

	/* If both, reset and update fail, propagate to caller. */
1665
	if (rtl8169_reset_counters(tp))
1666 1667
		ret = true;

1668
	if (rtl8169_update_counters(tp))
1669 1670
		ret = true;

1671 1672 1673
	tp->tc_offset.tx_errors = counters->tx_errors;
	tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
	tp->tc_offset.tx_aborted = counters->tx_aborted;
1674 1675 1676
	tp->tc_offset.inited = true;

	return ret;
1677 1678
}

1679 1680 1681 1682
static void rtl8169_get_ethtool_stats(struct net_device *dev,
				      struct ethtool_stats *stats, u64 *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1683
	struct device *d = tp_to_dev(tp);
1684
	struct rtl8169_counters *counters = tp->counters;
1685 1686 1687

	ASSERT_RTNL();

1688 1689 1690
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
1691
		rtl8169_update_counters(tp);
1692 1693

	pm_runtime_put_noidle(d);
1694

1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
	data[0] = le64_to_cpu(counters->tx_packets);
	data[1] = le64_to_cpu(counters->rx_packets);
	data[2] = le64_to_cpu(counters->tx_errors);
	data[3] = le32_to_cpu(counters->rx_errors);
	data[4] = le16_to_cpu(counters->rx_missed);
	data[5] = le16_to_cpu(counters->align_errors);
	data[6] = le32_to_cpu(counters->tx_one_collision);
	data[7] = le32_to_cpu(counters->tx_multi_collision);
	data[8] = le64_to_cpu(counters->rx_unicast);
	data[9] = le64_to_cpu(counters->rx_broadcast);
	data[10] = le32_to_cpu(counters->rx_multicast);
	data[11] = le16_to_cpu(counters->tx_aborted);
	data[12] = le16_to_cpu(counters->tx_underun);
1708 1709
}

1710 1711 1712 1713 1714 1715 1716 1717 1718
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	switch(stringset) {
	case ETH_SS_STATS:
		memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
		break;
	}
}

1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
/*
 * Interrupt coalescing
 *
 * > 1 - the availability of the IntrMitigate (0xe2) register through the
 * >     8169, 8168 and 810x line of chipsets
 *
 * 8169, 8168, and 8136(810x) serial chipsets support it.
 *
 * > 2 - the Tx timer unit at gigabit speed
 *
 * The unit of the timer depends on both the speed and the setting of CPlusCmd
 * (0xe0) bit 1 and bit 0.
 *
 * For 8169
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     320ns           2.56us          40.96us
 * 0 1                     2.56us          20.48us         327.7us
 * 1 0                     5.12us          40.96us         655.4us
 * 1 1                     10.24us         81.92us         1.31ms
 *
 * For the other
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     5us             2.56us          40.96us
 * 0 1                     40us            20.48us         327.7us
 * 1 0                     80us            40.96us         655.4us
 * 1 1                     160us           81.92us         1.31ms
 */

/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
struct rtl_coalesce_scale {
	/* Rx / Tx */
	u32 nsecs[2];
};

/* rx/tx scale factors for all CPlusCmd[0:1] cases */
struct rtl_coalesce_info {
	u32 speed;
	struct rtl_coalesce_scale scalev[4];	/* each CPlusCmd[0:1] case */
};

/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
#define rxtx_x1822(r, t) {		\
	{{(r),		(t)}},		\
	{{(r)*8,	(t)*8}},	\
	{{(r)*8*2,	(t)*8*2}},	\
	{{(r)*8*2*2,	(t)*8*2*2}},	\
}
static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822(  320,   320)	},
	{ 0 },
};

static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822( 5000,  5000)	},
	{ 0 },
};
#undef rxtx_x1822

/* get rx/tx scale vector corresponding to current speed */
static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_info *ci;

1789 1790 1791 1792
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		ci = rtl_coalesce_info_8169;
	else
		ci = rtl_coalesce_info_8168_8136;
1793

1794 1795
	for (; ci->speed; ci++) {
		if (tp->phydev->speed == ci->speed)
1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
			return ci;
	}

	return ERR_PTR(-ELNRNG);
}

static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_info *ci;
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 *max_frames;
		u32 *usecs;
	} coal_settings [] = {
		{ &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
		{ &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	int i;
	u16 w;

	memset(ec, 0, sizeof(*ec));

	/* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return PTR_ERR(ci);

1824
	scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
1825 1826

	/* read IntrMitigate and adjust according to scale */
1827
	for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920
		*p->max_frames = (w & RTL_COALESCE_MASK) << 2;
		w >>= RTL_COALESCE_SHIFT;
		*p->usecs = w & RTL_COALESCE_MASK;
	}

	for (i = 0; i < 2; i++) {
		p = coal_settings + i;
		*p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;

		/*
		 * ethtool_coalesce says it is illegal to set both usecs and
		 * max_frames to 0.
		 */
		if (!*p->usecs && !*p->max_frames)
			*p->max_frames = 1;
	}

	return 0;
}

/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
			struct net_device *dev, u32 nsec, u16 *cp01)
{
	const struct rtl_coalesce_info *ci;
	u16 i;

	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return ERR_CAST(ci);

	for (i = 0; i < 4; i++) {
		u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
					ci->scalev[i].nsecs[1]);
		if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
			*cp01 = i;
			return &ci->scalev[i];
		}
	}

	return ERR_PTR(-EINVAL);
}

static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 frames;
		u32 usecs;
	} coal_settings [] = {
		{ ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
		{ ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	u16 w = 0, cp01;
	int i;

	scale = rtl_coalesce_choose_scale(dev,
			max(p[0].usecs, p[1].usecs) * 1000, &cp01);
	if (IS_ERR(scale))
		return PTR_ERR(scale);

	for (i = 0; i < 2; i++, p++) {
		u32 units;

		/*
		 * accept max_frames=1 we returned in rtl_get_coalesce.
		 * accept it not only when usecs=0 because of e.g. the following scenario:
		 *
		 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
		 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
		 * - then user does `ethtool -C eth0 rx-usecs 100`
		 *
		 * since ethtool sends to kernel whole ethtool_coalesce
		 * settings, if we do not handle rx_usecs=!0, rx_frames=1
		 * we'll reject it below in `frames % 4 != 0`.
		 */
		if (p->frames == 1) {
			p->frames = 0;
		}

		units = p->usecs * 1000 / scale->nsecs[i];
		if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
			return -EINVAL;

		w <<= RTL_COALESCE_SHIFT;
		w |= units;
		w <<= RTL_COALESCE_SHIFT;
		w |= p->frames >> 2;
	}

	rtl_lock_work(tp);

1921
	RTL_W16(tp, IntrMitigate, swab16(w));
1922

1923
	tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
1924 1925
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
1926 1927 1928 1929 1930 1931

	rtl_unlock_work(tp);

	return 0;
}

1932 1933 1934 1935 1936 1937
static int rtl_get_eee_supp(struct rtl8169_private *tp)
{
	struct phy_device *phydev = tp->phydev;
	int ret;

	switch (tp->mac_version) {
1938 1939 1940 1941 1942 1943
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_38:
		ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
		break;
1944
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1945
		ret = phy_read_paged(phydev, 0x0a5c, 0x12);
1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
		break;
	default:
		ret = -EPROTONOSUPPORT;
		break;
	}

	return ret;
}

static int rtl_get_eee_lpadv(struct rtl8169_private *tp)
{
	struct phy_device *phydev = tp->phydev;
	int ret;

	switch (tp->mac_version) {
1961 1962 1963 1964 1965 1966
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_38:
		ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
		break;
1967
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1968
		ret = phy_read_paged(phydev, 0x0a5d, 0x11);
1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
		break;
	default:
		ret = -EPROTONOSUPPORT;
		break;
	}

	return ret;
}

static int rtl_get_eee_adv(struct rtl8169_private *tp)
{
	struct phy_device *phydev = tp->phydev;
	int ret;

	switch (tp->mac_version) {
1984 1985 1986 1987 1988 1989
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_38:
		ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
		break;
1990
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1991
		ret = phy_read_paged(phydev, 0x0a5d, 0x10);
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
		break;
	default:
		ret = -EPROTONOSUPPORT;
		break;
	}

	return ret;
}

static int rtl_set_eee_adv(struct rtl8169_private *tp, int val)
{
	struct phy_device *phydev = tp->phydev;
	int ret = 0;

	switch (tp->mac_version) {
2007 2008 2009 2010 2011 2012
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_38:
		ret = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
		break;
2013
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
2014
		phy_write_paged(phydev, 0x0a5d, 0x10, val);
2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
		break;
	default:
		ret = -EPROTONOSUPPORT;
		break;
	}

	return ret;
}

static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct device *d = tp_to_dev(tp);
	int ret;

	pm_runtime_get_noresume(d);

	if (!pm_runtime_active(d)) {
		ret = -EOPNOTSUPP;
		goto out;
	}

	/* Get Supported EEE */
	ret = rtl_get_eee_supp(tp);
	if (ret < 0)
		goto out;
	data->supported = mmd_eee_cap_to_ethtool_sup_t(ret);

	/* Get advertisement EEE */
	ret = rtl_get_eee_adv(tp);
	if (ret < 0)
		goto out;
	data->advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
	data->eee_enabled = !!data->advertised;

	/* Get LP advertisement EEE */
	ret = rtl_get_eee_lpadv(tp);
	if (ret < 0)
		goto out;
	data->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
	data->eee_active = !!(data->advertised & data->lp_advertised);
out:
	pm_runtime_put_noidle(d);
	return ret < 0 ? ret : 0;
}

static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct device *d = tp_to_dev(tp);
	int old_adv, adv = 0, cap, ret;

	pm_runtime_get_noresume(d);

	if (!dev->phydev || !pm_runtime_active(d)) {
		ret = -EOPNOTSUPP;
		goto out;
	}

	if (dev->phydev->autoneg == AUTONEG_DISABLE ||
	    dev->phydev->duplex != DUPLEX_FULL) {
		ret = -EPROTONOSUPPORT;
		goto out;
	}

	/* Get Supported EEE */
	ret = rtl_get_eee_supp(tp);
	if (ret < 0)
		goto out;
	cap = ret;

	ret = rtl_get_eee_adv(tp);
	if (ret < 0)
		goto out;
	old_adv = ret;

	if (data->eee_enabled) {
		adv = !data->advertised ? cap :
		      ethtool_adv_to_mmd_eee_adv_t(data->advertised) & cap;
		/* Mask prohibited EEE modes */
		adv &= ~dev->phydev->eee_broken_modes;
	}

	if (old_adv != adv) {
		ret = rtl_set_eee_adv(tp, adv);
		if (ret < 0)
			goto out;

		/* Restart autonegotiation so the new modes get sent to the
		 * link partner.
		 */
		ret = phy_restart_aneg(dev->phydev);
	}

out:
	pm_runtime_put_noidle(d);
	return ret < 0 ? ret : 0;
}

2114
static const struct ethtool_ops rtl8169_ethtool_ops = {
L
Linus Torvalds 已提交
2115 2116 2117
	.get_drvinfo		= rtl8169_get_drvinfo,
	.get_regs_len		= rtl8169_get_regs_len,
	.get_link		= ethtool_op_get_link,
2118 2119
	.get_coalesce		= rtl_get_coalesce,
	.set_coalesce		= rtl_set_coalesce,
2120 2121
	.get_msglevel		= rtl8169_get_msglevel,
	.set_msglevel		= rtl8169_set_msglevel,
L
Linus Torvalds 已提交
2122
	.get_regs		= rtl8169_get_regs,
F
Francois Romieu 已提交
2123 2124
	.get_wol		= rtl8169_get_wol,
	.set_wol		= rtl8169_set_wol,
2125
	.get_strings		= rtl8169_get_strings,
2126
	.get_sset_count		= rtl8169_get_sset_count,
2127
	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
2128
	.get_ts_info		= ethtool_op_get_ts_info,
2129
	.nway_reset		= phy_ethtool_nway_reset,
2130 2131
	.get_eee		= rtl8169_get_eee,
	.set_eee		= rtl8169_set_eee,
2132 2133
	.get_link_ksettings	= phy_ethtool_get_link_ksettings,
	.set_link_ksettings	= phy_ethtool_set_link_ksettings,
L
Linus Torvalds 已提交
2134 2135
};

2136 2137 2138 2139 2140 2141 2142 2143
static void rtl_enable_eee(struct rtl8169_private *tp)
{
	int supported = rtl_get_eee_supp(tp);

	if (supported > 0)
		rtl_set_eee_adv(tp, supported);
}

2144
static void rtl8169_get_mac_version(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2145
{
2146 2147 2148 2149 2150
	/*
	 * The driver currently handles the 8168Bf and the 8168Be identically
	 * but they can be identified more specifically through the test below
	 * if needed:
	 *
2151
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
F
Francois Romieu 已提交
2152 2153 2154
	 *
	 * Same thing for the 8101Eb and the 8101Ec:
	 *
2155
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
2156
	 */
2157
	static const struct rtl_mac_info {
2158 2159 2160
		u16 mask;
		u16 val;
		u16 mac_version;
L
Linus Torvalds 已提交
2161
	} mac_info[] = {
C
Chun-Hao Lin 已提交
2162
		/* 8168EP family. */
2163 2164 2165
		{ 0x7cf, 0x502,	RTL_GIGA_MAC_VER_51 },
		{ 0x7cf, 0x501,	RTL_GIGA_MAC_VER_50 },
		{ 0x7cf, 0x500,	RTL_GIGA_MAC_VER_49 },
C
Chun-Hao Lin 已提交
2166

2167
		/* 8168H family. */
2168 2169
		{ 0x7cf, 0x541,	RTL_GIGA_MAC_VER_46 },
		{ 0x7cf, 0x540,	RTL_GIGA_MAC_VER_45 },
2170

H
Hayes Wang 已提交
2171
		/* 8168G family. */
2172 2173 2174 2175
		{ 0x7cf, 0x5c8,	RTL_GIGA_MAC_VER_44 },
		{ 0x7cf, 0x509,	RTL_GIGA_MAC_VER_42 },
		{ 0x7cf, 0x4c1,	RTL_GIGA_MAC_VER_41 },
		{ 0x7cf, 0x4c0,	RTL_GIGA_MAC_VER_40 },
H
Hayes Wang 已提交
2176

2177
		/* 8168F family. */
2178 2179 2180
		{ 0x7c8, 0x488,	RTL_GIGA_MAC_VER_38 },
		{ 0x7cf, 0x481,	RTL_GIGA_MAC_VER_36 },
		{ 0x7cf, 0x480,	RTL_GIGA_MAC_VER_35 },
2181

H
hayeswang 已提交
2182
		/* 8168E family. */
2183 2184 2185
		{ 0x7c8, 0x2c8,	RTL_GIGA_MAC_VER_34 },
		{ 0x7cf, 0x2c1,	RTL_GIGA_MAC_VER_32 },
		{ 0x7c8, 0x2c0,	RTL_GIGA_MAC_VER_33 },
H
hayeswang 已提交
2186

F
Francois Romieu 已提交
2187
		/* 8168D family. */
2188 2189
		{ 0x7cf, 0x281,	RTL_GIGA_MAC_VER_25 },
		{ 0x7c8, 0x280,	RTL_GIGA_MAC_VER_26 },
F
Francois Romieu 已提交
2190

F
françois romieu 已提交
2191
		/* 8168DP family. */
2192 2193 2194
		{ 0x7cf, 0x288,	RTL_GIGA_MAC_VER_27 },
		{ 0x7cf, 0x28a,	RTL_GIGA_MAC_VER_28 },
		{ 0x7cf, 0x28b,	RTL_GIGA_MAC_VER_31 },
F
françois romieu 已提交
2195

2196
		/* 8168C family. */
2197 2198 2199 2200 2201 2202 2203
		{ 0x7cf, 0x3c9,	RTL_GIGA_MAC_VER_23 },
		{ 0x7cf, 0x3c8,	RTL_GIGA_MAC_VER_18 },
		{ 0x7c8, 0x3c8,	RTL_GIGA_MAC_VER_24 },
		{ 0x7cf, 0x3c0,	RTL_GIGA_MAC_VER_19 },
		{ 0x7cf, 0x3c2,	RTL_GIGA_MAC_VER_20 },
		{ 0x7cf, 0x3c3,	RTL_GIGA_MAC_VER_21 },
		{ 0x7c8, 0x3c0,	RTL_GIGA_MAC_VER_22 },
F
Francois Romieu 已提交
2204 2205

		/* 8168B family. */
2206 2207 2208
		{ 0x7cf, 0x380,	RTL_GIGA_MAC_VER_12 },
		{ 0x7c8, 0x380,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c8, 0x300,	RTL_GIGA_MAC_VER_11 },
F
Francois Romieu 已提交
2209 2210

		/* 8101 family. */
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
		{ 0x7c8, 0x448,	RTL_GIGA_MAC_VER_39 },
		{ 0x7c8, 0x440,	RTL_GIGA_MAC_VER_37 },
		{ 0x7cf, 0x409,	RTL_GIGA_MAC_VER_29 },
		{ 0x7c8, 0x408,	RTL_GIGA_MAC_VER_30 },
		{ 0x7cf, 0x349,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf, 0x249,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf, 0x348,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf, 0x248,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf, 0x340,	RTL_GIGA_MAC_VER_13 },
		{ 0x7cf, 0x343,	RTL_GIGA_MAC_VER_10 },
		{ 0x7cf, 0x342,	RTL_GIGA_MAC_VER_16 },
		{ 0x7c8, 0x348,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c8, 0x248,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c8, 0x340,	RTL_GIGA_MAC_VER_16 },
F
Francois Romieu 已提交
2225
		/* FIXME: where did these entries come from ? -- FR */
2226 2227
		{ 0xfc8, 0x388,	RTL_GIGA_MAC_VER_15 },
		{ 0xfc8, 0x308,	RTL_GIGA_MAC_VER_14 },
F
Francois Romieu 已提交
2228 2229

		/* 8110 family. */
2230 2231 2232 2233 2234
		{ 0xfc8, 0x980,	RTL_GIGA_MAC_VER_06 },
		{ 0xfc8, 0x180,	RTL_GIGA_MAC_VER_05 },
		{ 0xfc8, 0x100,	RTL_GIGA_MAC_VER_04 },
		{ 0xfc8, 0x040,	RTL_GIGA_MAC_VER_03 },
		{ 0xfc8, 0x008,	RTL_GIGA_MAC_VER_02 },
F
Francois Romieu 已提交
2235

2236
		/* Catch-all */
2237
		{ 0x000, 0x000,	RTL_GIGA_MAC_NONE   }
2238 2239
	};
	const struct rtl_mac_info *p = mac_info;
2240
	u16 reg = RTL_R32(tp, TxConfig) >> 20;
L
Linus Torvalds 已提交
2241

F
Francois Romieu 已提交
2242
	while ((reg & p->mask) != p->val)
L
Linus Torvalds 已提交
2243 2244
		p++;
	tp->mac_version = p->mac_version;
2245 2246

	if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2247
		dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
2248 2249 2250 2251 2252 2253 2254
	} else if (!tp->supports_gmii) {
		if (tp->mac_version == RTL_GIGA_MAC_VER_42)
			tp->mac_version = RTL_GIGA_MAC_VER_43;
		else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
			tp->mac_version = RTL_GIGA_MAC_VER_47;
		else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
			tp->mac_version = RTL_GIGA_MAC_VER_48;
2255
	}
L
Linus Torvalds 已提交
2256 2257
}

F
Francois Romieu 已提交
2258 2259 2260 2261 2262
struct phy_reg {
	u16 reg;
	u16 val;
};

2263 2264
static void __rtl_writephy_batch(struct rtl8169_private *tp,
				 const struct phy_reg *regs, int len)
F
Francois Romieu 已提交
2265 2266
{
	while (len-- > 0) {
2267
		rtl_writephy(tp, regs->reg, regs->val);
F
Francois Romieu 已提交
2268 2269 2270 2271
		regs++;
	}
}

2272 2273
#define rtl_writephy_batch(tp, a) __rtl_writephy_batch(tp, a, ARRAY_SIZE(a))

2274 2275
static void rtl_release_firmware(struct rtl8169_private *tp)
{
2276
	if (tp->rtl_fw) {
2277
		rtl_fw_release_firmware(tp->rtl_fw);
2278
		kfree(tp->rtl_fw);
2279
		tp->rtl_fw = NULL;
2280
	}
2281 2282
}

2283
static void rtl_apply_firmware(struct rtl8169_private *tp)
2284
{
2285
	/* TODO: release firmware if rtl_fw_write_firmware signals failure. */
2286
	if (tp->rtl_fw)
2287
		rtl_fw_write_firmware(tp, tp->rtl_fw);
2288 2289 2290 2291 2292 2293 2294 2295
}

static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
{
	if (rtl_readphy(tp, reg) != val)
		netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
	else
		rtl_apply_firmware(tp);
2296 2297
}

2298 2299
static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
{
2300 2301 2302 2303
	/* Adjust EEE LED frequency */
	if (tp->mac_version != RTL_GIGA_MAC_VER_38)
		RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);

2304
	rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_1111, 0x0003);
2305 2306
}

2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321
static void rtl8168f_config_eee_phy(struct rtl8169_private *tp)
{
	struct phy_device *phydev = tp->phydev;

	phy_write(phydev, 0x1f, 0x0007);
	phy_write(phydev, 0x1e, 0x0020);
	phy_set_bits(phydev, 0x15, BIT(8));

	phy_write(phydev, 0x1f, 0x0005);
	phy_write(phydev, 0x05, 0x8b85);
	phy_set_bits(phydev, 0x06, BIT(13));

	phy_write(phydev, 0x1f, 0x0000);
}

2322 2323
static void rtl8168g_config_eee_phy(struct rtl8169_private *tp)
{
2324
	phy_modify_paged(tp->phydev, 0x0a43, 0x11, 0, BIT(4));
2325 2326
}

2327
static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2328
{
2329
	static const struct phy_reg phy_reg_init[] = {
F
françois romieu 已提交
2330 2331 2332 2333 2334
		{ 0x1f, 0x0001 },
		{ 0x06, 0x006e },
		{ 0x08, 0x0708 },
		{ 0x15, 0x4000 },
		{ 0x18, 0x65c7 },
L
Linus Torvalds 已提交
2335

F
françois romieu 已提交
2336 2337 2338 2339 2340 2341 2342
		{ 0x1f, 0x0001 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x0000 },
L
Linus Torvalds 已提交
2343

F
françois romieu 已提交
2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389
		{ 0x03, 0xff41 },
		{ 0x02, 0xdf60 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x0077 },
		{ 0x04, 0x7800 },
		{ 0x04, 0x7000 },

		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf0f9 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xa000 },

		{ 0x03, 0xff41 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x00bb },
		{ 0x04, 0xb800 },
		{ 0x04, 0xb000 },

		{ 0x03, 0xdf41 },
		{ 0x02, 0xdc60 },
		{ 0x01, 0x6340 },
		{ 0x00, 0x007d },
		{ 0x04, 0xd800 },
		{ 0x04, 0xd000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x100a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },

		{ 0x1f, 0x0000 },
		{ 0x0b, 0x0000 },
		{ 0x00, 0x9200 }
	};
L
Linus Torvalds 已提交
2390

2391
	rtl_writephy_batch(tp, phy_reg_init);
L
Linus Torvalds 已提交
2392 2393
}

2394
static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
2395
{
2396
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2397 2398 2399 2400 2401
		{ 0x1f, 0x0002 },
		{ 0x01, 0x90d0 },
		{ 0x1f, 0x0000 }
	};

2402
	rtl_writephy_batch(tp, phy_reg_init);
2403 2404
}

2405
static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
2406 2407 2408
{
	struct pci_dev *pdev = tp->pci_dev;

2409 2410
	if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
	    (pdev->subsystem_device != 0xe000))
2411 2412
		return;

2413 2414 2415
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_writephy(tp, 0x10, 0xf01b);
	rtl_writephy(tp, 0x1f, 0x0000);
2416 2417
}

2418
static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
2419
{
2420
	static const struct phy_reg phy_reg_init[] = {
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x14, 0xfb54 },
		{ 0x18, 0xf5c7 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2460
	rtl_writephy_batch(tp, phy_reg_init);
2461

2462
	rtl8169scd_hw_phy_config_quirk(tp);
2463 2464
}

2465
static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
2466
{
2467
	static const struct phy_reg phy_reg_init[] = {
2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0x8480 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x18, 0x67c7 },
		{ 0x04, 0x2000 },
		{ 0x03, 0x002f },
		{ 0x02, 0x4360 },
		{ 0x01, 0x0109 },
		{ 0x00, 0x3022 },
		{ 0x04, 0x2800 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2515
	rtl_writephy_batch(tp, phy_reg_init);
2516 2517
}

2518
static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
2519
{
2520
	static const struct phy_reg phy_reg_init[] = {
2521 2522 2523 2524
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

2525 2526
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_patchphy(tp, 0x16, 1 << 0);
2527

2528
	rtl_writephy_batch(tp, phy_reg_init);
2529 2530
}

2531
static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
2532
{
2533
	static const struct phy_reg phy_reg_init[] = {
2534 2535 2536 2537 2538
		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

2539
	rtl_writephy_batch(tp, phy_reg_init);
2540 2541
}

2542
static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2543
{
2544
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2545 2546 2547 2548 2549 2550 2551
		{ 0x1f, 0x0000 },
		{ 0x1d, 0x0f00 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x1ec8 },
		{ 0x1f, 0x0000 }
	};

2552
	rtl_writephy_batch(tp, phy_reg_init);
F
Francois Romieu 已提交
2553 2554
}

2555
static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2556
{
2557
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2558 2559 2560 2561 2562
		{ 0x1f, 0x0001 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0000 }
	};

2563 2564 2565
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
F
Francois Romieu 已提交
2566

2567
	rtl_writephy_batch(tp, phy_reg_init);
F
Francois Romieu 已提交
2568 2569
}

2570
static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2571
{
2572
	static const struct phy_reg phy_reg_init[] = {
2573 2574
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
F
Francois Romieu 已提交
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
		{ 0x1f, 0x0002 },
		{ 0x00, 0x88d4 },
		{ 0x01, 0x82b1 },
		{ 0x03, 0x7002 },
		{ 0x08, 0x9e30 },
		{ 0x09, 0x01f0 },
		{ 0x0a, 0x5500 },
		{ 0x0c, 0x00c8 },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xc096 },
		{ 0x16, 0x000a },
2586 2587 2588 2589
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x09, 0x2000 },
		{ 0x09, 0x0000 }
F
Francois Romieu 已提交
2590 2591
	};

2592
	rtl_writephy_batch(tp, phy_reg_init);
2593

2594 2595 2596
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
2597 2598
}

2599
static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
2600
{
2601
	static const struct phy_reg phy_reg_init[] = {
2602
		{ 0x1f, 0x0001 },
2603
		{ 0x12, 0x2300 },
2604 2605 2606 2607 2608 2609 2610
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },
		{ 0x1d, 0x3d98 },
2611 2612
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
2613 2614 2615
		{ 0x06, 0x0761 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
2616 2617 2618
		{ 0x1f, 0x0000 }
	};

2619
	rtl_writephy_batch(tp, phy_reg_init);
2620

2621 2622 2623 2624
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
2625 2626
}

2627
static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2628
{
2629
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
		{ 0x06, 0x5461 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
		{ 0x1f, 0x0000 }
	};

2641
	rtl_writephy_batch(tp, phy_reg_init);
F
Francois Romieu 已提交
2642

2643 2644 2645 2646
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
2647 2648
}

2649
static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
2650
{
2651
	rtl8168c_3_hw_phy_config(tp);
2652 2653
}

2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672
static const struct phy_reg rtl8168d_1_phy_reg_init_0[] = {
	/* Channel Estimation */
	{ 0x1f, 0x0001 },
	{ 0x06, 0x4064 },
	{ 0x07, 0x2863 },
	{ 0x08, 0x059c },
	{ 0x09, 0x26b4 },
	{ 0x0a, 0x6a19 },
	{ 0x0b, 0xdcc8 },
	{ 0x10, 0xf06d },
	{ 0x14, 0x7f68 },
	{ 0x18, 0x7fd9 },
	{ 0x1c, 0xf0ff },
	{ 0x1d, 0x3d9c },
	{ 0x1f, 0x0003 },
	{ 0x12, 0xf49f },
	{ 0x13, 0x070b },
	{ 0x1a, 0x05ad },
	{ 0x14, 0x94c0 },
2673

2674 2675 2676 2677 2678 2679 2680 2681 2682
	/*
	 * Tx Error Issue
	 * Enhance line driver power
	 */
	{ 0x1f, 0x0002 },
	{ 0x06, 0x5561 },
	{ 0x1f, 0x0005 },
	{ 0x05, 0x8332 },
	{ 0x06, 0x5561 },
2683

2684 2685 2686 2687 2688 2689
	/*
	 * Can not link to 1Gbps with bad cable
	 * Decrease SNR threshold form 21.07dB to 19.04dB
	 */
	{ 0x1f, 0x0001 },
	{ 0x17, 0x0cc0 },
2690

2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702
	{ 0x1f, 0x0000 },
	{ 0x0d, 0xf880 }
};

static const struct phy_reg rtl8168d_1_phy_reg_init_1[] = {
	{ 0x1f, 0x0002 },
	{ 0x05, 0x669a },
	{ 0x1f, 0x0005 },
	{ 0x05, 0x8330 },
	{ 0x06, 0x669a },
	{ 0x1f, 0x0002 }
};
2703

2704 2705 2706
static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
2707

2708 2709 2710 2711
	/*
	 * Rx Error Issue
	 * Fine Tune Switching regulator parameter
	 */
2712
	rtl_writephy(tp, 0x1f, 0x0002);
2713 2714
	rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
	rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
2715

2716
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
2717 2718
		int val;

2719
		rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
2720

2721
		val = rtl_readphy(tp, 0x0d);
2722 2723

		if ((val & 0x00ff) != 0x006c) {
2724
			static const u32 set[] = {
2725 2726 2727 2728 2729
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

2730
			rtl_writephy(tp, 0x1f, 0x0002);
2731 2732 2733

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
2734
				rtl_writephy(tp, 0x0d, val | set[i]);
2735 2736
		}
	} else {
2737
		static const struct phy_reg phy_reg_init[] = {
2738 2739 2740 2741 2742 2743 2744
			{ 0x1f, 0x0002 },
			{ 0x05, 0x6662 },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x6662 }
		};

2745
		rtl_writephy_batch(tp, phy_reg_init);
2746 2747
	}

2748
	/* RSET couple improve */
2749 2750 2751
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0d, 0x0300);
	rtl_patchphy(tp, 0x0f, 0x0010);
2752

2753
	/* Fine tune PLL performance */
2754
	rtl_writephy(tp, 0x1f, 0x0002);
2755 2756
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
2757

2758 2759
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
2760 2761

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
2762

2763
	rtl_writephy(tp, 0x1f, 0x0000);
2764 2765
}

2766
static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
2767
{
2768
	rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
F
Francois Romieu 已提交
2769

2770
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
2771 2772
		int val;

2773
		rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
2774

2775
		val = rtl_readphy(tp, 0x0d);
2776
		if ((val & 0x00ff) != 0x006c) {
J
Joe Perches 已提交
2777
			static const u32 set[] = {
2778 2779 2780 2781 2782
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

2783
			rtl_writephy(tp, 0x1f, 0x0002);
2784 2785 2786

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
2787
				rtl_writephy(tp, 0x0d, val | set[i]);
2788 2789
		}
	} else {
2790
		static const struct phy_reg phy_reg_init[] = {
2791 2792
			{ 0x1f, 0x0002 },
			{ 0x05, 0x2642 },
F
Francois Romieu 已提交
2793
			{ 0x1f, 0x0005 },
2794 2795
			{ 0x05, 0x8330 },
			{ 0x06, 0x2642 }
F
Francois Romieu 已提交
2796 2797
		};

2798
		rtl_writephy_batch(tp, phy_reg_init);
F
Francois Romieu 已提交
2799 2800
	}

2801
	/* Fine tune PLL performance */
2802
	rtl_writephy(tp, 0x1f, 0x0002);
2803 2804
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
2805

2806
	/* Switching regulator Slew rate */
2807 2808
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0f, 0x0017);
2809

2810 2811
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
2812 2813

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
2814

2815
	rtl_writephy(tp, 0x1f, 0x0000);
2816 2817
}

2818
static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
2819
{
2820
	static const struct phy_reg phy_reg_init[] = {
2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875
		{ 0x1f, 0x0002 },
		{ 0x10, 0x0008 },
		{ 0x0d, 0x006c },

		{ 0x1f, 0x0000 },
		{ 0x0d, 0xf880 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0xa4d8 },
		{ 0x09, 0x281c },
		{ 0x07, 0x2883 },
		{ 0x0a, 0x6b35 },
		{ 0x1d, 0x3da4 },
		{ 0x1c, 0xeffd },
		{ 0x14, 0x7f52 },
		{ 0x18, 0x7fc6 },
		{ 0x08, 0x0601 },
		{ 0x06, 0x4063 },
		{ 0x10, 0xf074 },
		{ 0x1f, 0x0003 },
		{ 0x13, 0x0789 },
		{ 0x12, 0xf4bd },
		{ 0x1a, 0x04fd },
		{ 0x14, 0x84b0 },
		{ 0x1f, 0x0000 },
		{ 0x00, 0x9200 },

		{ 0x1f, 0x0005 },
		{ 0x01, 0x0340 },
		{ 0x1f, 0x0001 },
		{ 0x04, 0x4000 },
		{ 0x03, 0x1d21 },
		{ 0x02, 0x0c32 },
		{ 0x01, 0x0200 },
		{ 0x00, 0x5554 },
		{ 0x04, 0x4800 },
		{ 0x04, 0x4000 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0023 },
		{ 0x16, 0x0000 },
		{ 0x1f, 0x0000 }
	};

2876
	rtl_writephy_batch(tp, phy_reg_init);
F
Francois Romieu 已提交
2877 2878
}

F
françois romieu 已提交
2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890
static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002d },
		{ 0x18, 0x0040 },
		{ 0x1f, 0x0000 }
	};

2891
	rtl_writephy_batch(tp, phy_reg_init);
F
françois romieu 已提交
2892 2893 2894
	rtl_patchphy(tp, 0x0d, 1 << 5);
}

H
Hayes Wang 已提交
2895
static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
H
hayeswang 已提交
2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b80 },
		{ 0x06, 0xc896 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0001 },
		{ 0x0b, 0x6c20 },
		{ 0x07, 0x2872 },
		{ 0x1c, 0xefff },
		{ 0x1f, 0x0003 },
		{ 0x14, 0x6420 },
		{ 0x1f, 0x0000 },

		/* Update PFM & 10M TX idle timer */
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002f },
		{ 0x15, 0x1919 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0000 }
	};

F
Francois Romieu 已提交
2925 2926
	rtl_apply_firmware(tp);

2927
	rtl_writephy_batch(tp, phy_reg_init);
H
hayeswang 已提交
2928 2929 2930 2931

	/* DCO enable for 10M IDLE Power */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0023);
2932
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
hayeswang 已提交
2933 2934 2935 2936
	rtl_writephy(tp, 0x1f, 0x0000);

	/* For impedance matching */
	rtl_writephy(tp, 0x1f, 0x0002);
2937
	rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
F
Francois Romieu 已提交
2938
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
2939 2940 2941 2942

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
2943
	rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
H
hayeswang 已提交
2944
	rtl_writephy(tp, 0x1f, 0x0000);
2945
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
hayeswang 已提交
2946 2947 2948

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
2949
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
hayeswang 已提交
2950 2951 2952 2953
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
2954
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
H
hayeswang 已提交
2955 2956
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
2957
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
H
hayeswang 已提交
2958 2959 2960 2961 2962 2963 2964 2965 2966 2967
	rtl_writephy(tp, 0x1f, 0x0006);
	rtl_writephy(tp, 0x00, 0x5a00);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);
}

2968 2969 2970 2971 2972 2973 2974 2975
static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
{
	const u16 w[] = {
		addr[0] | (addr[1] << 8),
		addr[2] | (addr[3] << 8),
		addr[4] | (addr[5] << 8)
	};

2976 2977 2978 2979
	rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
	rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
	rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
	rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
2980 2981
}

H
Hayes Wang 已提交
2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012
static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0004 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0002 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Green Setting */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b5b },
		{ 0x06, 0x9222 },
		{ 0x05, 0x8b6d },
		{ 0x06, 0x8000 },
		{ 0x05, 0x8b76 },
		{ 0x06, 0x8000 },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

3013
	rtl_writephy_batch(tp, phy_reg_init);
H
Hayes Wang 已提交
3014 3015 3016 3017

	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3018
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
Hayes Wang 已提交
3019 3020 3021 3022 3023 3024
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3025
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
H
Hayes Wang 已提交
3026 3027
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
3028
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
Hayes Wang 已提交
3029 3030 3031 3032

	/* improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3033
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
Hayes Wang 已提交
3034 3035 3036 3037 3038
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3039
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
H
Hayes Wang 已提交
3040 3041
	rtl_writephy(tp, 0x1f, 0x0000);

3042
	rtl8168f_config_eee_phy(tp);
3043
	rtl_enable_eee(tp);
H
Hayes Wang 已提交
3044 3045 3046

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3047 3048
	rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
	rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
H
Hayes Wang 已提交
3049
	rtl_writephy(tp, 0x1f, 0x0000);
3050 3051 3052
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3053

3054 3055
	/* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
	rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
H
Hayes Wang 已提交
3056 3057
}

3058 3059 3060 3061 3062
static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
{
	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3063
	rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
3064 3065 3066 3067 3068
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3069
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
3070
	rtl_writephy(tp, 0x1f, 0x0000);
3071
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3072 3073 3074 3075

	/* Improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3076
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
3077
	rtl_writephy(tp, 0x1f, 0x0000);
3078 3079

	rtl8168f_config_eee_phy(tp);
3080
	rtl_enable_eee(tp);
3081 3082
}

3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121
static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00fb },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

3122
	rtl_writephy_batch(tp, phy_reg_init);
3123

3124
	rtl8168f_hw_phy_config(tp);
3125 3126 3127 3128

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3129
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3130 3131 3132 3133 3134 3135 3136
	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3137
	rtl8168f_hw_phy_config(tp);
3138 3139
}

3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184
static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00aa },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};


	rtl_apply_firmware(tp);

	rtl8168f_hw_phy_config(tp);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3185
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3186 3187
	rtl_writephy(tp, 0x1f, 0x0000);

3188
	rtl_writephy_batch(tp, phy_reg_init);
3189 3190 3191 3192

	/* Modify green table for giga */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b54);
3193
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3194
	rtl_writephy(tp, 0x05, 0x8b5d);
3195
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3196
	rtl_writephy(tp, 0x05, 0x8a7c);
3197
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3198
	rtl_writephy(tp, 0x05, 0x8a7f);
3199
	rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
3200
	rtl_writephy(tp, 0x05, 0x8a82);
3201
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3202
	rtl_writephy(tp, 0x05, 0x8a85);
3203
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3204
	rtl_writephy(tp, 0x05, 0x8a88);
3205
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3206 3207 3208 3209 3210
	rtl_writephy(tp, 0x1f, 0x0000);

	/* uc same-seed solution */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3211
	rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
3212 3213 3214 3215
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3216 3217
	rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
	rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
3218 3219 3220
	rtl_writephy(tp, 0x1f, 0x0000);
}

3221 3222
static void rtl8168g_disable_aldps(struct rtl8169_private *tp)
{
3223
	phy_modify_paged(tp->phydev, 0x0a43, 0x10, BIT(2), 0);
3224 3225
}

3226 3227 3228 3229
static void rtl8168g_phy_adjust_10m_aldps(struct rtl8169_private *tp)
{
	struct phy_device *phydev = tp->phydev;

3230 3231
	phy_modify_paged(phydev, 0x0bcc, 0x14, BIT(8), 0);
	phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(7) | BIT(6));
3232 3233 3234 3235 3236 3237 3238 3239
	phy_write(phydev, 0x1f, 0x0a43);
	phy_write(phydev, 0x13, 0x8084);
	phy_clear_bits(phydev, 0x14, BIT(14) | BIT(13));
	phy_set_bits(phydev, 0x10, BIT(12) | BIT(1) | BIT(0));

	phy_write(phydev, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3240 3241
static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
{
3242 3243
	int ret;

H
Hayes Wang 已提交
3244 3245
	rtl_apply_firmware(tp);

3246 3247 3248 3249 3250
	ret = phy_read_paged(tp->phydev, 0x0a46, 0x10);
	if (ret & BIT(8))
		phy_modify_paged(tp->phydev, 0x0bcc, 0x12, BIT(15), 0);
	else
		phy_modify_paged(tp->phydev, 0x0bcc, 0x12, 0, BIT(15));
H
Hayes Wang 已提交
3251

3252 3253
	ret = phy_read_paged(tp->phydev, 0x0a46, 0x13);
	if (ret & BIT(8))
T
Thomas Voegtle 已提交
3254
		phy_modify_paged(tp->phydev, 0x0c41, 0x15, 0, BIT(1));
3255
	else
T
Thomas Voegtle 已提交
3256
		phy_modify_paged(tp->phydev, 0x0c41, 0x15, BIT(1), 0);
H
Hayes Wang 已提交
3257

3258
	/* Enable PHY auto speed down */
3259
	phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
H
Hayes Wang 已提交
3260

3261
	rtl8168g_phy_adjust_10m_aldps(tp);
3262

3263
	/* EEE auto-fallback function */
3264
	phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
H
Hayes Wang 已提交
3265

3266 3267 3268
	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
3269
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3270

3271
	phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
3272

3273 3274 3275 3276 3277 3278 3279 3280 3281 3282
	/* Improve SWR Efficiency */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x11, 0x5655);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
3283
	rtl_writephy(tp, 0x1f, 0x0000);
3284

3285
	rtl8168g_disable_aldps(tp);
3286
	rtl8168g_config_eee_phy(tp);
3287
	rtl_enable_eee(tp);
H
Hayes Wang 已提交
3288 3289
}

H
hayeswang 已提交
3290 3291 3292
static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);
3293
	rtl8168g_config_eee_phy(tp);
3294
	rtl_enable_eee(tp);
H
hayeswang 已提交
3295 3296
}

3297 3298 3299 3300 3301 3302 3303 3304 3305 3306
static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
{
	u16 dout_tapbin;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHN EST parameters adjust - giga master */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x809b);
3307
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
3308
	rtl_writephy(tp, 0x13, 0x80a2);
3309
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
3310
	rtl_writephy(tp, 0x13, 0x80a4);
3311
	rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
3312
	rtl_writephy(tp, 0x13, 0x809c);
3313
	rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
3314 3315 3316 3317 3318
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - giga slave */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80ad);
3319
	rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
3320
	rtl_writephy(tp, 0x13, 0x80b4);
3321
	rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
3322
	rtl_writephy(tp, 0x13, 0x80ac);
3323
	rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
3324 3325 3326 3327 3328
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - fnet */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808e);
3329
	rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
3330
	rtl_writephy(tp, 0x13, 0x8090);
3331
	rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
3332
	rtl_writephy(tp, 0x13, 0x8092);
3333
	rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	dout_tapbin = 0;
	rtl_writephy(tp, 0x1f, 0x0a46);
	data = rtl_readphy(tp, 0x13);
	data &= 3;
	data <<= 2;
	dout_tapbin |= data;
	data = rtl_readphy(tp, 0x12);
	data &= 0xc000;
	data >>= 14;
	dout_tapbin |= data;
	dout_tapbin = ~(dout_tapbin^0x08);
	dout_tapbin <<= 12;
	dout_tapbin &= 0xf000;
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x827a);
3352
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3353
	rtl_writephy(tp, 0x13, 0x827b);
3354
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3355
	rtl_writephy(tp, 0x13, 0x827c);
3356
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3357
	rtl_writephy(tp, 0x13, 0x827d);
3358
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3359 3360 3361

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3362
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3363
	rtl_writephy(tp, 0x1f, 0x0a42);
3364
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3365 3366 3367
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
3368
	phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
3369 3370

	/* SAR ADC performance */
3371
	phy_modify_paged(tp->phydev, 0x0bca, 0x17, BIT(12) | BIT(13), BIT(14));
3372 3373 3374

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x803f);
3375
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3376
	rtl_writephy(tp, 0x13, 0x8047);
3377
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3378
	rtl_writephy(tp, 0x13, 0x804f);
3379
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3380
	rtl_writephy(tp, 0x13, 0x8057);
3381
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3382
	rtl_writephy(tp, 0x13, 0x805f);
3383
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3384
	rtl_writephy(tp, 0x13, 0x8067);
3385
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3386
	rtl_writephy(tp, 0x13, 0x806f);
3387
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3388 3389 3390
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
3391
	phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
3392

3393
	rtl8168g_disable_aldps(tp);
3394
	rtl8168g_config_eee_phy(tp);
3395
	rtl_enable_eee(tp);
3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408
}

static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
{
	u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
	u16 rlen;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHIN EST parameter update */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808a);
3409
	rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
3410 3411 3412 3413 3414
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3415
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3416
	rtl_writephy(tp, 0x1f, 0x0a42);
3417
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3418 3419 3420
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
3421
	phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436

	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
	data = r8168_mac_ocp_read(tp, 0xdd02);
	ioffset_p3 = ((data & 0x80)>>7);
	ioffset_p3 <<= 3;

	data = r8168_mac_ocp_read(tp, 0xdd00);
	ioffset_p3 |= ((data & (0xe000))>>13);
	ioffset_p2 = ((data & (0x1e00))>>9);
	ioffset_p1 = ((data & (0x01e0))>>5);
	ioffset_p0 = ((data & 0x0010)>>4);
	ioffset_p0 <<= 3;
	ioffset_p0 |= (data & (0x07));
	data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);

3437
	if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
3438
	    (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456
		rtl_writephy(tp, 0x1f, 0x0bcf);
		rtl_writephy(tp, 0x16, data);
		rtl_writephy(tp, 0x1f, 0x0000);
	}

	/* Modify rlen (TX LPF corner frequency) level */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	data = rtl_readphy(tp, 0x16);
	data &= 0x000f;
	rlen = 0;
	if (data > 3)
		rlen = data - 3;
	data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
	rtl_writephy(tp, 0x17, data);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
3457
	phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
3458

3459
	rtl8168g_disable_aldps(tp);
3460
	rtl8168g_config_eee_phy(tp);
3461
	rtl_enable_eee(tp);
3462 3463
}

C
Chun-Hao Lin 已提交
3464 3465 3466
static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
{
	/* Enable PHY auto speed down */
3467
	phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
C
Chun-Hao Lin 已提交
3468

3469
	rtl8168g_phy_adjust_10m_aldps(tp);
C
Chun-Hao Lin 已提交
3470 3471

	/* Enable EEE auto-fallback function */
3472
	phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
C
Chun-Hao Lin 已提交
3473 3474 3475 3476 3477 3478 3479 3480

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* set rg_sel_sdm_rate */
3481
	phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
C
Chun-Hao Lin 已提交
3482

3483
	rtl8168g_disable_aldps(tp);
3484
	rtl8168g_config_eee_phy(tp);
3485
	rtl_enable_eee(tp);
C
Chun-Hao Lin 已提交
3486 3487 3488 3489
}

static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
{
3490
	rtl8168g_phy_adjust_10m_aldps(tp);
C
Chun-Hao Lin 已提交
3491 3492 3493 3494 3495 3496 3497 3498

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Set rg_sel_sdm_rate */
3499
	phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
C
Chun-Hao Lin 已提交
3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559

	/* Channel estimation parameters */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80f3);
	rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
	rtl_writephy(tp, 0x13, 0x80f0);
	rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
	rtl_writephy(tp, 0x13, 0x80ef);
	rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
	rtl_writephy(tp, 0x13, 0x80f6);
	rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
	rtl_writephy(tp, 0x13, 0x80ec);
	rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
	rtl_writephy(tp, 0x13, 0x80ed);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x80f2);
	rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
	rtl_writephy(tp, 0x13, 0x80f4);
	rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8110);
	rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
	rtl_writephy(tp, 0x13, 0x810f);
	rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
	rtl_writephy(tp, 0x13, 0x8111);
	rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
	rtl_writephy(tp, 0x13, 0x8113);
	rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
	rtl_writephy(tp, 0x13, 0x8115);
	rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
	rtl_writephy(tp, 0x13, 0x810e);
	rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
	rtl_writephy(tp, 0x13, 0x810c);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x810b);
	rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80d1);
	rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
	rtl_writephy(tp, 0x13, 0x80cd);
	rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
	rtl_writephy(tp, 0x13, 0x80d3);
	rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
	rtl_writephy(tp, 0x13, 0x80d5);
	rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
	rtl_writephy(tp, 0x13, 0x80d7);
	rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);

	/* Force PWM-mode */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x12, 0x00ed);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x1f, 0x0000);

3560
	rtl8168g_disable_aldps(tp);
3561
	rtl8168g_config_eee_phy(tp);
3562
	rtl_enable_eee(tp);
C
Chun-Hao Lin 已提交
3563 3564
}

3565
static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
3566
{
3567
	static const struct phy_reg phy_reg_init[] = {
3568 3569 3570 3571 3572 3573
		{ 0x1f, 0x0003 },
		{ 0x08, 0x441d },
		{ 0x01, 0x9100 },
		{ 0x1f, 0x0000 }
	};

3574 3575 3576 3577
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x11, 1 << 12);
	rtl_patchphy(tp, 0x19, 1 << 13);
	rtl_patchphy(tp, 0x10, 1 << 15);
3578

3579
	rtl_writephy_batch(tp, phy_reg_init);
3580 3581
}

3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598
static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0005 },
		{ 0x1a, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0004 },
		{ 0x1c, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x15, 0x7701 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
3599 3600 3601
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
3602

3603
	rtl_apply_firmware(tp);
3604

3605
	rtl_writephy_batch(tp, phy_reg_init);
3606 3607
}

3608 3609 3610
static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
{
	/* Disable ALDPS before setting firmware */
3611 3612 3613
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(20);
3614 3615 3616 3617

	rtl_apply_firmware(tp);

	/* EEE setting */
3618
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
3619 3620 3621 3622 3623 3624
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x10, 0x401f);
	rtl_writephy(tp, 0x19, 0x7030);
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3625 3626 3627 3628 3629 3630 3631 3632 3633 3634
static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0004 },
		{ 0x10, 0xc07f },
		{ 0x19, 0x7030 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
3635 3636 3637
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
H
Hayes Wang 已提交
3638 3639 3640

	rtl_apply_firmware(tp);

3641
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
3642
	rtl_writephy_batch(tp, phy_reg_init);
H
Hayes Wang 已提交
3643

3644
	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
H
Hayes Wang 已提交
3645 3646
}

3647 3648
static void rtl_hw_phy_config(struct net_device *dev)
{
3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702
	static const rtl_generic_fct phy_configs[] = {
		/* PCI devices. */
		[RTL_GIGA_MAC_VER_02] = rtl8169s_hw_phy_config,
		[RTL_GIGA_MAC_VER_03] = rtl8169s_hw_phy_config,
		[RTL_GIGA_MAC_VER_04] = rtl8169sb_hw_phy_config,
		[RTL_GIGA_MAC_VER_05] = rtl8169scd_hw_phy_config,
		[RTL_GIGA_MAC_VER_06] = rtl8169sce_hw_phy_config,
		/* PCI-E devices. */
		[RTL_GIGA_MAC_VER_07] = rtl8102e_hw_phy_config,
		[RTL_GIGA_MAC_VER_08] = rtl8102e_hw_phy_config,
		[RTL_GIGA_MAC_VER_09] = rtl8102e_hw_phy_config,
		[RTL_GIGA_MAC_VER_10] = NULL,
		[RTL_GIGA_MAC_VER_11] = rtl8168bb_hw_phy_config,
		[RTL_GIGA_MAC_VER_12] = rtl8168bef_hw_phy_config,
		[RTL_GIGA_MAC_VER_13] = NULL,
		[RTL_GIGA_MAC_VER_14] = NULL,
		[RTL_GIGA_MAC_VER_15] = NULL,
		[RTL_GIGA_MAC_VER_16] = NULL,
		[RTL_GIGA_MAC_VER_17] = rtl8168bef_hw_phy_config,
		[RTL_GIGA_MAC_VER_18] = rtl8168cp_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_19] = rtl8168c_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_20] = rtl8168c_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_21] = rtl8168c_3_hw_phy_config,
		[RTL_GIGA_MAC_VER_22] = rtl8168c_4_hw_phy_config,
		[RTL_GIGA_MAC_VER_23] = rtl8168cp_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_24] = rtl8168cp_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_25] = rtl8168d_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_26] = rtl8168d_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_27] = rtl8168d_3_hw_phy_config,
		[RTL_GIGA_MAC_VER_28] = rtl8168d_4_hw_phy_config,
		[RTL_GIGA_MAC_VER_29] = rtl8105e_hw_phy_config,
		[RTL_GIGA_MAC_VER_30] = rtl8105e_hw_phy_config,
		[RTL_GIGA_MAC_VER_31] = NULL,
		[RTL_GIGA_MAC_VER_32] = rtl8168e_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_33] = rtl8168e_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_34] = rtl8168e_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_35] = rtl8168f_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_36] = rtl8168f_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_37] = rtl8402_hw_phy_config,
		[RTL_GIGA_MAC_VER_38] = rtl8411_hw_phy_config,
		[RTL_GIGA_MAC_VER_39] = rtl8106e_hw_phy_config,
		[RTL_GIGA_MAC_VER_40] = rtl8168g_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_41] = NULL,
		[RTL_GIGA_MAC_VER_42] = rtl8168g_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_43] = rtl8168g_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_44] = rtl8168g_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_45] = rtl8168h_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_46] = rtl8168h_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_47] = rtl8168h_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_48] = rtl8168h_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_49] = rtl8168ep_1_hw_phy_config,
		[RTL_GIGA_MAC_VER_50] = rtl8168ep_2_hw_phy_config,
		[RTL_GIGA_MAC_VER_51] = rtl8168ep_2_hw_phy_config,
	};
3703 3704
	struct rtl8169_private *tp = netdev_priv(dev);

3705 3706
	if (phy_configs[tp->mac_version])
		phy_configs[tp->mac_version](tp);
3707 3708
}

3709 3710 3711 3712 3713 3714
static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
{
	if (!test_and_set_bit(flag, tp->wk.flags))
		schedule_work(&tp->wk.work);
}

3715 3716
static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
{
3717
	rtl_hw_phy_config(dev);
3718

3719
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
3720 3721
		pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
3722 3723
		netif_dbg(tp, drv, dev,
			  "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
3724
		RTL_W8(tp, 0x82, 0x01);
3725
	}
3726

3727
	/* We may have called phy_speed_down before */
3728
	phy_speed_up(tp->phydev);
3729

3730
	genphy_soft_reset(tp->phydev);
3731 3732
}

3733 3734
static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
{
3735
	rtl_lock_work(tp);
3736

3737
	rtl_unlock_config_regs(tp);
3738

3739 3740
	RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
	RTL_R32(tp, MAC4);
3741

3742 3743
	RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
	RTL_R32(tp, MAC0);
3744

3745 3746
	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
		rtl_rar_exgmac_set(tp, addr);
3747

3748
	rtl_lock_config_regs(tp);
3749

3750
	rtl_unlock_work(tp);
3751 3752 3753 3754 3755
}

static int rtl_set_mac_address(struct net_device *dev, void *p)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
3756
	struct device *d = tp_to_dev(tp);
3757
	int ret;
3758

3759 3760 3761
	ret = eth_mac_addr(dev, p);
	if (ret)
		return ret;
3762

3763 3764 3765 3766 3767 3768
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
		rtl_rar_set(tp, dev->dev_addr);

	pm_runtime_put_noidle(d);
3769 3770 3771 3772

	return 0;
}

3773
static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
F
Francois Romieu 已提交
3774
{
3775 3776
	struct rtl8169_private *tp = netdev_priv(dev);

H
Heiner Kallweit 已提交
3777 3778
	if (!netif_running(dev))
		return -ENODEV;
3779

3780
	return phy_mii_ioctl(tp->phydev, ifr, cmd);
F
Francois Romieu 已提交
3781 3782
}

3783 3784 3785
static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
3786 3787
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
3788 3789 3790 3791 3792
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
3793
	case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
3794
		RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
3795 3796 3797 3798 3799 3800 3801
			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
		break;
	default:
		break;
	}
}

3802
static void rtl_pll_power_down(struct rtl8169_private *tp)
F
françois romieu 已提交
3803
{
3804
	if (r8168_check_dash(tp))
F
françois romieu 已提交
3805 3806
		return;

H
hayeswang 已提交
3807 3808
	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_33)
3809
		rtl_ephy_write(tp, 0x19, 0xff64);
H
hayeswang 已提交
3810

3811 3812 3813
	if (device_may_wakeup(tp_to_dev(tp))) {
		phy_speed_down(tp->phydev, false);
		rtl_wol_suspend_quirk(tp);
F
françois romieu 已提交
3814
		return;
3815
	}
F
françois romieu 已提交
3816 3817

	switch (tp->mac_version) {
3818
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
3819 3820 3821
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
3822
	case RTL_GIGA_MAC_VER_44:
3823 3824
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
3825 3826
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
3827 3828
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
3829
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
F
françois romieu 已提交
3830
		break;
3831 3832
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
3833
	case RTL_GIGA_MAC_VER_49:
3834
		rtl_eri_clear_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
3835
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
3836
		break;
3837 3838
	default:
		break;
F
françois romieu 已提交
3839 3840 3841
	}
}

3842
static void rtl_pll_power_up(struct rtl8169_private *tp)
F
françois romieu 已提交
3843 3844
{
	switch (tp->mac_version) {
3845
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
3846 3847 3848
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
3849
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
F
françois romieu 已提交
3850
		break;
3851
	case RTL_GIGA_MAC_VER_44:
3852 3853
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
3854 3855
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
3856 3857
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
3858
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
3859
		break;
3860 3861
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
3862
	case RTL_GIGA_MAC_VER_49:
3863
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
3864
		rtl_eri_set_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
3865
		break;
3866 3867
	default:
		break;
F
françois romieu 已提交
3868 3869
	}

3870
	phy_resume(tp->phydev);
3871 3872
	/* give MAC/PHY some time to resume */
	msleep(20);
F
françois romieu 已提交
3873 3874
}

3875 3876 3877
static void rtl_init_rxcfg(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
3878
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
3879
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
3880
		RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
3881
		break;
3882
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
3883 3884
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_38:
3885
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
3886
		break;
3887
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
3888
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
3889
		break;
3890
	default:
3891
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
3892 3893 3894 3895
		break;
	}
}

3896 3897
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
{
3898
	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
3899 3900
}

F
Francois Romieu 已提交
3901 3902
static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
{
3903 3904
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
3905
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
3906 3907 3908 3909
}

static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
{
3910 3911
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
3912
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
3913 3914 3915 3916
}

static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
{
3917
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
F
Francois Romieu 已提交
3918 3919 3920 3921
}

static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
{
3922
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
F
Francois Romieu 已提交
3923 3924 3925 3926
}

static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
{
3927 3928 3929
	RTL_W8(tp, MaxTxPacketSize, 0x3f);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
3930
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
3931 3932 3933 3934
}

static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
{
3935 3936 3937
	RTL_W8(tp, MaxTxPacketSize, 0x0c);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
3938
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
3939 3940 3941 3942
}

static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
{
3943
	rtl_tx_performance_tweak(tp,
3944
		PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
3945 3946 3947 3948
}

static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
{
3949
	rtl_tx_performance_tweak(tp,
3950
		PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
3951 3952 3953 3954 3955 3956
}

static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_enable(tp);

3957
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
F
Francois Romieu 已提交
3958 3959 3960 3961 3962 3963
}

static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_disable(tp);

3964
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
F
Francois Romieu 已提交
3965 3966
}

H
Heiner Kallweit 已提交
3967
static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3968
{
H
Heiner Kallweit 已提交
3969
	rtl_unlock_config_regs(tp);
F
Francois Romieu 已提交
3970 3971
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
H
Heiner Kallweit 已提交
3972
		r8168b_0_hw_jumbo_enable(tp);
F
Francois Romieu 已提交
3973 3974 3975
		break;
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
H
Heiner Kallweit 已提交
3976
		r8168b_1_hw_jumbo_enable(tp);
F
Francois Romieu 已提交
3977
		break;
H
Heiner Kallweit 已提交
3978 3979
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
		r8168c_hw_jumbo_enable(tp);
F
Francois Romieu 已提交
3980
		break;
H
Heiner Kallweit 已提交
3981 3982
	case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
		r8168dp_hw_jumbo_enable(tp);
F
Francois Romieu 已提交
3983
		break;
H
Heiner Kallweit 已提交
3984 3985 3986 3987
	case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
		r8168e_hw_jumbo_enable(tp);
		break;
	default:
F
Francois Romieu 已提交
3988
		break;
H
Heiner Kallweit 已提交
3989 3990 3991
	}
	rtl_lock_config_regs(tp);
}
F
Francois Romieu 已提交
3992

H
Heiner Kallweit 已提交
3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012
static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
{
	rtl_unlock_config_regs(tp);
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
		r8168b_0_hw_jumbo_disable(tp);
		break;
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		r8168b_1_hw_jumbo_disable(tp);
		break;
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
		r8168c_hw_jumbo_disable(tp);
		break;
	case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
		r8168dp_hw_jumbo_disable(tp);
		break;
	case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
		r8168e_hw_jumbo_disable(tp);
		break;
F
Francois Romieu 已提交
4013 4014 4015
	default:
		break;
	}
H
Heiner Kallweit 已提交
4016
	rtl_lock_config_regs(tp);
F
Francois Romieu 已提交
4017 4018
}

4019 4020
DECLARE_RTL_COND(rtl_chipcmd_cond)
{
4021
	return RTL_R8(tp, ChipCmd) & CmdReset;
4022 4023
}

4024 4025
static void rtl_hw_reset(struct rtl8169_private *tp)
{
4026
	RTL_W8(tp, ChipCmd, CmdReset);
4027

4028
	rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
4029 4030
}

4031
static void rtl_request_firmware(struct rtl8169_private *tp)
4032
{
4033
	struct rtl_fw *rtl_fw;
4034

4035 4036 4037
	/* firmware loaded already or no firmware available */
	if (tp->rtl_fw || !tp->fw_name)
		return;
4038

4039
	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4040 4041 4042 4043
	if (!rtl_fw) {
		netif_warn(tp, ifup, tp->dev, "Unable to load firmware, out of memory\n");
		return;
	}
4044

4045 4046 4047 4048
	rtl_fw->phy_write = rtl_writephy;
	rtl_fw->phy_read = rtl_readphy;
	rtl_fw->mac_mcu_write = mac_mcu_write;
	rtl_fw->mac_mcu_read = mac_mcu_read;
4049 4050
	rtl_fw->fw_name = tp->fw_name;
	rtl_fw->dev = tp_to_dev(tp);
4051

4052 4053 4054 4055
	if (rtl_fw_request_firmware(rtl_fw))
		kfree(rtl_fw);
	else
		tp->rtl_fw = rtl_fw;
4056 4057
}

4058 4059
static void rtl_rx_close(struct rtl8169_private *tp)
{
4060
	RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
4061 4062
}

4063 4064
DECLARE_RTL_COND(rtl_npq_cond)
{
4065
	return RTL_R8(tp, TxPoll) & NPQ;
4066 4067 4068 4069
}

DECLARE_RTL_COND(rtl_txcfg_empty_cond)
{
4070
	return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
4071 4072
}

F
françois romieu 已提交
4073
static void rtl8169_hw_reset(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4074 4075
{
	/* Disable interrupts */
F
françois romieu 已提交
4076
	rtl8169_irq_mask_and_ack(tp);
L
Linus Torvalds 已提交
4077

4078 4079
	rtl_rx_close(tp);

4080 4081 4082 4083
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
4084
		rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
4085 4086 4087
		break;
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
4088
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
4089
		rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
4090 4091
		break;
	default:
4092
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
4093
		udelay(100);
4094
		break;
F
françois romieu 已提交
4095 4096
	}

4097
	rtl_hw_reset(tp);
L
Linus Torvalds 已提交
4098 4099
}

4100
static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
4101
{
4102 4103 4104
	u32 val = TX_DMA_BURST << TxDMAShift |
		  InterFrameGap << TxInterFrameGapShift;

4105
	if (rtl_is_8168evl_up(tp))
4106 4107 4108
		val |= TXCFG_AUTO_FIFO;

	RTL_W32(tp, TxConfig, val);
4109 4110
}

4111
static void rtl_set_rx_max_size(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4112
{
4113 4114
	/* Low hurts. Let's disable the filtering. */
	RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
4115 4116
}

4117
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
4118 4119 4120 4121 4122 4123
{
	/*
	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
	 * register to be written before TxDescAddrLow to work.
	 * Switching from MMIO to I/O access fixes the issue as well.
	 */
4124 4125 4126 4127
	RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
	RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
	RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
	RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
4128 4129
}

4130
static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
4131
{
4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144
	u32 val;

	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
		val = 0x000fff00;
	else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
		val = 0x00ffff00;
	else
		return;

	if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
		val |= 0xff;

	RTL_W32(tp, 0x7c, val);
4145 4146
}

4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180
static void rtl_set_rx_mode(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	u32 mc_filter[2];	/* Multicast hash filter */
	int rx_mode;
	u32 tmp = 0;

	if (dev->flags & IFF_PROMISC) {
		/* Unconditionally log net taps. */
		netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
		rx_mode =
		    AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
		    AcceptAllPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
		   (dev->flags & IFF_ALLMULTI)) {
		/* Too many to filter perfectly -- accept all multicasts. */
		rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else {
		struct netdev_hw_addr *ha;

		rx_mode = AcceptBroadcast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0;
		netdev_for_each_mc_addr(ha, dev) {
			int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
			mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
			rx_mode |= AcceptMulticast;
		}
	}

	if (dev->features & NETIF_F_RXALL)
		rx_mode |= (AcceptErr | AcceptRunt);

4181
	tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
4182 4183 4184 4185 4186 4187 4188 4189

	if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
		u32 data = mc_filter[0];

		mc_filter[0] = swab32(mc_filter[1]);
		mc_filter[1] = swab32(data);
	}

4190 4191 4192
	if (tp->mac_version == RTL_GIGA_MAC_VER_35)
		mc_filter[1] = mc_filter[0] = 0xffffffff;

4193 4194
	RTL_W32(tp, MAR0 + 4, mc_filter[1]);
	RTL_W32(tp, MAR0 + 0, mc_filter[0]);
4195

4196
	RTL_W32(tp, RxConfig, tmp);
4197 4198
}

4199 4200
DECLARE_RTL_COND(rtl_csiar_cond)
{
4201
	return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
4202 4203
}

4204
static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
4205
{
4206
	u32 func = PCI_FUNC(tp->pci_dev->devfn);
4207

4208 4209
	RTL_W32(tp, CSIDR, value);
	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
4210
		CSIAR_BYTE_ENABLE | func << 16);
4211

4212
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
4213 4214
}

4215
static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
4216
{
4217 4218 4219 4220
	u32 func = PCI_FUNC(tp->pci_dev->devfn);

	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
		CSIAR_BYTE_ENABLE);
4221

4222
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
4223
		RTL_R32(tp, CSIDR) : ~0;
4224 4225
}

4226
static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
H
hayeswang 已提交
4227
{
4228 4229
	struct pci_dev *pdev = tp->pci_dev;
	u32 csi;
H
hayeswang 已提交
4230

4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242
	/* According to Realtek the value at config space address 0x070f
	 * controls the L0s/L1 entrance latency. We try standard ECAM access
	 * first and if it fails fall back to CSI.
	 */
	if (pdev->cfg_size > 0x070f &&
	    pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
		return;

	netdev_notice_once(tp->dev,
		"No native access to PCI extended config space, falling back to CSI\n");
	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
	rtl_csi_write(tp, 0x070c, csi | val << 24);
H
hayeswang 已提交
4243 4244
}

4245
static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
4246
{
4247
	rtl_csi_access_enable(tp, 0x27);
4248 4249 4250 4251 4252 4253 4254 4255
}

struct ephy_info {
	unsigned int offset;
	u16 mask;
	u16 bits;
};

4256 4257
static void __rtl_ephy_init(struct rtl8169_private *tp,
			    const struct ephy_info *e, int len)
4258 4259 4260 4261
{
	u16 w;

	while (len-- > 0) {
4262 4263
		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
		rtl_ephy_write(tp, e->offset, w);
4264 4265 4266 4267
		e++;
	}
}

4268 4269
#define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))

4270
static void rtl_disable_clock_request(struct rtl8169_private *tp)
4271
{
4272
	pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
4273
				   PCI_EXP_LNKCTL_CLKREQ_EN);
4274 4275
}

4276
static void rtl_enable_clock_request(struct rtl8169_private *tp)
F
françois romieu 已提交
4277
{
4278
	pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
4279
				 PCI_EXP_LNKCTL_CLKREQ_EN);
F
françois romieu 已提交
4280 4281
}

4282
static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
H
hayeswang 已提交
4283
{
4284 4285
	/* work around an issue when PCI reset occurs during L2/L3 state */
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
H
hayeswang 已提交
4286 4287
}

K
Kai-Heng Feng 已提交
4288 4289
static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
{
4290 4291
	/* Don't enable ASPM in the chip if OS can't control ASPM */
	if (enable && tp->aspm_manageable) {
K
Kai-Heng Feng 已提交
4292
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
4293
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
K
Kai-Heng Feng 已提交
4294 4295 4296 4297
	} else {
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
	}
4298 4299

	udelay(10);
K
Kai-Heng Feng 已提交
4300 4301
}

H
Heiner Kallweit 已提交
4302 4303 4304 4305 4306 4307 4308 4309 4310 4311
static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
			      u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
{
	/* Usage of dynamic vs. static FIFO is controlled by bit
	 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
	 */
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
}

4312 4313 4314 4315 4316 4317 4318 4319
static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
					  u8 low, u8 high)
{
	/* FIFO thresholds for pause flow control */
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
}

4320
static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
4321
{
4322
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4323

4324
	if (tp->dev->mtu <= ETH_DATA_LEN) {
4325
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
4326 4327
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
	}
4328 4329
}

4330
static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
4331
{
4332
	rtl_hw_start_8168bb(tp);
4333

4334
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
4335 4336
}

4337
static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
4338
{
4339
	RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
4340

4341
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4342

4343
	if (tp->dev->mtu <= ETH_DATA_LEN)
4344
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4345

4346
	rtl_disable_clock_request(tp);
4347 4348
}

4349
static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
4350
{
4351
	static const struct ephy_info e_info_8168cp[] = {
4352 4353 4354 4355 4356 4357 4358
		{ 0x01, 0,	0x0001 },
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0042 },
		{ 0x06, 0x0080,	0x0000 },
		{ 0x07, 0,	0x2000 }
	};

4359
	rtl_set_def_aspm_entry_latency(tp);
4360

4361
	rtl_ephy_init(tp, e_info_8168cp);
4362

4363
	__rtl_hw_start_8168cp(tp);
4364 4365
}

4366
static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4367
{
4368
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
4369

4370
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
F
Francois Romieu 已提交
4371

4372
	if (tp->dev->mtu <= ETH_DATA_LEN)
4373
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4374 4375
}

4376
static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
4377
{
4378
	rtl_set_def_aspm_entry_latency(tp);
4379

4380
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4381 4382

	/* Magic. */
4383
	RTL_W8(tp, DBG_REG, 0x20);
4384

4385
	if (tp->dev->mtu <= ETH_DATA_LEN)
4386
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4387 4388
}

4389
static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
4390
{
4391
	static const struct ephy_info e_info_8168c_1[] = {
4392 4393 4394 4395 4396
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0002 },
		{ 0x06, 0x0080,	0x0000 }
	};

4397
	rtl_set_def_aspm_entry_latency(tp);
4398

4399
	RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
4400

4401
	rtl_ephy_init(tp, e_info_8168c_1);
4402

4403
	__rtl_hw_start_8168cp(tp);
4404 4405
}

4406
static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
4407
{
4408
	static const struct ephy_info e_info_8168c_2[] = {
4409 4410 4411 4412
		{ 0x01, 0,	0x0001 },
		{ 0x03, 0x0400,	0x0220 }
	};

4413
	rtl_set_def_aspm_entry_latency(tp);
4414

4415
	rtl_ephy_init(tp, e_info_8168c_2);
4416

4417
	__rtl_hw_start_8168cp(tp);
4418 4419
}

4420
static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4421
{
4422
	rtl_hw_start_8168c_2(tp);
F
Francois Romieu 已提交
4423 4424
}

4425
static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
4426
{
4427
	rtl_set_def_aspm_entry_latency(tp);
4428

4429
	__rtl_hw_start_8168cp(tp);
4430 4431
}

4432
static void rtl_hw_start_8168d(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4433
{
4434
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
4435

4436
	rtl_disable_clock_request(tp);
F
Francois Romieu 已提交
4437

4438
	if (tp->dev->mtu <= ETH_DATA_LEN)
4439
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4440 4441
}

4442
static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
4443
{
4444
	rtl_set_def_aspm_entry_latency(tp);
4445

4446
	if (tp->dev->mtu <= ETH_DATA_LEN)
4447
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4448

4449
	rtl_disable_clock_request(tp);
4450 4451
}

4452
static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
F
françois romieu 已提交
4453 4454
{
	static const struct ephy_info e_info_8168d_4[] = {
4455 4456 4457
		{ 0x0b, 0x0000,	0x0048 },
		{ 0x19, 0x0020,	0x0050 },
		{ 0x0c, 0x0100,	0x0020 }
F
françois romieu 已提交
4458 4459
	};

4460
	rtl_set_def_aspm_entry_latency(tp);
F
françois romieu 已提交
4461

4462
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
françois romieu 已提交
4463

4464
	rtl_ephy_init(tp, e_info_8168d_4);
F
françois romieu 已提交
4465

4466
	rtl_enable_clock_request(tp);
F
françois romieu 已提交
4467 4468
}

4469
static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
H
hayeswang 已提交
4470
{
H
Hayes Wang 已提交
4471
	static const struct ephy_info e_info_8168e_1[] = {
H
hayeswang 已提交
4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486
		{ 0x00, 0x0200,	0x0100 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x06, 0x0002,	0x0001 },
		{ 0x06, 0x0000,	0x0030 },
		{ 0x07, 0x0000,	0x2000 },
		{ 0x00, 0x0000,	0x0020 },
		{ 0x03, 0x5800,	0x2000 },
		{ 0x03, 0x0000,	0x0001 },
		{ 0x01, 0x0800,	0x1000 },
		{ 0x07, 0x0000,	0x4000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x19, 0xffff,	0xfe6c },
		{ 0x0a, 0x0000,	0x0040 }
	};

4487
	rtl_set_def_aspm_entry_latency(tp);
H
hayeswang 已提交
4488

4489
	rtl_ephy_init(tp, e_info_8168e_1);
H
hayeswang 已提交
4490

4491
	if (tp->dev->mtu <= ETH_DATA_LEN)
4492
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
hayeswang 已提交
4493

4494
	rtl_disable_clock_request(tp);
H
hayeswang 已提交
4495 4496

	/* Reset tx FIFO pointer */
4497 4498
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
H
hayeswang 已提交
4499

4500
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
H
hayeswang 已提交
4501 4502
}

4503
static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
H
Hayes Wang 已提交
4504 4505 4506 4507 4508 4509
{
	static const struct ephy_info e_info_8168e_2[] = {
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

4510
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
4511

4512
	rtl_ephy_init(tp, e_info_8168e_2);
H
Hayes Wang 已提交
4513

4514
	if (tp->dev->mtu <= ETH_DATA_LEN)
4515
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
4516

4517 4518
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
H
Heiner Kallweit 已提交
4519
	rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
4520 4521
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
4522
	rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
4523
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
H
Hayes Wang 已提交
4524

4525
	rtl_disable_clock_request(tp);
4526

4527
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
4528

4529 4530
	rtl8168_config_eee_mac(tp);

4531 4532 4533
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
4534 4535

	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
4536 4537
}

4538
static void rtl_hw_start_8168f(struct rtl8169_private *tp)
4539
{
4540
	rtl_set_def_aspm_entry_latency(tp);
4541

4542
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4543

4544 4545
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
H
Heiner Kallweit 已提交
4546
	rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
4547
	rtl_reset_packet_filter(tp);
4548 4549
	rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
	rtl_eri_set_bits(tp, 0x1d0, ERIAR_MASK_0001, BIT(4));
4550 4551
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
4552

4553
	rtl_disable_clock_request(tp);
4554

4555 4556 4557 4558
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
4559 4560

	rtl8168_config_eee_mac(tp);
4561 4562
}

4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573
static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x08, 0x0001,	0x0002 },
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);

4574
	rtl_ephy_init(tp, e_info_8168f_1);
4575

4576
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
4577 4578
}

4579 4580 4581 4582 4583 4584 4585 4586 4587 4588
static void rtl_hw_start_8411(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x1e, 0x0000,	0x4000 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);
4589
	rtl_pcie_state_l2l3_disable(tp);
4590

4591
	rtl_ephy_init(tp, e_info_8168f_1);
4592

4593
	rtl_eri_set_bits(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00);
4594 4595
}

4596
static void rtl_hw_start_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
4597
{
H
Heiner Kallweit 已提交
4598
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
4599
	rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
H
Hayes Wang 已提交
4600

4601
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
4602

4603
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
4604

4605
	rtl_reset_packet_filter(tp);
4606
	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
H
Hayes Wang 已提交
4607

4608
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
H
Hayes Wang 已提交
4609

4610 4611
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
H
Hayes Wang 已提交
4612

4613 4614
	rtl8168_config_eee_mac(tp);

4615
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
4616
	rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
H
hayeswang 已提交
4617

4618
	rtl_pcie_state_l2l3_disable(tp);
H
Hayes Wang 已提交
4619 4620
}

4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632
static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_1[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x37d0,	0x0820 },
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8000,	0x0000 }
	};

	rtl_hw_start_8168g(tp);

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4633
	rtl_hw_aspm_clkreq_enable(tp, false);
4634
	rtl_ephy_init(tp, e_info_8168g_1);
K
Kai-Heng Feng 已提交
4635
	rtl_hw_aspm_clkreq_enable(tp, true);
4636 4637
}

H
hayeswang 已提交
4638 4639 4640 4641 4642 4643 4644 4645 4646
static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20eb }
	};

4647
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
4648 4649

	/* disable aspm and clock request before access ephy */
4650 4651
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4652
	rtl_ephy_init(tp, e_info_8168g_2);
H
hayeswang 已提交
4653 4654
}

H
hayeswang 已提交
4655 4656 4657 4658 4659 4660 4661 4662 4663 4664
static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8411_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x19, 0x0020,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 }
	};

4665
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
4666 4667

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4668
	rtl_hw_aspm_clkreq_enable(tp, false);
4669
	rtl_ephy_init(tp, e_info_8411_2);
4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806

	/* The following Realtek-provided magic fixes an issue with the RX unit
	 * getting confused after the PHY having been powered-down.
	 */
	r8168_mac_ocp_write(tp, 0xFC28, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2A, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2C, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC2E, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC30, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC32, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC34, 0x0000);
	r8168_mac_ocp_write(tp, 0xFC36, 0x0000);
	mdelay(3);
	r8168_mac_ocp_write(tp, 0xFC26, 0x0000);

	r8168_mac_ocp_write(tp, 0xF800, 0xE008);
	r8168_mac_ocp_write(tp, 0xF802, 0xE00A);
	r8168_mac_ocp_write(tp, 0xF804, 0xE00C);
	r8168_mac_ocp_write(tp, 0xF806, 0xE00E);
	r8168_mac_ocp_write(tp, 0xF808, 0xE027);
	r8168_mac_ocp_write(tp, 0xF80A, 0xE04F);
	r8168_mac_ocp_write(tp, 0xF80C, 0xE05E);
	r8168_mac_ocp_write(tp, 0xF80E, 0xE065);
	r8168_mac_ocp_write(tp, 0xF810, 0xC602);
	r8168_mac_ocp_write(tp, 0xF812, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF814, 0x0000);
	r8168_mac_ocp_write(tp, 0xF816, 0xC502);
	r8168_mac_ocp_write(tp, 0xF818, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF81A, 0x074C);
	r8168_mac_ocp_write(tp, 0xF81C, 0xC302);
	r8168_mac_ocp_write(tp, 0xF81E, 0xBB00);
	r8168_mac_ocp_write(tp, 0xF820, 0x080A);
	r8168_mac_ocp_write(tp, 0xF822, 0x6420);
	r8168_mac_ocp_write(tp, 0xF824, 0x48C2);
	r8168_mac_ocp_write(tp, 0xF826, 0x8C20);
	r8168_mac_ocp_write(tp, 0xF828, 0xC516);
	r8168_mac_ocp_write(tp, 0xF82A, 0x64A4);
	r8168_mac_ocp_write(tp, 0xF82C, 0x49C0);
	r8168_mac_ocp_write(tp, 0xF82E, 0xF009);
	r8168_mac_ocp_write(tp, 0xF830, 0x74A2);
	r8168_mac_ocp_write(tp, 0xF832, 0x8CA5);
	r8168_mac_ocp_write(tp, 0xF834, 0x74A0);
	r8168_mac_ocp_write(tp, 0xF836, 0xC50E);
	r8168_mac_ocp_write(tp, 0xF838, 0x9CA2);
	r8168_mac_ocp_write(tp, 0xF83A, 0x1C11);
	r8168_mac_ocp_write(tp, 0xF83C, 0x9CA0);
	r8168_mac_ocp_write(tp, 0xF83E, 0xE006);
	r8168_mac_ocp_write(tp, 0xF840, 0x74F8);
	r8168_mac_ocp_write(tp, 0xF842, 0x48C4);
	r8168_mac_ocp_write(tp, 0xF844, 0x8CF8);
	r8168_mac_ocp_write(tp, 0xF846, 0xC404);
	r8168_mac_ocp_write(tp, 0xF848, 0xBC00);
	r8168_mac_ocp_write(tp, 0xF84A, 0xC403);
	r8168_mac_ocp_write(tp, 0xF84C, 0xBC00);
	r8168_mac_ocp_write(tp, 0xF84E, 0x0BF2);
	r8168_mac_ocp_write(tp, 0xF850, 0x0C0A);
	r8168_mac_ocp_write(tp, 0xF852, 0xE434);
	r8168_mac_ocp_write(tp, 0xF854, 0xD3C0);
	r8168_mac_ocp_write(tp, 0xF856, 0x49D9);
	r8168_mac_ocp_write(tp, 0xF858, 0xF01F);
	r8168_mac_ocp_write(tp, 0xF85A, 0xC526);
	r8168_mac_ocp_write(tp, 0xF85C, 0x64A5);
	r8168_mac_ocp_write(tp, 0xF85E, 0x1400);
	r8168_mac_ocp_write(tp, 0xF860, 0xF007);
	r8168_mac_ocp_write(tp, 0xF862, 0x0C01);
	r8168_mac_ocp_write(tp, 0xF864, 0x8CA5);
	r8168_mac_ocp_write(tp, 0xF866, 0x1C15);
	r8168_mac_ocp_write(tp, 0xF868, 0xC51B);
	r8168_mac_ocp_write(tp, 0xF86A, 0x9CA0);
	r8168_mac_ocp_write(tp, 0xF86C, 0xE013);
	r8168_mac_ocp_write(tp, 0xF86E, 0xC519);
	r8168_mac_ocp_write(tp, 0xF870, 0x74A0);
	r8168_mac_ocp_write(tp, 0xF872, 0x48C4);
	r8168_mac_ocp_write(tp, 0xF874, 0x8CA0);
	r8168_mac_ocp_write(tp, 0xF876, 0xC516);
	r8168_mac_ocp_write(tp, 0xF878, 0x74A4);
	r8168_mac_ocp_write(tp, 0xF87A, 0x48C8);
	r8168_mac_ocp_write(tp, 0xF87C, 0x48CA);
	r8168_mac_ocp_write(tp, 0xF87E, 0x9CA4);
	r8168_mac_ocp_write(tp, 0xF880, 0xC512);
	r8168_mac_ocp_write(tp, 0xF882, 0x1B00);
	r8168_mac_ocp_write(tp, 0xF884, 0x9BA0);
	r8168_mac_ocp_write(tp, 0xF886, 0x1B1C);
	r8168_mac_ocp_write(tp, 0xF888, 0x483F);
	r8168_mac_ocp_write(tp, 0xF88A, 0x9BA2);
	r8168_mac_ocp_write(tp, 0xF88C, 0x1B04);
	r8168_mac_ocp_write(tp, 0xF88E, 0xC508);
	r8168_mac_ocp_write(tp, 0xF890, 0x9BA0);
	r8168_mac_ocp_write(tp, 0xF892, 0xC505);
	r8168_mac_ocp_write(tp, 0xF894, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF896, 0xC502);
	r8168_mac_ocp_write(tp, 0xF898, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF89A, 0x0300);
	r8168_mac_ocp_write(tp, 0xF89C, 0x051E);
	r8168_mac_ocp_write(tp, 0xF89E, 0xE434);
	r8168_mac_ocp_write(tp, 0xF8A0, 0xE018);
	r8168_mac_ocp_write(tp, 0xF8A2, 0xE092);
	r8168_mac_ocp_write(tp, 0xF8A4, 0xDE20);
	r8168_mac_ocp_write(tp, 0xF8A6, 0xD3C0);
	r8168_mac_ocp_write(tp, 0xF8A8, 0xC50F);
	r8168_mac_ocp_write(tp, 0xF8AA, 0x76A4);
	r8168_mac_ocp_write(tp, 0xF8AC, 0x49E3);
	r8168_mac_ocp_write(tp, 0xF8AE, 0xF007);
	r8168_mac_ocp_write(tp, 0xF8B0, 0x49C0);
	r8168_mac_ocp_write(tp, 0xF8B2, 0xF103);
	r8168_mac_ocp_write(tp, 0xF8B4, 0xC607);
	r8168_mac_ocp_write(tp, 0xF8B6, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8B8, 0xC606);
	r8168_mac_ocp_write(tp, 0xF8BA, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8BC, 0xC602);
	r8168_mac_ocp_write(tp, 0xF8BE, 0xBE00);
	r8168_mac_ocp_write(tp, 0xF8C0, 0x0C4C);
	r8168_mac_ocp_write(tp, 0xF8C2, 0x0C28);
	r8168_mac_ocp_write(tp, 0xF8C4, 0x0C2C);
	r8168_mac_ocp_write(tp, 0xF8C6, 0xDC00);
	r8168_mac_ocp_write(tp, 0xF8C8, 0xC707);
	r8168_mac_ocp_write(tp, 0xF8CA, 0x1D00);
	r8168_mac_ocp_write(tp, 0xF8CC, 0x8DE2);
	r8168_mac_ocp_write(tp, 0xF8CE, 0x48C1);
	r8168_mac_ocp_write(tp, 0xF8D0, 0xC502);
	r8168_mac_ocp_write(tp, 0xF8D2, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF8D4, 0x00AA);
	r8168_mac_ocp_write(tp, 0xF8D6, 0xE0C0);
	r8168_mac_ocp_write(tp, 0xF8D8, 0xC502);
	r8168_mac_ocp_write(tp, 0xF8DA, 0xBD00);
	r8168_mac_ocp_write(tp, 0xF8DC, 0x0132);

	r8168_mac_ocp_write(tp, 0xFC26, 0x8000);

	r8168_mac_ocp_write(tp, 0xFC2A, 0x0743);
	r8168_mac_ocp_write(tp, 0xFC2C, 0x0801);
	r8168_mac_ocp_write(tp, 0xFC2E, 0x0BE9);
	r8168_mac_ocp_write(tp, 0xFC30, 0x02FD);
	r8168_mac_ocp_write(tp, 0xFC32, 0x0C25);
	r8168_mac_ocp_write(tp, 0xFC34, 0x00A9);
	r8168_mac_ocp_write(tp, 0xFC36, 0x012D);

K
Kai-Heng Feng 已提交
4807
	rtl_hw_aspm_clkreq_enable(tp, true);
H
hayeswang 已提交
4808 4809
}

4810 4811
static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
{
4812
	int rg_saw_cnt;
4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823
	u32 data;
	static const struct ephy_info e_info_8168h_1[] = {
		{ 0x1e, 0x0800,	0x0001 },
		{ 0x1d, 0x0000,	0x0800 },
		{ 0x05, 0xffff,	0x2089 },
		{ 0x06, 0xffff,	0x5881 },
		{ 0x04, 0xffff,	0x154a },
		{ 0x01, 0xffff,	0x068b }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4824
	rtl_hw_aspm_clkreq_enable(tp, false);
4825
	rtl_ephy_init(tp, e_info_8168h_1);
4826

H
Heiner Kallweit 已提交
4827
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
4828
	rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
4829

4830
	rtl_set_def_aspm_entry_latency(tp);
4831

4832
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4833

4834
	rtl_reset_packet_filter(tp);
4835

4836
	rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_1111, BIT(4));
4837

4838
	rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f00);
4839

4840
	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
4841

4842
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
4843

4844 4845
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
4846

4847 4848
	rtl8168_config_eee_mac(tp);

4849 4850
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
4851

4852
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
4853

4854
	rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
4855

4856
	rtl_pcie_state_l2l3_disable(tp);
4857 4858

	rtl_writephy(tp, 0x1f, 0x0c42);
4859
	rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
4860 4861 4862 4863 4864 4865 4866
	rtl_writephy(tp, 0x1f, 0x0000);
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
		sw_cnt_1ms_ini &= 0x0fff;
		data = r8168_mac_ocp_read(tp, 0xd412);
C
Chun-Hao Lin 已提交
4867
		data &= ~0x0fff;
4868 4869 4870 4871 4872
		data |= sw_cnt_1ms_ini;
		r8168_mac_ocp_write(tp, 0xd412, data);
	}

	data = r8168_mac_ocp_read(tp, 0xe056);
C
Chun-Hao Lin 已提交
4873 4874
	data &= ~0xf0;
	data |= 0x70;
4875 4876 4877
	r8168_mac_ocp_write(tp, 0xe056, data);

	data = r8168_mac_ocp_read(tp, 0xe052);
C
Chun-Hao Lin 已提交
4878 4879
	data &= ~0x6000;
	data |= 0x8008;
4880 4881 4882
	r8168_mac_ocp_write(tp, 0xe052, data);

	data = r8168_mac_ocp_read(tp, 0xe0d6);
C
Chun-Hao Lin 已提交
4883
	data &= ~0x01ff;
4884 4885 4886 4887
	data |= 0x017f;
	r8168_mac_ocp_write(tp, 0xe0d6, data);

	data = r8168_mac_ocp_read(tp, 0xd420);
C
Chun-Hao Lin 已提交
4888
	data &= ~0x0fff;
4889 4890 4891 4892 4893 4894 4895
	data |= 0x047f;
	r8168_mac_ocp_write(tp, 0xd420, data);

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
K
Kai-Heng Feng 已提交
4896 4897

	rtl_hw_aspm_clkreq_enable(tp, true);
4898 4899
}

C
Chun-Hao Lin 已提交
4900 4901
static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
4902 4903
	rtl8168ep_stop_cmac(tp);

H
Heiner Kallweit 已提交
4904
	rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
4905
	rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
C
Chun-Hao Lin 已提交
4906

4907
	rtl_set_def_aspm_entry_latency(tp);
C
Chun-Hao Lin 已提交
4908

4909
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
C
Chun-Hao Lin 已提交
4910

4911
	rtl_reset_packet_filter(tp);
C
Chun-Hao Lin 已提交
4912

4913
	rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f80);
C
Chun-Hao Lin 已提交
4914

4915
	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
C
Chun-Hao Lin 已提交
4916

4917
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
C
Chun-Hao Lin 已提交
4918

4919 4920
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
C
Chun-Hao Lin 已提交
4921

4922 4923
	rtl8168_config_eee_mac(tp);

4924
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
C
Chun-Hao Lin 已提交
4925

4926
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
C
Chun-Hao Lin 已提交
4927

4928
	rtl_pcie_state_l2l3_disable(tp);
C
Chun-Hao Lin 已提交
4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941
}

static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_1[] = {
		{ 0x00, 0xffff,	0x10ab },
		{ 0x06, 0xffff,	0xf030 },
		{ 0x08, 0xffff,	0x2006 },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x0c, 0x3ff0,	0x0000 }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4942
	rtl_hw_aspm_clkreq_enable(tp, false);
4943
	rtl_ephy_init(tp, e_info_8168ep_1);
C
Chun-Hao Lin 已提交
4944 4945

	rtl_hw_start_8168ep(tp);
K
Kai-Heng Feng 已提交
4946 4947

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958
}

static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_2[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20ea }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4959
	rtl_hw_aspm_clkreq_enable(tp, false);
4960
	rtl_ephy_init(tp, e_info_8168ep_2);
C
Chun-Hao Lin 已提交
4961 4962 4963

	rtl_hw_start_8168ep(tp);

4964 4965
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
K
Kai-Heng Feng 已提交
4966 4967

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980
}

static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
{
	u32 data;
	static const struct ephy_info e_info_8168ep_3[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0x7c00 },
		{ 0x1e, 0xffff,	0x20eb },
		{ 0x0d, 0xffff,	0x1666 }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
4981
	rtl_hw_aspm_clkreq_enable(tp, false);
4982
	rtl_ephy_init(tp, e_info_8168ep_3);
C
Chun-Hao Lin 已提交
4983 4984 4985

	rtl_hw_start_8168ep(tp);

4986 4987
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000

	data = r8168_mac_ocp_read(tp, 0xd3e2);
	data &= 0xf000;
	data |= 0x0271;
	r8168_mac_ocp_write(tp, 0xd3e2, data);

	data = r8168_mac_ocp_read(tp, 0xd3e4);
	data &= 0xff00;
	r8168_mac_ocp_write(tp, 0xd3e4, data);

	data = r8168_mac_ocp_read(tp, 0xe860);
	data |= 0x0080;
	r8168_mac_ocp_write(tp, 0xe860, data);
K
Kai-Heng Feng 已提交
5001 5002

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
5003 5004
}

5005
static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
5006
{
5007
	static const struct ephy_info e_info_8102e_1[] = {
5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018
		{ 0x01,	0, 0x6e65 },
		{ 0x02,	0, 0x091f },
		{ 0x03,	0, 0xc2f9 },
		{ 0x06,	0, 0xafb5 },
		{ 0x07,	0, 0x0e00 },
		{ 0x19,	0, 0xec80 },
		{ 0x01,	0, 0x2e65 },
		{ 0x01,	0, 0x6e65 }
	};
	u8 cfg1;

5019
	rtl_set_def_aspm_entry_latency(tp);
5020

5021
	RTL_W8(tp, DBG_REG, FIX_NAK_1);
5022

5023
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5024

5025
	RTL_W8(tp, Config1,
5026
	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
5027
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5028

5029
	cfg1 = RTL_R8(tp, Config1);
5030
	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
5031
		RTL_W8(tp, Config1, cfg1 & ~LEDS0);
5032

5033
	rtl_ephy_init(tp, e_info_8102e_1);
5034 5035
}

5036
static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
5037
{
5038
	rtl_set_def_aspm_entry_latency(tp);
5039

5040
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5041

5042 5043
	RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5044 5045
}

5046
static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
5047
{
5048
	rtl_hw_start_8102e_2(tp);
5049

5050
	rtl_ephy_write(tp, 0x03, 0xc2f9);
5051 5052
}

5053
static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065
{
	static const struct ephy_info e_info_8105e_1[] = {
		{ 0x07,	0, 0x4000 },
		{ 0x19,	0, 0x0200 },
		{ 0x19,	0, 0x0020 },
		{ 0x1e,	0, 0x2000 },
		{ 0x03,	0, 0x0001 },
		{ 0x19,	0, 0x0100 },
		{ 0x19,	0, 0x0004 },
		{ 0x0a,	0, 0x0020 }
	};

F
Francois Romieu 已提交
5066
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
5067
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
5068

F
Francois Romieu 已提交
5069
	/* Disable Early Tally Counter */
5070
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
5071

5072 5073
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5074

5075
	rtl_ephy_init(tp, e_info_8105e_1);
H
hayeswang 已提交
5076

5077
	rtl_pcie_state_l2l3_disable(tp);
5078 5079
}

5080
static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
5081
{
5082
	rtl_hw_start_8105e_1(tp);
5083
	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
5084 5085
}

5086 5087 5088 5089 5090 5091 5092
static void rtl_hw_start_8402(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8402[] = {
		{ 0x19,	0xffff, 0xff64 },
		{ 0x1e,	0, 0x4000 }
	};

5093
	rtl_set_def_aspm_entry_latency(tp);
5094 5095

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
5096
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
5097

5098
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5099

5100
	rtl_ephy_init(tp, e_info_8402);
5101

5102
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5103

H
Heiner Kallweit 已提交
5104
	rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
5105
	rtl_reset_packet_filter(tp);
5106 5107 5108
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00);
H
hayeswang 已提交
5109

5110
	rtl_pcie_state_l2l3_disable(tp);
5111 5112
}

H
Hayes Wang 已提交
5113 5114
static void rtl_hw_start_8106(struct rtl8169_private *tp)
{
K
Kai-Heng Feng 已提交
5115 5116
	rtl_hw_aspm_clkreq_enable(tp, false);

H
Hayes Wang 已提交
5117
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
5118
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
H
Hayes Wang 已提交
5119

5120 5121 5122
	RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
H
hayeswang 已提交
5123

5124
	rtl_pcie_state_l2l3_disable(tp);
K
Kai-Heng Feng 已提交
5125
	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
5126 5127
}

5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182
static void rtl_hw_config(struct rtl8169_private *tp)
{
	static const rtl_generic_fct hw_configs[] = {
		[RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
		[RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
		[RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
		[RTL_GIGA_MAC_VER_10] = NULL,
		[RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168bb,
		[RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168bef,
		[RTL_GIGA_MAC_VER_13] = NULL,
		[RTL_GIGA_MAC_VER_14] = NULL,
		[RTL_GIGA_MAC_VER_15] = NULL,
		[RTL_GIGA_MAC_VER_16] = NULL,
		[RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168bef,
		[RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
		[RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
		[RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
		[RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
		[RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
		[RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
		[RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
		[RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
		[RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
		[RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
		[RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
		[RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
		[RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
		[RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168dp,
		[RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
		[RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
		[RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
		[RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
		[RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
		[RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
		[RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
		[RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
		[RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
		[RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
		[RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
		[RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
		[RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
		[RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
		[RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
		[RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
		[RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
	};

	if (hw_configs[tp->mac_version])
		hw_configs[tp->mac_version](tp);
}

static void rtl_hw_start_8168(struct rtl8169_private *tp)
5183
{
F
Francois Romieu 已提交
5184
	if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
5185
	    tp->mac_version == RTL_GIGA_MAC_VER_16)
5186
		pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
5187
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
5188

5189 5190 5191 5192
	if (rtl_is_8168evl_up(tp))
		RTL_W8(tp, MaxTxPacketSize, EarlySize);
	else
		RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
5193

5194
	rtl_hw_config(tp);
L
Linus Torvalds 已提交
5195 5196
}

5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249
static void rtl_hw_start_8169(struct rtl8169_private *tp)
{
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);

	RTL_W8(tp, EarlyTxThres, NoEarlyTx);

	tp->cp_cmd |= PCIMulRW;

	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
		netif_dbg(tp, drv, tp->dev,
			  "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
		tp->cp_cmd |= (1 << 14);
	}

	RTL_W16(tp, CPlusCmd, tp->cp_cmd);

	rtl8169_set_magic_reg(tp, tp->mac_version);

	RTL_W32(tp, RxMissed, 0);
}

static void rtl_hw_start(struct  rtl8169_private *tp)
{
	rtl_unlock_config_regs(tp);

	tp->cp_cmd &= CPCMD_MASK;
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		rtl_hw_start_8169(tp);
	else
		rtl_hw_start_8168(tp);

	rtl_set_rx_max_size(tp);
	rtl_set_rx_tx_desc_registers(tp);
	rtl_lock_config_regs(tp);

	/* disable interrupt coalescing */
	RTL_W16(tp, IntrMitigate, 0x0000);
	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
	RTL_R8(tp, IntrMask);
	RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
	rtl_init_rxcfg(tp);
	rtl_set_tx_config_registers(tp);

	rtl_set_rx_mode(tp->dev);
	/* no early-rx interrupts */
	RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
	rtl_irq_enable(tp);
}

L
Linus Torvalds 已提交
5250 5251
static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
{
F
Francois Romieu 已提交
5252 5253 5254 5255 5256 5257 5258
	struct rtl8169_private *tp = netdev_priv(dev);

	if (new_mtu > ETH_DATA_LEN)
		rtl_hw_jumbo_enable(tp);
	else
		rtl_hw_jumbo_disable(tp);

L
Linus Torvalds 已提交
5259
	dev->mtu = new_mtu;
5260 5261
	netdev_update_features(dev);

S
Stanislaw Gruszka 已提交
5262
	return 0;
L
Linus Torvalds 已提交
5263 5264 5265 5266
}

static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
{
A
Al Viro 已提交
5267
	desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
L
Linus Torvalds 已提交
5268 5269 5270
	desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
}

E
Eric Dumazet 已提交
5271 5272
static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
				     void **data_buff, struct RxDesc *desc)
L
Linus Torvalds 已提交
5273
{
5274 5275
	dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
			 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
5276

E
Eric Dumazet 已提交
5277 5278
	kfree(*data_buff);
	*data_buff = NULL;
L
Linus Torvalds 已提交
5279 5280 5281
	rtl8169_make_unusable_by_asic(desc);
}

5282
static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
L
Linus Torvalds 已提交
5283 5284 5285
{
	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;

5286 5287 5288
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();

5289
	desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
L
Linus Torvalds 已提交
5290 5291
}

S
Stanislaw Gruszka 已提交
5292 5293
static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
					     struct RxDesc *desc)
L
Linus Torvalds 已提交
5294
{
E
Eric Dumazet 已提交
5295
	void *data;
L
Linus Torvalds 已提交
5296
	dma_addr_t mapping;
H
Heiner Kallweit 已提交
5297
	struct device *d = tp_to_dev(tp);
5298
	int node = dev_to_node(d);
L
Linus Torvalds 已提交
5299

5300
	data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
E
Eric Dumazet 已提交
5301 5302
	if (!data)
		return NULL;
5303

5304 5305 5306 5307
	/* Memory should be properly aligned, but better check. */
	if (!IS_ALIGNED((unsigned long)data, 8)) {
		netdev_err_once(tp->dev, "RX buffer not 8-byte-aligned\n");
		goto err_out;
E
Eric Dumazet 已提交
5308
	}
5309

5310
	mapping = dma_map_single(d, data, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
5311 5312 5313
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
5314
		goto err_out;
5315
	}
L
Linus Torvalds 已提交
5316

5317 5318
	desc->addr = cpu_to_le64(mapping);
	rtl8169_mark_to_asic(desc);
E
Eric Dumazet 已提交
5319
	return data;
5320 5321 5322 5323

err_out:
	kfree(data);
	return NULL;
L
Linus Torvalds 已提交
5324 5325 5326 5327
}

static void rtl8169_rx_clear(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
5328
	unsigned int i;
L
Linus Torvalds 已提交
5329 5330

	for (i = 0; i < NUM_RX_DESC; i++) {
E
Eric Dumazet 已提交
5331 5332
		if (tp->Rx_databuff[i]) {
			rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
L
Linus Torvalds 已提交
5333 5334 5335 5336 5337
					    tp->RxDescArray + i);
		}
	}
}

S
Stanislaw Gruszka 已提交
5338
static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
L
Linus Torvalds 已提交
5339
{
S
Stanislaw Gruszka 已提交
5340 5341
	desc->opts1 |= cpu_to_le32(RingEnd);
}
5342

S
Stanislaw Gruszka 已提交
5343 5344 5345
static int rtl8169_rx_fill(struct rtl8169_private *tp)
{
	unsigned int i;
L
Linus Torvalds 已提交
5346

S
Stanislaw Gruszka 已提交
5347 5348
	for (i = 0; i < NUM_RX_DESC; i++) {
		void *data;
5349

S
Stanislaw Gruszka 已提交
5350
		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
E
Eric Dumazet 已提交
5351 5352
		if (!data) {
			rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
S
Stanislaw Gruszka 已提交
5353
			goto err_out;
E
Eric Dumazet 已提交
5354 5355
		}
		tp->Rx_databuff[i] = data;
L
Linus Torvalds 已提交
5356 5357
	}

S
Stanislaw Gruszka 已提交
5358 5359 5360 5361 5362 5363
	rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
	return 0;

err_out:
	rtl8169_rx_clear(tp);
	return -ENOMEM;
L
Linus Torvalds 已提交
5364 5365
}

5366
static int rtl8169_init_ring(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5367 5368 5369
{
	rtl8169_init_ring_indexes(tp);

5370 5371
	memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
	memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
L
Linus Torvalds 已提交
5372

S
Stanislaw Gruszka 已提交
5373
	return rtl8169_rx_fill(tp);
L
Linus Torvalds 已提交
5374 5375
}

5376
static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
L
Linus Torvalds 已提交
5377 5378 5379 5380
				 struct TxDesc *desc)
{
	unsigned int len = tx_skb->len;

5381 5382
	dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);

L
Linus Torvalds 已提交
5383 5384 5385 5386 5387 5388
	desc->opts1 = 0x00;
	desc->opts2 = 0x00;
	desc->addr = 0x00;
	tx_skb->len = 0;
}

5389 5390
static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
				   unsigned int n)
L
Linus Torvalds 已提交
5391 5392 5393
{
	unsigned int i;

5394 5395
	for (i = 0; i < n; i++) {
		unsigned int entry = (start + i) % NUM_TX_DESC;
L
Linus Torvalds 已提交
5396 5397 5398 5399 5400 5401
		struct ring_info *tx_skb = tp->tx_skb + entry;
		unsigned int len = tx_skb->len;

		if (len) {
			struct sk_buff *skb = tx_skb->skb;

H
Heiner Kallweit 已提交
5402
			rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
L
Linus Torvalds 已提交
5403 5404
					     tp->TxDescArray + entry);
			if (skb) {
5405
				dev_consume_skb_any(skb);
L
Linus Torvalds 已提交
5406 5407 5408 5409
				tx_skb->skb = NULL;
			}
		}
	}
5410 5411 5412 5413 5414
}

static void rtl8169_tx_clear(struct rtl8169_private *tp)
{
	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
L
Linus Torvalds 已提交
5415
	tp->cur_tx = tp->dirty_tx = 0;
5416
	netdev_reset_queue(tp->dev);
L
Linus Torvalds 已提交
5417 5418
}

5419
static void rtl_reset_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5420
{
D
David Howells 已提交
5421
	struct net_device *dev = tp->dev;
5422
	int i;
L
Linus Torvalds 已提交
5423

5424 5425
	napi_disable(&tp->napi);
	netif_stop_queue(dev);
5426
	synchronize_rcu();
L
Linus Torvalds 已提交
5427

5428 5429
	rtl8169_hw_reset(tp);

5430
	for (i = 0; i < NUM_RX_DESC; i++)
5431
		rtl8169_mark_to_asic(tp->RxDescArray + i);
5432

L
Linus Torvalds 已提交
5433
	rtl8169_tx_clear(tp);
5434
	rtl8169_init_ring_indexes(tp);
L
Linus Torvalds 已提交
5435

5436
	napi_enable(&tp->napi);
5437
	rtl_hw_start(tp);
5438
	netif_wake_queue(dev);
L
Linus Torvalds 已提交
5439 5440 5441 5442
}

static void rtl8169_tx_timeout(struct net_device *dev)
{
5443 5444 5445
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
5446 5447
}

5448 5449 5450 5451 5452 5453 5454 5455 5456 5457
static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
{
	u32 status = opts0 | len;

	if (entry == NUM_TX_DESC - 1)
		status |= RingEnd;

	return cpu_to_le32(status);
}

L
Linus Torvalds 已提交
5458
static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
F
Francois Romieu 已提交
5459
			      u32 *opts)
L
Linus Torvalds 已提交
5460 5461 5462
{
	struct skb_shared_info *info = skb_shinfo(skb);
	unsigned int cur_frag, entry;
5463
	struct TxDesc *uninitialized_var(txd);
H
Heiner Kallweit 已提交
5464
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
5465 5466 5467

	entry = tp->cur_tx;
	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
E
Eric Dumazet 已提交
5468
		const skb_frag_t *frag = info->frags + cur_frag;
L
Linus Torvalds 已提交
5469
		dma_addr_t mapping;
5470
		u32 len;
L
Linus Torvalds 已提交
5471 5472 5473 5474 5475
		void *addr;

		entry = (entry + 1) % NUM_TX_DESC;

		txd = tp->TxDescArray + entry;
E
Eric Dumazet 已提交
5476
		len = skb_frag_size(frag);
5477
		addr = skb_frag_address(frag);
5478
		mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
5479 5480 5481 5482
		if (unlikely(dma_mapping_error(d, mapping))) {
			if (net_ratelimit())
				netif_err(tp, drv, tp->dev,
					  "Failed to map TX fragments DMA!\n");
5483
			goto err_out;
5484
		}
L
Linus Torvalds 已提交
5485

5486
		txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
F
Francois Romieu 已提交
5487
		txd->opts2 = cpu_to_le32(opts[1]);
L
Linus Torvalds 已提交
5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498
		txd->addr = cpu_to_le64(mapping);

		tp->tx_skb[entry].len = len;
	}

	if (cur_frag) {
		tp->tx_skb[entry].skb = skb;
		txd->opts1 |= cpu_to_le32(LastFrag);
	}

	return cur_frag;
5499 5500 5501 5502

err_out:
	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
	return -EIO;
L
Linus Torvalds 已提交
5503 5504
}

5505 5506 5507 5508 5509
static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
{
	return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
}

H
hayeswang 已提交
5510 5511 5512 5513 5514 5515 5516 5517 5518
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev);
/* r8169_csum_workaround()
 * The hw limites the value the transport offset. When the offset is out of the
 * range, calculate the checksum by sw.
 */
static void r8169_csum_workaround(struct rtl8169_private *tp,
				  struct sk_buff *skb)
{
5519
	if (skb_is_gso(skb)) {
H
hayeswang 已提交
5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534
		netdev_features_t features = tp->dev->features;
		struct sk_buff *segs, *nskb;

		features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
		segs = skb_gso_segment(skb, features);
		if (IS_ERR(segs) || !segs)
			goto drop;

		do {
			nskb = segs;
			segs = segs->next;
			nskb->next = NULL;
			rtl8169_start_xmit(nskb, tp->dev);
		} while (segs);

5535
		dev_consume_skb_any(skb);
H
hayeswang 已提交
5536 5537 5538 5539 5540 5541 5542
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		if (skb_checksum_help(skb) < 0)
			goto drop;

		rtl8169_start_xmit(skb, tp->dev);
	} else {
drop:
5543
		tp->dev->stats.tx_dropped++;
5544
		dev_kfree_skb_any(skb);
H
hayeswang 已提交
5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570
	}
}

/* msdn_giant_send_check()
 * According to the document of microsoft, the TCP Pseudo Header excludes the
 * packet length for IPv6 TCP large packets.
 */
static int msdn_giant_send_check(struct sk_buff *skb)
{
	const struct ipv6hdr *ipv6h;
	struct tcphdr *th;
	int ret;

	ret = skb_cow_head(skb, 0);
	if (ret)
		return ret;

	ipv6h = ipv6_hdr(skb);
	th = tcp_hdr(skb);

	th->check = 0;
	th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);

	return ret;
}

5571
static void rtl8169_tso_csum_v1(struct sk_buff *skb, u32 *opts)
L
Linus Torvalds 已提交
5572
{
5573 5574
	u32 mss = skb_shinfo(skb)->gso_size;

F
Francois Romieu 已提交
5575 5576
	if (mss) {
		opts[0] |= TD_LSO;
H
hayeswang 已提交
5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592
		opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		const struct iphdr *ip = ip_hdr(skb);

		if (ip->protocol == IPPROTO_TCP)
			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
		else if (ip->protocol == IPPROTO_UDP)
			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
		else
			WARN_ON_ONCE(1);
	}
}

static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
{
H
hayeswang 已提交
5593
	u32 transport_offset = (u32)skb_transport_offset(skb);
H
hayeswang 已提交
5594 5595 5596
	u32 mss = skb_shinfo(skb)->gso_size;

	if (mss) {
H
hayeswang 已提交
5597 5598 5599 5600 5601 5602 5603
		if (transport_offset > GTTCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x for TSO\n",
				   transport_offset);
			return false;
		}

5604
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620
		case htons(ETH_P_IP):
			opts[0] |= TD1_GTSENV4;
			break;

		case htons(ETH_P_IPV6):
			if (msdn_giant_send_check(skb))
				return false;

			opts[0] |= TD1_GTSENV6;
			break;

		default:
			WARN_ON_ONCE(1);
			break;
		}

H
hayeswang 已提交
5621
		opts[0] |= transport_offset << GTTCPHO_SHIFT;
H
hayeswang 已提交
5622
		opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
F
Francois Romieu 已提交
5623
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
H
hayeswang 已提交
5624
		u8 ip_protocol;
L
Linus Torvalds 已提交
5625

5626
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
5627
			return !(skb_checksum_help(skb) || eth_skb_pad(skb));
5628

H
hayeswang 已提交
5629 5630 5631 5632 5633 5634 5635
		if (transport_offset > TCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x\n",
				   transport_offset);
			return false;
		}

5636
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655
		case htons(ETH_P_IP):
			opts[1] |= TD1_IPv4_CS;
			ip_protocol = ip_hdr(skb)->protocol;
			break;

		case htons(ETH_P_IPV6):
			opts[1] |= TD1_IPv6_CS;
			ip_protocol = ipv6_hdr(skb)->nexthdr;
			break;

		default:
			ip_protocol = IPPROTO_RAW;
			break;
		}

		if (ip_protocol == IPPROTO_TCP)
			opts[1] |= TD1_TCP_CS;
		else if (ip_protocol == IPPROTO_UDP)
			opts[1] |= TD1_UDP_CS;
F
Francois Romieu 已提交
5656 5657
		else
			WARN_ON_ONCE(1);
H
hayeswang 已提交
5658 5659

		opts[1] |= transport_offset << TCPHO_SHIFT;
5660 5661
	} else {
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
5662
			return !eth_skb_pad(skb);
L
Linus Torvalds 已提交
5663
	}
H
hayeswang 已提交
5664

5665
	return true;
L
Linus Torvalds 已提交
5666 5667
}

5668 5669 5670 5671 5672 5673 5674 5675 5676
static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
			       unsigned int nr_frags)
{
	unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;

	/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
	return slots_avail > nr_frags;
}

5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688
/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
		return false;
	default:
		return true;
	}
}

5689 5690
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev)
L
Linus Torvalds 已提交
5691 5692
{
	struct rtl8169_private *tp = netdev_priv(dev);
5693
	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
L
Linus Torvalds 已提交
5694
	struct TxDesc *txd = tp->TxDescArray + entry;
H
Heiner Kallweit 已提交
5695
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
5696
	dma_addr_t mapping;
5697
	u32 opts[2], len;
5698
	int frags;
5699

5700
	if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
5701
		netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
5702
		goto err_stop_0;
L
Linus Torvalds 已提交
5703 5704 5705
	}

	if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
5706 5707
		goto err_stop_0;

5708
	opts[1] = rtl8169_tx_vlan_tag(skb);
5709 5710
	opts[0] = DescOwn;

5711 5712 5713 5714 5715 5716 5717
	if (rtl_chip_supports_csum_v2(tp)) {
		if (!rtl8169_tso_csum_v2(tp, skb, opts)) {
			r8169_csum_workaround(tp, skb);
			return NETDEV_TX_OK;
		}
	} else {
		rtl8169_tso_csum_v1(skb, opts);
H
hayeswang 已提交
5718
	}
5719

5720
	len = skb_headlen(skb);
5721
	mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
5722 5723 5724
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
5725
		goto err_dma_0;
5726
	}
5727 5728 5729

	tp->tx_skb[entry].len = len;
	txd->addr = cpu_to_le64(mapping);
L
Linus Torvalds 已提交
5730

F
Francois Romieu 已提交
5731
	frags = rtl8169_xmit_frags(tp, skb, opts);
5732 5733 5734
	if (frags < 0)
		goto err_dma_1;
	else if (frags)
F
Francois Romieu 已提交
5735
		opts[0] |= FirstFrag;
5736
	else {
F
Francois Romieu 已提交
5737
		opts[0] |= FirstFrag | LastFrag;
L
Linus Torvalds 已提交
5738 5739 5740
		tp->tx_skb[entry].skb = skb;
	}

F
Francois Romieu 已提交
5741 5742
	txd->opts2 = cpu_to_le32(opts[1]);

5743 5744
	netdev_sent_queue(dev, skb->len);

5745 5746
	skb_tx_timestamp(skb);

5747 5748
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
L
Linus Torvalds 已提交
5749

5750
	txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
L
Linus Torvalds 已提交
5751

5752
	/* Force all memory writes to complete before notifying device */
5753
	wmb();
L
Linus Torvalds 已提交
5754

5755 5756
	tp->cur_tx += frags + 1;

5757
	RTL_W8(tp, TxPoll, NPQ);
L
Linus Torvalds 已提交
5758

5759 5760 5761 5762 5763 5764
	if (!rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
		/* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
		 * not miss a ring update when it notices a stopped queue.
		 */
		smp_wmb();
		netif_stop_queue(dev);
5765 5766 5767 5768 5769 5770 5771
		/* Sync with rtl_tx:
		 * - publish queue status and cur_tx ring index (write barrier)
		 * - refresh dirty_tx ring index (read barrier).
		 * May the current thread have a pessimistic view of the ring
		 * status and forget to wake up queue, a racing rtl_tx thread
		 * can't.
		 */
F
Francois Romieu 已提交
5772
		smp_mb();
5773
		if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
5774
			netif_start_queue(dev);
L
Linus Torvalds 已提交
5775 5776
	}

5777
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
5778

5779
err_dma_1:
5780
	rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
5781
err_dma_0:
5782
	dev_kfree_skb_any(skb);
5783 5784 5785 5786
	dev->stats.tx_dropped++;
	return NETDEV_TX_OK;

err_stop_0:
L
Linus Torvalds 已提交
5787
	netif_stop_queue(dev);
5788
	dev->stats.tx_dropped++;
5789
	return NETDEV_TX_BUSY;
L
Linus Torvalds 已提交
5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800
}

static void rtl8169_pcierr_interrupt(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	u16 pci_status, pci_cmd;

	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	pci_read_config_word(pdev, PCI_STATUS, &pci_status);

5801 5802
	netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
		  pci_cmd, pci_status);
L
Linus Torvalds 已提交
5803 5804 5805 5806

	/*
	 * The recovery sequence below admits a very elaborated explanation:
	 * - it seems to work;
5807 5808
	 * - I did not see what else could be done;
	 * - it makes iop3xx happy.
L
Linus Torvalds 已提交
5809 5810 5811
	 *
	 * Feel free to adjust to your needs.
	 */
5812
	if (pdev->broken_parity_status)
5813 5814 5815 5816 5817
		pci_cmd &= ~PCI_COMMAND_PARITY;
	else
		pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;

	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
L
Linus Torvalds 已提交
5818 5819 5820 5821 5822 5823

	pci_write_config_word(pdev, PCI_STATUS,
		pci_status & (PCI_STATUS_DETECTED_PARITY |
		PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
		PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));

5824
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
5825 5826
}

5827 5828
static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
		   int budget)
L
Linus Torvalds 已提交
5829
{
5830
	unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
L
Linus Torvalds 已提交
5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844

	dirty_tx = tp->dirty_tx;
	smp_rmb();
	tx_left = tp->cur_tx - dirty_tx;

	while (tx_left > 0) {
		unsigned int entry = dirty_tx % NUM_TX_DESC;
		struct ring_info *tx_skb = tp->tx_skb + entry;
		u32 status;

		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
		if (status & DescOwn)
			break;

5845 5846 5847 5848 5849 5850
		/* This barrier is needed to keep us from reading
		 * any other fields out of the Tx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

H
Heiner Kallweit 已提交
5851
		rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
5852
				     tp->TxDescArray + entry);
L
Linus Torvalds 已提交
5853
		if (status & LastFrag) {
5854 5855
			pkts_compl++;
			bytes_compl += tx_skb->skb->len;
5856
			napi_consume_skb(tx_skb->skb, budget);
L
Linus Torvalds 已提交
5857 5858 5859 5860 5861 5862 5863
			tx_skb->skb = NULL;
		}
		dirty_tx++;
		tx_left--;
	}

	if (tp->dirty_tx != dirty_tx) {
5864 5865 5866 5867 5868 5869 5870
		netdev_completed_queue(dev, pkts_compl, bytes_compl);

		u64_stats_update_begin(&tp->tx_stats.syncp);
		tp->tx_stats.packets += pkts_compl;
		tp->tx_stats.bytes += bytes_compl;
		u64_stats_update_end(&tp->tx_stats.syncp);

L
Linus Torvalds 已提交
5871
		tp->dirty_tx = dirty_tx;
5872 5873 5874 5875 5876 5877 5878
		/* Sync with rtl8169_start_xmit:
		 * - publish dirty_tx ring index (write barrier)
		 * - refresh cur_tx ring index and queue status (read barrier)
		 * May the current thread miss the stopped queue condition,
		 * a racing xmit thread can only have a right view of the
		 * ring status.
		 */
F
Francois Romieu 已提交
5879
		smp_mb();
L
Linus Torvalds 已提交
5880
		if (netif_queue_stopped(dev) &&
5881
		    rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
L
Linus Torvalds 已提交
5882 5883
			netif_wake_queue(dev);
		}
5884 5885 5886 5887 5888 5889
		/*
		 * 8168 hack: TxPoll requests are lost when the Tx packets are
		 * too close. Let's kick an extra TxPoll request when a burst
		 * of start_xmit activity is detected (if it is not detected,
		 * it is slow enough). -- FR
		 */
5890 5891
		if (tp->cur_tx != dirty_tx)
			RTL_W8(tp, TxPoll, NPQ);
L
Linus Torvalds 已提交
5892 5893 5894
	}
}

5895 5896 5897 5898 5899
static inline int rtl8169_fragmented_frame(u32 status)
{
	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
}

E
Eric Dumazet 已提交
5900
static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
L
Linus Torvalds 已提交
5901 5902 5903 5904
{
	u32 status = opts1 & RxProtoMask;

	if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
S
Shan Wei 已提交
5905
	    ((status == RxProtoUDP) && !(opts1 & UDPFail)))
L
Linus Torvalds 已提交
5906 5907
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
5908
		skb_checksum_none_assert(skb);
L
Linus Torvalds 已提交
5909 5910
}

5911
static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
L
Linus Torvalds 已提交
5912 5913
{
	unsigned int cur_rx, rx_left;
E
Eric Dumazet 已提交
5914
	unsigned int count;
L
Linus Torvalds 已提交
5915 5916 5917

	cur_rx = tp->cur_rx;

5918
	for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
L
Linus Torvalds 已提交
5919
		unsigned int entry = cur_rx % NUM_RX_DESC;
5920
		struct RxDesc *desc = tp->RxDescArray + entry;
L
Linus Torvalds 已提交
5921 5922
		u32 status;

5923
		status = le32_to_cpu(desc->opts1);
L
Linus Torvalds 已提交
5924 5925
		if (status & DescOwn)
			break;
5926 5927 5928 5929 5930 5931 5932

		/* This barrier is needed to keep us from reading
		 * any other fields out of the Rx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

R
Richard Dawe 已提交
5933
		if (unlikely(status & RxRES)) {
5934 5935
			netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
				   status);
5936
			dev->stats.rx_errors++;
L
Linus Torvalds 已提交
5937
			if (status & (RxRWT | RxRUNT))
5938
				dev->stats.rx_length_errors++;
L
Linus Torvalds 已提交
5939
			if (status & RxCRC)
5940
				dev->stats.rx_crc_errors++;
5941 5942
			if (status & (RxRUNT | RxCRC) && !(status & RxRWT) &&
			    dev->features & NETIF_F_RXALL) {
B
Ben Greear 已提交
5943
				goto process_pkt;
5944
			}
L
Linus Torvalds 已提交
5945
		} else {
H
Heiner Kallweit 已提交
5946
			unsigned int pkt_size;
E
Eric Dumazet 已提交
5947
			struct sk_buff *skb;
B
Ben Greear 已提交
5948 5949

process_pkt:
H
Heiner Kallweit 已提交
5950
			pkt_size = status & GENMASK(13, 0);
B
Ben Greear 已提交
5951
			if (likely(!(dev->features & NETIF_F_RXFCS)))
H
Heiner Kallweit 已提交
5952
				pkt_size -= ETH_FCS_LEN;
5953 5954 5955 5956 5957 5958
			/*
			 * The driver does not support incoming fragmented
			 * frames. They are seen as a symptom of over-mtu
			 * sized frames.
			 */
			if (unlikely(rtl8169_fragmented_frame(status))) {
5959 5960
				dev->stats.rx_dropped++;
				dev->stats.rx_length_errors++;
5961
				goto release_descriptor;
5962 5963
			}

H
Heiner Kallweit 已提交
5964 5965 5966 5967 5968 5969
			dma_sync_single_for_cpu(tp_to_dev(tp),
						le64_to_cpu(desc->addr),
						pkt_size, DMA_FROM_DEVICE);

			skb = napi_alloc_skb(&tp->napi, pkt_size);
			if (unlikely(!skb)) {
E
Eric Dumazet 已提交
5970
				dev->stats.rx_dropped++;
5971
				goto release_descriptor;
L
Linus Torvalds 已提交
5972 5973
			}

H
Heiner Kallweit 已提交
5974 5975 5976 5977 5978 5979
			prefetch(tp->Rx_databuff[entry]);
			skb_copy_to_linear_data(skb, tp->Rx_databuff[entry],
						pkt_size);
			skb->tail += pkt_size;
			skb->len = pkt_size;

E
Eric Dumazet 已提交
5980
			rtl8169_rx_csum(skb, status);
L
Linus Torvalds 已提交
5981 5982
			skb->protocol = eth_type_trans(skb, dev);

5983 5984
			rtl8169_rx_vlan_tag(desc, skb);

5985 5986 5987
			if (skb->pkt_type == PACKET_MULTICAST)
				dev->stats.multicast++;

5988
			napi_gro_receive(&tp->napi, skb);
L
Linus Torvalds 已提交
5989

J
Junchang Wang 已提交
5990 5991 5992 5993
			u64_stats_update_begin(&tp->rx_stats.syncp);
			tp->rx_stats.packets++;
			tp->rx_stats.bytes += pkt_size;
			u64_stats_update_end(&tp->rx_stats.syncp);
L
Linus Torvalds 已提交
5994
		}
5995 5996
release_descriptor:
		desc->opts2 = 0;
5997
		rtl8169_mark_to_asic(desc);
L
Linus Torvalds 已提交
5998 5999 6000 6001 6002 6003 6004 6005
	}

	count = cur_rx - tp->cur_rx;
	tp->cur_rx = cur_rx;

	return count;
}

F
Francois Romieu 已提交
6006
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
6007
{
6008
	struct rtl8169_private *tp = dev_instance;
H
Heiner Kallweit 已提交
6009
	u16 status = RTL_R16(tp, IntrStatus);
L
Linus Torvalds 已提交
6010

6011
	if (!tp->irq_enabled || status == 0xffff || !(status & tp->irq_mask))
6012
		return IRQ_NONE;
L
Linus Torvalds 已提交
6013

6014 6015 6016 6017
	if (unlikely(status & SYSErr)) {
		rtl8169_pcierr_interrupt(tp->dev);
		goto out;
	}
6018

6019 6020
	if (status & LinkChg)
		phy_mac_interrupt(tp->phydev);
L
Linus Torvalds 已提交
6021

6022 6023 6024 6025 6026
	if (unlikely(status & RxFIFOOver &&
	    tp->mac_version == RTL_GIGA_MAC_VER_11)) {
		netif_stop_queue(tp->dev);
		/* XXX - Hack alert. See rtl_task(). */
		set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6027
	}
L
Linus Torvalds 已提交
6028

6029 6030
	rtl_irq_disable(tp);
	napi_schedule_irqoff(&tp->napi);
6031 6032
out:
	rtl_ack_events(tp, status);
L
Linus Torvalds 已提交
6033

6034
	return IRQ_HANDLED;
L
Linus Torvalds 已提交
6035 6036
}

6037 6038
static void rtl_task(struct work_struct *work)
{
6039 6040 6041 6042 6043 6044
	static const struct {
		int bitnr;
		void (*action)(struct rtl8169_private *);
	} rtl_work[] = {
		{ RTL_FLAG_TASK_RESET_PENDING,	rtl_reset_work },
	};
6045 6046
	struct rtl8169_private *tp =
		container_of(work, struct rtl8169_private, wk.work);
6047 6048 6049 6050 6051
	struct net_device *dev = tp->dev;
	int i;

	rtl_lock_work(tp);

6052 6053
	if (!netif_running(dev) ||
	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
6054 6055 6056 6057 6058 6059 6060 6061 6062
		goto out_unlock;

	for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
		bool pending;

		pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
		if (pending)
			rtl_work[i].action(tp);
	}
6063

6064 6065
out_unlock:
	rtl_unlock_work(tp);
6066 6067
}

6068
static int rtl8169_poll(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
6069
{
6070 6071
	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
	struct net_device *dev = tp->dev;
6072
	int work_done;
6073

6074
	work_done = rtl_rx(dev, tp, (u32) budget);
6075

6076
	rtl_tx(dev, tp, budget);
L
Linus Torvalds 已提交
6077

6078
	if (work_done < budget) {
6079
		napi_complete_done(napi, work_done);
6080
		rtl_irq_enable(tp);
L
Linus Torvalds 已提交
6081 6082
	}

6083
	return work_done;
L
Linus Torvalds 已提交
6084 6085
}

6086
static void rtl8169_rx_missed(struct net_device *dev)
6087 6088 6089 6090 6091 6092
{
	struct rtl8169_private *tp = netdev_priv(dev);

	if (tp->mac_version > RTL_GIGA_MAC_VER_06)
		return;

6093 6094
	dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
	RTL_W32(tp, RxMissed, 0);
6095 6096
}

6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108
static void r8169_phylink_handler(struct net_device *ndev)
{
	struct rtl8169_private *tp = netdev_priv(ndev);

	if (netif_carrier_ok(ndev)) {
		rtl_link_chg_patch(tp);
		pm_request_resume(&tp->pci_dev->dev);
	} else {
		pm_runtime_idle(&tp->pci_dev->dev);
	}

	if (net_ratelimit())
6109
		phy_print_status(tp->phydev);
6110 6111 6112 6113
}

static int r8169_phy_connect(struct rtl8169_private *tp)
{
6114
	struct phy_device *phydev = tp->phydev;
6115 6116 6117
	phy_interface_t phy_mode;
	int ret;

6118
	phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
6119 6120 6121 6122 6123 6124 6125
		   PHY_INTERFACE_MODE_MII;

	ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
				 phy_mode);
	if (ret)
		return ret;

6126 6127 6128 6129
	if (tp->supports_gmii)
		phy_remove_link_mode(phydev,
				     ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
	else
6130 6131
		phy_set_max_speed(phydev, SPEED_100);

6132
	phy_support_asym_pause(phydev);
6133 6134 6135 6136 6137 6138

	phy_attached_info(phydev);

	return 0;
}

L
Linus Torvalds 已提交
6139 6140 6141 6142
static void rtl8169_down(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

6143
	phy_stop(tp->phydev);
6144

6145
	napi_disable(&tp->napi);
6146
	netif_stop_queue(dev);
L
Linus Torvalds 已提交
6147

6148
	rtl8169_hw_reset(tp);
S
Stanislaw Gruszka 已提交
6149 6150
	/*
	 * At this point device interrupts can not be enabled in any function,
6151 6152
	 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
	 * and napi is disabled (rtl8169_poll).
S
Stanislaw Gruszka 已提交
6153
	 */
6154
	rtl8169_rx_missed(dev);
L
Linus Torvalds 已提交
6155 6156

	/* Give a racing hard_start_xmit a few cycles to complete. */
6157
	synchronize_rcu();
L
Linus Torvalds 已提交
6158 6159 6160 6161

	rtl8169_tx_clear(tp);

	rtl8169_rx_clear(tp);
F
françois romieu 已提交
6162 6163

	rtl_pll_power_down(tp);
L
Linus Torvalds 已提交
6164 6165 6166 6167 6168 6169 6170
}

static int rtl8169_close(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;

6171 6172
	pm_runtime_get_sync(&pdev->dev);

F
Francois Romieu 已提交
6173
	/* Update counters before going down */
6174
	rtl8169_update_counters(tp);
6175

6176
	rtl_lock_work(tp);
6177 6178
	/* Clear all task flags */
	bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6179

L
Linus Torvalds 已提交
6180
	rtl8169_down(dev);
6181
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
6182

6183 6184
	cancel_work_sync(&tp->wk.work);

6185
	phy_disconnect(tp->phydev);
6186

6187
	pci_free_irq(pdev, 0, tp);
L
Linus Torvalds 已提交
6188

6189 6190 6191 6192
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
L
Linus Torvalds 已提交
6193 6194 6195
	tp->TxDescArray = NULL;
	tp->RxDescArray = NULL;

6196 6197
	pm_runtime_put_sync(&pdev->dev);

L
Linus Torvalds 已提交
6198 6199 6200
	return 0;
}

6201 6202 6203 6204 6205
#ifdef CONFIG_NET_POLL_CONTROLLER
static void rtl8169_netpoll(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

V
Ville Syrjälä 已提交
6206
	rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
6207 6208 6209
}
#endif

6210 6211 6212 6213 6214 6215 6216 6217 6218
static int rtl_open(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	int retval = -ENOMEM;

	pm_runtime_get_sync(&pdev->dev);

	/*
6219
	 * Rx and Tx descriptors needs 256 bytes alignment.
6220 6221 6222 6223 6224 6225 6226 6227 6228 6229 6230 6231
	 * dma_alloc_coherent provides more.
	 */
	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
					     &tp->TxPhyAddr, GFP_KERNEL);
	if (!tp->TxDescArray)
		goto err_pm_runtime_put;

	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
					     &tp->RxPhyAddr, GFP_KERNEL);
	if (!tp->RxDescArray)
		goto err_free_tx_0;

6232
	retval = rtl8169_init_ring(tp);
6233 6234 6235 6236 6237
	if (retval < 0)
		goto err_free_rx_1;

	rtl_request_firmware(tp);

6238
	retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
6239
				 dev->name);
6240 6241 6242
	if (retval < 0)
		goto err_release_fw_2;

6243 6244 6245 6246
	retval = r8169_phy_connect(tp);
	if (retval)
		goto err_free_irq;

6247 6248 6249 6250 6251 6252 6253 6254 6255 6256
	rtl_lock_work(tp);

	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);

	napi_enable(&tp->napi);

	rtl8169_init_phy(dev, tp);

	rtl_pll_power_up(tp);

6257
	rtl_hw_start(tp);
6258

6259
	if (!rtl8169_init_counter_offsets(tp))
6260 6261
		netif_warn(tp, hw, dev, "counter reset/update failed\n");

6262
	phy_start(tp->phydev);
6263 6264 6265 6266
	netif_start_queue(dev);

	rtl_unlock_work(tp);

6267
	pm_runtime_put_sync(&pdev->dev);
6268 6269 6270
out:
	return retval;

6271 6272
err_free_irq:
	pci_free_irq(pdev, 0, tp);
6273 6274 6275 6276 6277 6278 6279 6280 6281 6282 6283 6284 6285 6286 6287 6288
err_release_fw_2:
	rtl_release_firmware(tp);
	rtl8169_rx_clear(tp);
err_free_rx_1:
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	tp->RxDescArray = NULL;
err_free_tx_0:
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
	tp->TxDescArray = NULL;
err_pm_runtime_put:
	pm_runtime_put_noidle(&pdev->dev);
	goto out;
}

6289
static void
J
Junchang Wang 已提交
6290
rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
L
Linus Torvalds 已提交
6291 6292
{
	struct rtl8169_private *tp = netdev_priv(dev);
6293
	struct pci_dev *pdev = tp->pci_dev;
6294
	struct rtl8169_counters *counters = tp->counters;
J
Junchang Wang 已提交
6295
	unsigned int start;
L
Linus Torvalds 已提交
6296

6297 6298 6299
	pm_runtime_get_noresume(&pdev->dev);

	if (netif_running(dev) && pm_runtime_active(&pdev->dev))
6300
		rtl8169_rx_missed(dev);
6301

J
Junchang Wang 已提交
6302
	do {
6303
		start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
J
Junchang Wang 已提交
6304 6305
		stats->rx_packets = tp->rx_stats.packets;
		stats->rx_bytes	= tp->rx_stats.bytes;
6306
	} while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
J
Junchang Wang 已提交
6307 6308

	do {
6309
		start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
J
Junchang Wang 已提交
6310 6311
		stats->tx_packets = tp->tx_stats.packets;
		stats->tx_bytes	= tp->tx_stats.bytes;
6312
	} while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
J
Junchang Wang 已提交
6313 6314 6315 6316 6317 6318 6319 6320

	stats->rx_dropped	= dev->stats.rx_dropped;
	stats->tx_dropped	= dev->stats.tx_dropped;
	stats->rx_length_errors = dev->stats.rx_length_errors;
	stats->rx_errors	= dev->stats.rx_errors;
	stats->rx_crc_errors	= dev->stats.rx_crc_errors;
	stats->rx_fifo_errors	= dev->stats.rx_fifo_errors;
	stats->rx_missed_errors = dev->stats.rx_missed_errors;
6321
	stats->multicast	= dev->stats.multicast;
J
Junchang Wang 已提交
6322

6323 6324 6325 6326
	/*
	 * Fetch additonal counter values missing in stats collected by driver
	 * from tally counters.
	 */
6327
	if (pm_runtime_active(&pdev->dev))
6328
		rtl8169_update_counters(tp);
6329 6330 6331 6332 6333

	/*
	 * Subtract values fetched during initalization.
	 * See rtl8169_init_counter_offsets for a description why we do that.
	 */
6334
	stats->tx_errors = le64_to_cpu(counters->tx_errors) -
6335
		le64_to_cpu(tp->tc_offset.tx_errors);
6336
	stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
6337
		le32_to_cpu(tp->tc_offset.tx_multi_collision);
6338
	stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
6339 6340
		le16_to_cpu(tp->tc_offset.tx_aborted);

6341
	pm_runtime_put_noidle(&pdev->dev);
L
Linus Torvalds 已提交
6342 6343
}

6344
static void rtl8169_net_suspend(struct net_device *dev)
6345
{
F
françois romieu 已提交
6346 6347
	struct rtl8169_private *tp = netdev_priv(dev);

6348
	if (!netif_running(dev))
6349
		return;
6350

6351
	phy_stop(tp->phydev);
6352
	netif_device_detach(dev);
6353 6354 6355

	rtl_lock_work(tp);
	napi_disable(&tp->napi);
6356 6357 6358
	/* Clear all task flags */
	bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);

6359 6360 6361
	rtl_unlock_work(tp);

	rtl_pll_power_down(tp);
6362 6363 6364 6365 6366 6367
}

#ifdef CONFIG_PM

static int rtl8169_suspend(struct device *device)
{
6368
	struct net_device *dev = dev_get_drvdata(device);
6369
	struct rtl8169_private *tp = netdev_priv(dev);
6370

6371
	rtl8169_net_suspend(dev);
6372
	clk_disable_unprepare(tp->clk);
6373

6374 6375 6376
	return 0;
}

6377 6378
static void __rtl8169_resume(struct net_device *dev)
{
F
françois romieu 已提交
6379 6380
	struct rtl8169_private *tp = netdev_priv(dev);

6381
	netif_device_attach(dev);
F
françois romieu 已提交
6382 6383

	rtl_pll_power_up(tp);
6384
	rtl8169_init_phy(dev, tp);
F
françois romieu 已提交
6385

6386
	phy_start(tp->phydev);
6387

A
Artem Savkov 已提交
6388 6389
	rtl_lock_work(tp);
	napi_enable(&tp->napi);
6390
	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6391
	rtl_reset_work(tp);
A
Artem Savkov 已提交
6392
	rtl_unlock_work(tp);
6393 6394
}

6395
static int rtl8169_resume(struct device *device)
6396
{
6397
	struct net_device *dev = dev_get_drvdata(device);
6398 6399
	struct rtl8169_private *tp = netdev_priv(dev);

6400 6401
	rtl_rar_set(tp, dev->dev_addr);

6402
	clk_prepare_enable(tp->clk);
6403

6404 6405
	if (netif_running(dev))
		__rtl8169_resume(dev);
6406

6407 6408 6409 6410 6411
	return 0;
}

static int rtl8169_runtime_suspend(struct device *device)
{
6412
	struct net_device *dev = dev_get_drvdata(device);
6413 6414
	struct rtl8169_private *tp = netdev_priv(dev);

6415
	if (!tp->TxDescArray)
6416 6417
		return 0;

6418
	rtl_lock_work(tp);
6419
	__rtl8169_set_wol(tp, WAKE_ANY);
6420
	rtl_unlock_work(tp);
6421 6422 6423

	rtl8169_net_suspend(dev);

6424
	/* Update counters before going runtime suspend */
6425
	rtl8169_rx_missed(dev);
6426
	rtl8169_update_counters(tp);
6427

6428 6429 6430 6431 6432
	return 0;
}

static int rtl8169_runtime_resume(struct device *device)
{
6433
	struct net_device *dev = dev_get_drvdata(device);
6434
	struct rtl8169_private *tp = netdev_priv(dev);
6435

6436
	rtl_rar_set(tp, dev->dev_addr);
6437 6438 6439 6440

	if (!tp->TxDescArray)
		return 0;

6441
	rtl_lock_work(tp);
6442
	__rtl8169_set_wol(tp, tp->saved_wolopts);
6443
	rtl_unlock_work(tp);
6444 6445

	__rtl8169_resume(dev);
6446 6447 6448 6449

	return 0;
}

6450 6451
static int rtl8169_runtime_idle(struct device *device)
{
6452
	struct net_device *dev = dev_get_drvdata(device);
6453

6454 6455 6456 6457
	if (!netif_running(dev) || !netif_carrier_ok(dev))
		pm_schedule_suspend(device, 10000);

	return -EBUSY;
6458 6459
}

6460
static const struct dev_pm_ops rtl8169_pm_ops = {
F
Francois Romieu 已提交
6461 6462 6463 6464 6465 6466 6467 6468 6469
	.suspend		= rtl8169_suspend,
	.resume			= rtl8169_resume,
	.freeze			= rtl8169_suspend,
	.thaw			= rtl8169_resume,
	.poweroff		= rtl8169_suspend,
	.restore		= rtl8169_resume,
	.runtime_suspend	= rtl8169_runtime_suspend,
	.runtime_resume		= rtl8169_runtime_resume,
	.runtime_idle		= rtl8169_runtime_idle,
6470 6471 6472 6473 6474 6475 6476 6477 6478 6479
};

#define RTL8169_PM_OPS	(&rtl8169_pm_ops)

#else /* !CONFIG_PM */

#define RTL8169_PM_OPS	NULL

#endif /* !CONFIG_PM */

6480 6481 6482 6483 6484 6485 6486 6487 6488
static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
{
	/* WoL fails with 8168b when the receiver is disabled. */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		pci_clear_master(tp->pci_dev);

6489
		RTL_W8(tp, ChipCmd, CmdRxEnb);
6490
		/* PCI commit */
6491
		RTL_R8(tp, ChipCmd);
6492 6493 6494 6495 6496 6497
		break;
	default:
		break;
	}
}

F
Francois Romieu 已提交
6498 6499
static void rtl_shutdown(struct pci_dev *pdev)
{
6500
	struct net_device *dev = pci_get_drvdata(pdev);
6501
	struct rtl8169_private *tp = netdev_priv(dev);
6502 6503

	rtl8169_net_suspend(dev);
F
Francois Romieu 已提交
6504

F
Francois Romieu 已提交
6505
	/* Restore original MAC address */
6506 6507
	rtl_rar_set(tp, dev->perm_addr);

6508
	rtl8169_hw_reset(tp);
6509

6510
	if (system_state == SYSTEM_POWER_OFF) {
6511
		if (tp->saved_wolopts) {
6512 6513
			rtl_wol_suspend_quirk(tp);
			rtl_wol_shutdown_quirk(tp);
6514 6515
		}

6516 6517 6518 6519
		pci_wake_from_d3(pdev, true);
		pci_set_power_state(pdev, PCI_D3hot);
	}
}
6520

B
Bill Pemberton 已提交
6521
static void rtl_remove_one(struct pci_dev *pdev)
6522 6523 6524 6525
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

6526
	if (r8168_check_dash(tp))
6527 6528
		rtl8168_driver_stop(tp);

6529 6530
	netif_napi_del(&tp->napi);

6531
	unregister_netdev(dev);
6532
	mdiobus_unregister(tp->phydev->mdio.bus);
6533 6534 6535 6536 6537 6538 6539 6540 6541 6542

	rtl_release_firmware(tp);

	if (pci_dev_run_wake(pdev))
		pm_runtime_get_noresume(&pdev->dev);

	/* restore original MAC address */
	rtl_rar_set(tp, dev->perm_addr);
}

6543
static const struct net_device_ops rtl_netdev_ops = {
6544
	.ndo_open		= rtl_open,
6545 6546 6547 6548 6549 6550 6551 6552 6553 6554 6555 6556 6557 6558 6559 6560 6561
	.ndo_stop		= rtl8169_close,
	.ndo_get_stats64	= rtl8169_get_stats64,
	.ndo_start_xmit		= rtl8169_start_xmit,
	.ndo_tx_timeout		= rtl8169_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= rtl8169_change_mtu,
	.ndo_fix_features	= rtl8169_fix_features,
	.ndo_set_features	= rtl8169_set_features,
	.ndo_set_mac_address	= rtl_set_mac_address,
	.ndo_do_ioctl		= rtl8169_ioctl,
	.ndo_set_rx_mode	= rtl_set_rx_mode,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= rtl8169_netpoll,
#endif

};

6562 6563 6564 6565 6566 6567 6568 6569 6570 6571 6572 6573 6574
static void rtl_set_irq_mask(struct rtl8169_private *tp)
{
	tp->irq_mask = RTL_EVENT_NAPI | LinkChg;

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		tp->irq_mask |= SYSErr | RxOverflow | RxFIFOOver;
	else if (tp->mac_version == RTL_GIGA_MAC_VER_11)
		/* special workaround needed */
		tp->irq_mask |= RxFIFOOver;
	else
		tp->irq_mask |= RxOverflow;
}

6575
static int rtl_alloc_irq(struct rtl8169_private *tp)
6576
{
6577
	unsigned int flags;
6578

J
Jian-Hong Pan 已提交
6579
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
6580
		rtl_unlock_config_regs(tp);
6581
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
6582
		rtl_lock_config_regs(tp);
6583
		flags = PCI_IRQ_LEGACY;
J
Jian-Hong Pan 已提交
6584
	} else {
6585
		flags = PCI_IRQ_ALL_TYPES;
6586
	}
6587 6588

	return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
6589 6590
}

6591 6592 6593 6594
static void rtl_read_mac_address(struct rtl8169_private *tp,
				 u8 mac_addr[ETH_ALEN])
{
	/* Get MAC address */
6595 6596 6597
	if (rtl_is_8168evl_up(tp) && tp->mac_version != RTL_GIGA_MAC_VER_34) {
		u32 value = rtl_eri_read(tp, 0xe0);

T
Thierry Reding 已提交
6598 6599 6600 6601 6602
		mac_addr[0] = (value >>  0) & 0xff;
		mac_addr[1] = (value >>  8) & 0xff;
		mac_addr[2] = (value >> 16) & 0xff;
		mac_addr[3] = (value >> 24) & 0xff;

6603
		value = rtl_eri_read(tp, 0xe4);
T
Thierry Reding 已提交
6604 6605
		mac_addr[4] = (value >>  0) & 0xff;
		mac_addr[5] = (value >>  8) & 0xff;
6606 6607 6608
	}
}

H
Hayes Wang 已提交
6609 6610
DECLARE_RTL_COND(rtl_link_list_ready_cond)
{
6611
	return RTL_R8(tp, MCU) & LINK_LIST_RDY;
H
Hayes Wang 已提交
6612 6613 6614 6615
}

DECLARE_RTL_COND(rtl_rxtx_empty_cond)
{
6616
	return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
H
Hayes Wang 已提交
6617 6618
}

6619 6620 6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652 6653 6654 6655
static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	return rtl_readphy(tp, phyreg);
}

static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
				int phyreg, u16 val)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	rtl_writephy(tp, phyreg, val);

	return 0;
}

static int r8169_mdio_register(struct rtl8169_private *tp)
{
	struct pci_dev *pdev = tp->pci_dev;
	struct mii_bus *new_bus;
	int ret;

	new_bus = devm_mdiobus_alloc(&pdev->dev);
	if (!new_bus)
		return -ENOMEM;

	new_bus->name = "r8169";
	new_bus->priv = tp;
	new_bus->parent = &pdev->dev;
	new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
H
Heiner Kallweit 已提交
6656
	snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x", pci_dev_id(pdev));
6657 6658 6659 6660 6661 6662 6663 6664

	new_bus->read = r8169_mdio_read_reg;
	new_bus->write = r8169_mdio_write_reg;

	ret = mdiobus_register(new_bus);
	if (ret)
		return ret;

6665 6666
	tp->phydev = mdiobus_get_phy(new_bus, 0);
	if (!tp->phydev) {
6667 6668 6669 6670
		mdiobus_unregister(new_bus);
		return -ENODEV;
	}

6671
	/* PHY will be woken up in rtl_open() */
6672
	phy_suspend(tp->phydev);
6673 6674 6675 6676

	return 0;
}

B
Bill Pemberton 已提交
6677
static void rtl_hw_init_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
6678 6679 6680 6681 6682
{
	u32 data;

	tp->ocp_base = OCP_STD_PHY_BASE;

6683
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
H
Hayes Wang 已提交
6684 6685 6686 6687 6688 6689 6690

	if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
		return;

	if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
		return;

6691
	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
H
Hayes Wang 已提交
6692
	msleep(1);
6693
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
6694

6695
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
6696 6697 6698 6699 6700 6701
	data &= ~(1 << 14);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;

6702
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
6703 6704 6705
	data |= (1 << 15);
	r8168_mac_ocp_write(tp, 0xe8de, data);

6706
	rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
H
Hayes Wang 已提交
6707 6708
}

B
Bill Pemberton 已提交
6709
static void rtl_hw_initialize(struct rtl8169_private *tp)
H
Hayes Wang 已提交
6710 6711
{
	switch (tp->mac_version) {
6712 6713 6714
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
		rtl8168ep_stop_cmac(tp);
		/* fall through */
6715
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
6716 6717
		rtl_hw_init_8168g(tp);
		break;
H
Hayes Wang 已提交
6718 6719 6720 6721 6722
	default:
		break;
	}
}

6723 6724 6725 6726 6727 6728 6729 6730
static int rtl_jumbo_max(struct rtl8169_private *tp)
{
	/* Non-GBit versions don't support jumbo frames */
	if (!tp->supports_gmii)
		return JUMBO_1K;

	switch (tp->mac_version) {
	/* RTL8169 */
6731
	case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745
		return JUMBO_7K;
	/* RTL8168b */
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		return JUMBO_4K;
	/* RTL8168c */
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
		return JUMBO_6K;
	default:
		return JUMBO_9K;
	}
}

6746 6747 6748 6749 6750
static void rtl_disable_clk(void *data)
{
	clk_disable_unprepare(data);
}

6751 6752 6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776
static int rtl_get_ether_clk(struct rtl8169_private *tp)
{
	struct device *d = tp_to_dev(tp);
	struct clk *clk;
	int rc;

	clk = devm_clk_get(d, "ether_clk");
	if (IS_ERR(clk)) {
		rc = PTR_ERR(clk);
		if (rc == -ENOENT)
			/* clk-core allows NULL (for suspend / resume) */
			rc = 0;
		else if (rc != -EPROBE_DEFER)
			dev_err(d, "failed to get clk: %d\n", rc);
	} else {
		tp->clk = clk;
		rc = clk_prepare_enable(clk);
		if (rc)
			dev_err(d, "failed to enable clk: %d\n", rc);
		else
			rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
	}

	return rc;
}

6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789 6790 6791 6792 6793 6794 6795 6796 6797 6798 6799 6800 6801
static void rtl_init_mac_address(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
	u8 *mac_addr = dev->dev_addr;
	int rc, i;

	rc = eth_platform_get_mac_address(tp_to_dev(tp), mac_addr);
	if (!rc)
		goto done;

	rtl_read_mac_address(tp, mac_addr);
	if (is_valid_ether_addr(mac_addr))
		goto done;

	for (i = 0; i < ETH_ALEN; i++)
		mac_addr[i] = RTL_R8(tp, MAC0 + i);
	if (is_valid_ether_addr(mac_addr))
		goto done;

	eth_hw_addr_random(dev);
	dev_warn(tp_to_dev(tp), "can't read MAC address, setting random one\n");
done:
	rtl_rar_set(tp, mac_addr);
}

H
hayeswang 已提交
6802
static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6803 6804 6805
{
	struct rtl8169_private *tp;
	struct net_device *dev;
6806
	int chipset, region;
6807
	int jumbo_max, rc;
6808

6809 6810 6811
	dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
	if (!dev)
		return -ENOMEM;
6812 6813

	SET_NETDEV_DEV(dev, &pdev->dev);
6814
	dev->netdev_ops = &rtl_netdev_ops;
6815 6816 6817 6818
	tp = netdev_priv(dev);
	tp->dev = dev;
	tp->pci_dev = pdev;
	tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
6819
	tp->supports_gmii = ent->driver_data == RTL_CFG_NO_GBIT ? 0 : 1;
6820

6821
	/* Get the *optional* external "ether_clk" used on some boards */
6822 6823 6824
	rc = rtl_get_ether_clk(tp);
	if (rc)
		return rc;
6825

H
Heiner Kallweit 已提交
6826 6827 6828
	/* Disable ASPM completely as that cause random device stop working
	 * problems as well as full system hangs for some PCIe devices users.
	 */
6829 6830 6831
	rc = pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
					  PCIE_LINK_STATE_L1);
	tp->aspm_manageable = !rc;
H
Heiner Kallweit 已提交
6832

6833
	/* enable device (incl. PCI PM wakeup and hotplug setup) */
6834
	rc = pcim_enable_device(pdev);
6835
	if (rc < 0) {
6836
		dev_err(&pdev->dev, "enable failure\n");
6837
		return rc;
6838 6839
	}

6840
	if (pcim_set_mwi(pdev) < 0)
6841
		dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
6842

6843 6844 6845
	/* use first MMIO region */
	region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
	if (region < 0) {
6846
		dev_err(&pdev->dev, "no MMIO resource found\n");
6847
		return -ENODEV;
6848 6849 6850 6851
	}

	/* check for weird/broken PCI region reporting */
	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
6852
		dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
6853
		return -ENODEV;
6854 6855
	}

6856
	rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
6857
	if (rc < 0) {
6858
		dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
6859
		return rc;
6860 6861
	}

6862
	tp->mmio_addr = pcim_iomap_table(pdev)[region];
6863 6864

	/* Identify chip attached to board */
6865 6866 6867
	rtl8169_get_mac_version(tp);
	if (tp->mac_version == RTL_GIGA_MAC_NONE)
		return -ENODEV;
6868

6869
	tp->cp_cmd = RTL_R16(tp, CPlusCmd);
6870

H
Heiner Kallweit 已提交
6871
	if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
6872
	    !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)))
6873 6874
		dev->features |= NETIF_F_HIGHDMA;

6875 6876
	rtl_init_rxcfg(tp);

6877
	rtl8169_irq_mask_and_ack(tp);
6878

H
Hayes Wang 已提交
6879 6880
	rtl_hw_initialize(tp);

6881 6882 6883 6884 6885 6886
	rtl_hw_reset(tp);

	pci_set_master(pdev);

	chipset = tp->mac_version;

6887 6888
	rc = rtl_alloc_irq(tp);
	if (rc < 0) {
6889
		dev_err(&pdev->dev, "Can't allocate interrupt\n");
6890 6891
		return rc;
	}
6892 6893

	mutex_init(&tp->wk.mutex);
6894
	INIT_WORK(&tp->wk.work, rtl_task);
6895 6896
	u64_stats_init(&tp->rx_stats.syncp);
	u64_stats_init(&tp->tx_stats.syncp);
6897

6898
	rtl_init_mac_address(tp);
6899

6900
	dev->ethtool_ops = &rtl8169_ethtool_ops;
6901

6902
	netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
6903 6904 6905 6906

	/* don't enable SG, IP_CSUM and TSO by default - it might not work
	 * properly for all devices */
	dev->features |= NETIF_F_RXCSUM |
6907
		NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
6908 6909

	dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
6910 6911
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
6912 6913
	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_HIGHDMA;
H
Heiner Kallweit 已提交
6914
	dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
6915

H
hayeswang 已提交
6916 6917 6918 6919 6920 6921
	tp->cp_cmd |= RxChkSum | RxVlan;

	/*
	 * Pretend we are using VLANs; This bypasses a nasty bug where
	 * Interrupts stop flowing on high load on 8110SCd controllers.
	 */
6922
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
H
hayeswang 已提交
6923
		/* Disallow toggling */
6924
		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
6925

6926
	if (rtl_chip_supports_csum_v2(tp))
H
hayeswang 已提交
6927
		dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
H
hayeswang 已提交
6928

6929 6930 6931
	dev->hw_features |= NETIF_F_RXALL;
	dev->hw_features |= NETIF_F_RXFCS;

6932 6933
	/* MTU range: 60 - hw-specific max */
	dev->min_mtu = ETH_ZLEN;
6934 6935
	jumbo_max = rtl_jumbo_max(tp);
	dev->max_mtu = jumbo_max;
6936

6937
	rtl_set_irq_mask(tp);
6938

6939
	tp->fw_name = rtl_chip_infos[chipset].fw_name;
6940

6941 6942 6943
	tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
					    &tp->counters_phys_addr,
					    GFP_KERNEL);
6944 6945
	if (!tp->counters)
		return -ENOMEM;
6946

6947 6948
	pci_set_drvdata(pdev, dev);

6949 6950
	rc = r8169_mdio_register(tp);
	if (rc)
6951
		return rc;
6952

6953 6954 6955
	/* chip gets powered up in rtl_open() */
	rtl_pll_power_down(tp);

6956 6957 6958 6959
	rc = register_netdev(dev);
	if (rc)
		goto err_mdio_unregister;

6960
	netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
6961
		   rtl_chip_infos[chipset].name, dev->dev_addr,
6962
		   (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
6963
		   pci_irq_vector(pdev, 0));
6964 6965 6966 6967 6968 6969

	if (jumbo_max > JUMBO_1K)
		netif_info(tp, probe, dev,
			   "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
			   jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
			   "ok" : "ko");
6970

6971
	if (r8168_check_dash(tp))
6972 6973
		rtl8168_driver_start(tp);

6974 6975 6976
	if (pci_dev_run_wake(pdev))
		pm_runtime_put_sync(&pdev->dev);

6977
	return 0;
6978 6979

err_mdio_unregister:
6980
	mdiobus_unregister(tp->phydev->mdio.bus);
6981
	return rc;
6982 6983
}

L
Linus Torvalds 已提交
6984 6985 6986
static struct pci_driver rtl8169_pci_driver = {
	.name		= MODULENAME,
	.id_table	= rtl8169_pci_tbl,
6987
	.probe		= rtl_init_one,
B
Bill Pemberton 已提交
6988
	.remove		= rtl_remove_one,
F
Francois Romieu 已提交
6989
	.shutdown	= rtl_shutdown,
6990
	.driver.pm	= RTL8169_PM_OPS,
L
Linus Torvalds 已提交
6991 6992
};

6993
module_pci_driver(rtl8169_pci_driver);