regcache.c 16.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/*
 * Register cache access API
 *
 * Copyright 2011 Wolfson Microelectronics plc
 *
 * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/slab.h>
14
#include <linux/export.h>
15
#include <linux/device.h>
16
#include <trace/events/regmap.h>
17
#include <linux/bsearch.h>
18
#include <linux/sort.h>
19 20 21 22

#include "internal.h"

static const struct regcache_ops *cache_types[] = {
23
	&regcache_rbtree_ops,
24
	&regcache_lzo_ops,
M
Mark Brown 已提交
25
	&regcache_flat_ops,
26 27 28 29 30 31 32 33 34 35 36 37 38 39
};

static int regcache_hw_init(struct regmap *map)
{
	int i, j;
	int ret;
	int count;
	unsigned int val;
	void *tmp_buf;

	if (!map->num_reg_defaults_raw)
		return -EINVAL;

	if (!map->reg_defaults_raw) {
40
		u32 cache_bypass = map->cache_bypass;
41
		dev_warn(map->dev, "No cache defaults, reading back from HW\n");
42 43 44

		/* Bypass the cache access till data read from HW*/
		map->cache_bypass = 1;
45 46
		tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL);
		if (!tmp_buf)
47
			return -ENOMEM;
48 49
		ret = regmap_raw_read(map, 0, tmp_buf,
				      map->num_reg_defaults_raw);
50
		map->cache_bypass = cache_bypass;
51 52 53 54 55 56 57 58 59
		if (ret < 0) {
			kfree(tmp_buf);
			return ret;
		}
		map->reg_defaults_raw = tmp_buf;
		map->cache_free = 1;
	}

	/* calculate the size of reg_defaults */
60 61 62
	for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++)
		if (!regmap_volatile(map, i * map->reg_stride))
			count++;
63 64 65

	map->reg_defaults = kmalloc(count * sizeof(struct reg_default),
				      GFP_KERNEL);
66 67 68 69
	if (!map->reg_defaults) {
		ret = -ENOMEM;
		goto err_free;
	}
70 71 72 73

	/* fill the reg_defaults */
	map->num_reg_defaults = count;
	for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) {
74
		if (regmap_volatile(map, i * map->reg_stride))
75
			continue;
76
		val = regcache_get_val(map, map->reg_defaults_raw, i);
77
		map->reg_defaults[j].reg = i * map->reg_stride;
78 79 80 81 82
		map->reg_defaults[j].def = val;
		j++;
	}

	return 0;
83 84 85 86 87 88

err_free:
	if (map->cache_free)
		kfree(map->reg_defaults_raw);

	return ret;
89 90
}

91
int regcache_init(struct regmap *map, const struct regmap_config *config)
92 93 94 95 96
{
	int ret;
	int i;
	void *tmp_buf;

97 98 99 100
	for (i = 0; i < config->num_reg_defaults; i++)
		if (config->reg_defaults[i].reg % map->reg_stride)
			return -EINVAL;

101 102
	if (map->cache_type == REGCACHE_NONE) {
		map->cache_bypass = true;
103
		return 0;
104
	}
105 106 107 108 109 110 111 112 113 114 115

	for (i = 0; i < ARRAY_SIZE(cache_types); i++)
		if (cache_types[i]->type == map->cache_type)
			break;

	if (i == ARRAY_SIZE(cache_types)) {
		dev_err(map->dev, "Could not match compress type: %d\n",
			map->cache_type);
		return -EINVAL;
	}

116 117 118
	map->num_reg_defaults = config->num_reg_defaults;
	map->num_reg_defaults_raw = config->num_reg_defaults_raw;
	map->reg_defaults_raw = config->reg_defaults_raw;
119 120
	map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8);
	map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw;
121

122 123 124 125 126 127 128 129 130 131 132 133
	map->cache = NULL;
	map->cache_ops = cache_types[i];

	if (!map->cache_ops->read ||
	    !map->cache_ops->write ||
	    !map->cache_ops->name)
		return -EINVAL;

	/* We still need to ensure that the reg_defaults
	 * won't vanish from under us.  We'll need to make
	 * a copy of it.
	 */
134
	if (config->reg_defaults) {
135 136
		if (!map->num_reg_defaults)
			return -EINVAL;
137
		tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults *
138 139 140 141
				  sizeof(struct reg_default), GFP_KERNEL);
		if (!tmp_buf)
			return -ENOMEM;
		map->reg_defaults = tmp_buf;
142
	} else if (map->num_reg_defaults_raw) {
M
Mark Brown 已提交
143
		/* Some devices such as PMICs don't have cache defaults,
144 145 146 147 148 149 150 151 152 153 154 155 156 157
		 * we cope with this by reading back the HW registers and
		 * crafting the cache defaults by hand.
		 */
		ret = regcache_hw_init(map);
		if (ret < 0)
			return ret;
	}

	if (!map->max_register)
		map->max_register = map->num_reg_defaults_raw;

	if (map->cache_ops->init) {
		dev_dbg(map->dev, "Initializing %s cache\n",
			map->cache_ops->name);
158 159 160
		ret = map->cache_ops->init(map);
		if (ret)
			goto err_free;
161 162
	}
	return 0;
163 164 165 166 167 168 169

err_free:
	kfree(map->reg_defaults);
	if (map->cache_free)
		kfree(map->reg_defaults_raw);

	return ret;
170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
}

void regcache_exit(struct regmap *map)
{
	if (map->cache_type == REGCACHE_NONE)
		return;

	BUG_ON(!map->cache_ops);

	kfree(map->reg_defaults);
	if (map->cache_free)
		kfree(map->reg_defaults_raw);

	if (map->cache_ops->exit) {
		dev_dbg(map->dev, "Destroying %s cache\n",
			map->cache_ops->name);
		map->cache_ops->exit(map);
	}
}

/**
 * regcache_read: Fetch the value of a given register from the cache.
 *
 * @map: map to configure.
 * @reg: The register index.
 * @value: The value to be returned.
 *
 * Return a negative value on failure, 0 on success.
 */
int regcache_read(struct regmap *map,
		  unsigned int reg, unsigned int *value)
{
202 203
	int ret;

204 205 206 207 208
	if (map->cache_type == REGCACHE_NONE)
		return -ENOSYS;

	BUG_ON(!map->cache_ops);

209 210 211 212 213 214 215 216
	if (!regmap_volatile(map, reg)) {
		ret = map->cache_ops->read(map, reg, value);

		if (ret == 0)
			trace_regmap_reg_read_cache(map->dev, reg, *value);

		return ret;
	}
217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243

	return -EINVAL;
}

/**
 * regcache_write: Set the value of a given register in the cache.
 *
 * @map: map to configure.
 * @reg: The register index.
 * @value: The new register value.
 *
 * Return a negative value on failure, 0 on success.
 */
int regcache_write(struct regmap *map,
		   unsigned int reg, unsigned int value)
{
	if (map->cache_type == REGCACHE_NONE)
		return 0;

	BUG_ON(!map->cache_ops);

	if (!regmap_volatile(map, reg))
		return map->cache_ops->write(map, reg, value);

	return 0;
}

244 245 246 247 248
static int regcache_default_sync(struct regmap *map, unsigned int min,
				 unsigned int max)
{
	unsigned int reg;

249
	for (reg = min; reg <= max; reg += map->reg_stride) {
250 251 252
		unsigned int val;
		int ret;

253 254
		if (regmap_volatile(map, reg) ||
		    !regmap_writeable(map, reg))
255 256 257 258 259 260 261 262 263 264 265 266 267 268
			continue;

		ret = regcache_read(map, reg, &val);
		if (ret)
			return ret;

		/* Is this the hardware default?  If so skip. */
		ret = regcache_lookup_reg(map, reg);
		if (ret >= 0 && val == map->reg_defaults[ret].def)
			continue;

		map->cache_bypass = 1;
		ret = _regmap_write(map, reg, val);
		map->cache_bypass = 0;
269 270 271
		if (ret) {
			dev_err(map->dev, "Unable to sync register %#x. %d\n",
				reg, ret);
272
			return ret;
273
		}
274 275 276 277 278 279
		dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val);
	}

	return 0;
}

280 281 282 283 284 285 286 287 288 289 290 291 292
/**
 * regcache_sync: Sync the register cache with the hardware.
 *
 * @map: map to configure.
 *
 * Any registers that should not be synced should be marked as
 * volatile.  In general drivers can choose not to use the provided
 * syncing functionality if they so require.
 *
 * Return a negative value on failure, 0 on success.
 */
int regcache_sync(struct regmap *map)
{
293 294
	int ret = 0;
	unsigned int i;
295
	const char *name;
296
	unsigned int bypass;
297

298
	BUG_ON(!map->cache_ops);
299

300
	map->lock(map->lock_arg);
301 302
	/* Remember the initial bypass state */
	bypass = map->cache_bypass;
303 304 305 306
	dev_dbg(map->dev, "Syncing %s cache\n",
		map->cache_ops->name);
	name = map->cache_ops->name;
	trace_regcache_sync(map->dev, name, "start");
M
Mark Brown 已提交
307

308 309
	if (!map->cache_dirty)
		goto out;
310

311 312
	map->async = true;

M
Mark Brown 已提交
313
	/* Apply any patch first */
314
	map->cache_bypass = 1;
M
Mark Brown 已提交
315 316 317 318 319 320 321 322
	for (i = 0; i < map->patch_regs; i++) {
		ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def);
		if (ret != 0) {
			dev_err(map->dev, "Failed to write %x = %x: %d\n",
				map->patch[i].reg, map->patch[i].def, ret);
			goto out;
		}
	}
323
	map->cache_bypass = 0;
M
Mark Brown 已提交
324

325 326 327 328
	if (map->cache_ops->sync)
		ret = map->cache_ops->sync(map, 0, map->max_register);
	else
		ret = regcache_default_sync(map, 0, map->max_register);
329

330 331
	if (ret == 0)
		map->cache_dirty = false;
332 333

out:
334
	/* Restore the bypass state */
335
	map->async = false;
336
	map->cache_bypass = bypass;
337
	map->unlock(map->lock_arg);
338

339 340 341 342
	regmap_async_complete(map);

	trace_regcache_sync(map->dev, name, "stop");

343
	return ret;
344 345 346
}
EXPORT_SYMBOL_GPL(regcache_sync);

347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365
/**
 * regcache_sync_region: Sync part  of the register cache with the hardware.
 *
 * @map: map to sync.
 * @min: first register to sync
 * @max: last register to sync
 *
 * Write all non-default register values in the specified region to
 * the hardware.
 *
 * Return a negative value on failure, 0 on success.
 */
int regcache_sync_region(struct regmap *map, unsigned int min,
			 unsigned int max)
{
	int ret = 0;
	const char *name;
	unsigned int bypass;

366
	BUG_ON(!map->cache_ops);
367

368
	map->lock(map->lock_arg);
369 370 371 372 373 374 375 376 377 378 379 380

	/* Remember the initial bypass state */
	bypass = map->cache_bypass;

	name = map->cache_ops->name;
	dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max);

	trace_regcache_sync(map->dev, name, "start region");

	if (!map->cache_dirty)
		goto out;

381 382
	map->async = true;

383 384 385 386
	if (map->cache_ops->sync)
		ret = map->cache_ops->sync(map, min, max);
	else
		ret = regcache_default_sync(map, min, max);
387 388 389 390

out:
	/* Restore the bypass state */
	map->cache_bypass = bypass;
391
	map->async = false;
392
	map->unlock(map->lock_arg);
393

394 395 396 397
	regmap_async_complete(map);

	trace_regcache_sync(map->dev, name, "stop region");

398 399
	return ret;
}
400
EXPORT_SYMBOL_GPL(regcache_sync_region);
401

402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417
/**
 * regcache_drop_region: Discard part of the register cache
 *
 * @map: map to operate on
 * @min: first register to discard
 * @max: last register to discard
 *
 * Discard part of the register cache.
 *
 * Return a negative value on failure, 0 on success.
 */
int regcache_drop_region(struct regmap *map, unsigned int min,
			 unsigned int max)
{
	int ret = 0;

418
	if (!map->cache_ops || !map->cache_ops->drop)
419 420
		return -EINVAL;

421
	map->lock(map->lock_arg);
422 423 424

	trace_regcache_drop_region(map->dev, min, max);

425
	ret = map->cache_ops->drop(map, min, max);
426

427
	map->unlock(map->lock_arg);
428 429 430 431 432

	return ret;
}
EXPORT_SYMBOL_GPL(regcache_drop_region);

433 434 435 436 437 438 439 440 441 442 443 444 445 446
/**
 * regcache_cache_only: Put a register map into cache only mode
 *
 * @map: map to configure
 * @cache_only: flag if changes should be written to the hardware
 *
 * When a register map is marked as cache only writes to the register
 * map API will only update the register cache, they will not cause
 * any hardware changes.  This is useful for allowing portions of
 * drivers to act as though the device were functioning as normal when
 * it is disabled for power saving reasons.
 */
void regcache_cache_only(struct regmap *map, bool enable)
{
447
	map->lock(map->lock_arg);
448
	WARN_ON(map->cache_bypass && enable);
449
	map->cache_only = enable;
450
	trace_regmap_cache_only(map->dev, enable);
451
	map->unlock(map->lock_arg);
452 453 454
}
EXPORT_SYMBOL_GPL(regcache_cache_only);

455 456 457 458 459 460 461 462 463 464 465
/**
 * regcache_mark_dirty: Mark the register cache as dirty
 *
 * @map: map to mark
 *
 * Mark the register cache as dirty, for example due to the device
 * having been powered down for suspend.  If the cache is not marked
 * as dirty then the cache sync will be suppressed.
 */
void regcache_mark_dirty(struct regmap *map)
{
466
	map->lock(map->lock_arg);
467
	map->cache_dirty = true;
468
	map->unlock(map->lock_arg);
469 470 471
}
EXPORT_SYMBOL_GPL(regcache_mark_dirty);

472 473 474 475
/**
 * regcache_cache_bypass: Put a register map into cache bypass mode
 *
 * @map: map to configure
D
Dimitris Papastamos 已提交
476
 * @cache_bypass: flag if changes should not be written to the hardware
477 478 479 480 481 482 483 484
 *
 * When a register map is marked with the cache bypass option, writes
 * to the register map API will only update the hardware and not the
 * the cache directly.  This is useful when syncing the cache back to
 * the hardware.
 */
void regcache_cache_bypass(struct regmap *map, bool enable)
{
485
	map->lock(map->lock_arg);
486
	WARN_ON(map->cache_only && enable);
487
	map->cache_bypass = enable;
488
	trace_regmap_cache_bypass(map->dev, enable);
489
	map->unlock(map->lock_arg);
490 491 492
}
EXPORT_SYMBOL_GPL(regcache_cache_bypass);

493 494
bool regcache_set_val(struct regmap *map, void *base, unsigned int idx,
		      unsigned int val)
495
{
496 497 498
	if (regcache_get_val(map, base, idx) == val)
		return true;

499 500 501 502 503 504 505
	/* Use device native format if possible */
	if (map->format.format_val) {
		map->format.format_val(base + (map->cache_word_size * idx),
				       val, 0);
		return false;
	}

506
	switch (map->cache_word_size) {
507 508 509 510 511 512 513 514 515 516
	case 1: {
		u8 *cache = base;
		cache[idx] = val;
		break;
	}
	case 2: {
		u16 *cache = base;
		cache[idx] = val;
		break;
	}
517 518 519 520 521
	case 4: {
		u32 *cache = base;
		cache[idx] = val;
		break;
	}
522 523 524 525 526 527
	default:
		BUG();
	}
	return false;
}

528 529
unsigned int regcache_get_val(struct regmap *map, const void *base,
			      unsigned int idx)
530 531 532 533
{
	if (!base)
		return -EINVAL;

534 535
	/* Use device native format if possible */
	if (map->format.parse_val)
536 537
		return map->format.parse_val(regcache_get_val_addr(map, base,
								   idx));
538

539
	switch (map->cache_word_size) {
540 541 542 543 544 545 546 547
	case 1: {
		const u8 *cache = base;
		return cache[idx];
	}
	case 2: {
		const u16 *cache = base;
		return cache[idx];
	}
548 549 550 551
	case 4: {
		const u32 *cache = base;
		return cache[idx];
	}
552 553 554 555 556 557 558
	default:
		BUG();
	}
	/* unreachable */
	return -1;
}

559
static int regcache_default_cmp(const void *a, const void *b)
560 561 562 563 564 565 566
{
	const struct reg_default *_a = a;
	const struct reg_default *_b = b;

	return _a->reg - _b->reg;
}

567 568 569 570 571 572 573 574 575 576 577 578 579 580
int regcache_lookup_reg(struct regmap *map, unsigned int reg)
{
	struct reg_default key;
	struct reg_default *r;

	key.reg = reg;
	key.def = 0;

	r = bsearch(&key, map->reg_defaults, map->num_reg_defaults,
		    sizeof(struct reg_default), regcache_default_cmp);

	if (r)
		return r - map->reg_defaults;
	else
581
		return -ENOENT;
582
}
583

584 585 586 587 588 589 590 591
static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx)
{
	if (!cache_present)
		return true;

	return test_bit(idx, cache_present);
}

592
static int regcache_sync_block_single(struct regmap *map, void *block,
593
				      unsigned long *cache_present,
594 595 596 597 598 599 600 601 602
				      unsigned int block_base,
				      unsigned int start, unsigned int end)
{
	unsigned int i, regtmp, val;
	int ret;

	for (i = start; i < end; i++) {
		regtmp = block_base + (i * map->reg_stride);

603
		if (!regcache_reg_present(cache_present, i))
604 605 606 607 608 609 610 611 612 613 614 615 616 617
			continue;

		val = regcache_get_val(map, block, i);

		/* Is this the hardware default?  If so skip. */
		ret = regcache_lookup_reg(map, regtmp);
		if (ret >= 0 && val == map->reg_defaults[ret].def)
			continue;

		map->cache_bypass = 1;

		ret = _regmap_write(map, regtmp, val);

		map->cache_bypass = 0;
618 619 620
		if (ret != 0) {
			dev_err(map->dev, "Unable to sync register %#x. %d\n",
				regtmp, ret);
621
			return ret;
622
		}
623 624 625 626 627 628 629
		dev_dbg(map->dev, "Synced register %#x, value %#x\n",
			regtmp, val);
	}

	return 0;
}

630 631 632 633 634 635 636 637 638
static int regcache_sync_block_raw_flush(struct regmap *map, const void **data,
					 unsigned int base, unsigned int cur)
{
	size_t val_bytes = map->format.val_bytes;
	int ret, count;

	if (*data == NULL)
		return 0;

639
	count = (cur - base) / map->reg_stride;
640

641
	dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n",
642
		count * val_bytes, count, base, cur - map->reg_stride);
643 644 645

	map->cache_bypass = 1;

646
	ret = _regmap_raw_write(map, base, *data, count * val_bytes);
647 648 649
	if (ret)
		dev_err(map->dev, "Unable to sync registers %#x-%#x. %d\n",
			base, cur - map->reg_stride, ret);
650 651 652 653 654 655 656 657

	map->cache_bypass = 0;

	*data = NULL;

	return ret;
}

658
static int regcache_sync_block_raw(struct regmap *map, void *block,
659
			    unsigned long *cache_present,
660 661
			    unsigned int block_base, unsigned int start,
			    unsigned int end)
662
{
663 664 665 666
	unsigned int i, val;
	unsigned int regtmp = 0;
	unsigned int base = 0;
	const void *data = NULL;
667 668 669 670 671
	int ret;

	for (i = start; i < end; i++) {
		regtmp = block_base + (i * map->reg_stride);

672
		if (!regcache_reg_present(cache_present, i)) {
673 674 675 676
			ret = regcache_sync_block_raw_flush(map, &data,
							    base, regtmp);
			if (ret != 0)
				return ret;
677
			continue;
678
		}
679 680 681 682 683

		val = regcache_get_val(map, block, i);

		/* Is this the hardware default?  If so skip. */
		ret = regcache_lookup_reg(map, regtmp);
684 685 686 687 688
		if (ret >= 0 && val == map->reg_defaults[ret].def) {
			ret = regcache_sync_block_raw_flush(map, &data,
							    base, regtmp);
			if (ret != 0)
				return ret;
689
			continue;
690
		}
691

692 693 694 695
		if (!data) {
			data = regcache_get_val_addr(map, block, i);
			base = regtmp;
		}
696 697
	}

698 699
	return regcache_sync_block_raw_flush(map, &data, base, regtmp +
			map->reg_stride);
700
}
701 702

int regcache_sync_block(struct regmap *map, void *block,
703
			unsigned long *cache_present,
704 705 706
			unsigned int block_base, unsigned int start,
			unsigned int end)
{
707
	if (regmap_can_raw_write(map) && !map->use_single_rw)
708 709
		return regcache_sync_block_raw(map, block, cache_present,
					       block_base, start, end);
710
	else
711 712
		return regcache_sync_block_single(map, block, cache_present,
						  block_base, start, end);
713
}