core.h 42.8 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
F
Felipe Balbi 已提交
2
/*
3 4 5 6 7 8 9 10 11 12 13 14 15
 * core.h - DesignWare USB3 DRD Core Header
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 */

#ifndef __DRIVERS_USB_DWC3_CORE_H
#define __DRIVERS_USB_DWC3_CORE_H

#include <linux/device.h>
#include <linux/spinlock.h>
F
Felipe Balbi 已提交
16
#include <linux/ioport.h>
17
#include <linux/list.h>
18
#include <linux/bitops.h>
19 20 21
#include <linux/dma-mapping.h>
#include <linux/mm.h>
#include <linux/debugfs.h>
22
#include <linux/wait.h>
23
#include <linux/workqueue.h>
24 25 26

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>
27
#include <linux/usb/otg.h>
28
#include <linux/ulpi/interface.h>
29

30 31
#include <linux/phy/phy.h>

32 33
#define DWC3_MSG_MAX	500

34
/* Global constants */
35
#define DWC3_PULL_UP_TIMEOUT	500	/* ms */
36
#define DWC3_BOUNCE_SIZE	1024	/* size of a superspeed bulk */
37
#define DWC3_EP0_SETUP_SIZE	512
38
#define DWC3_ENDPOINTS_NUM	32
39
#define DWC3_XHCI_RESOURCES_NUM	2
40

41
#define DWC3_SCRATCHBUF_SIZE	4096	/* each buffer is assumed to be 4KiB */
42
#define DWC3_EVENT_BUFFERS_SIZE	4096
43 44 45 46 47 48 49 50 51 52 53
#define DWC3_EVENT_TYPE_MASK	0xfe

#define DWC3_EVENT_TYPE_DEV	0
#define DWC3_EVENT_TYPE_CARKIT	3
#define DWC3_EVENT_TYPE_I2C	4

#define DWC3_DEVICE_EVENT_DISCONNECT		0
#define DWC3_DEVICE_EVENT_RESET			1
#define DWC3_DEVICE_EVENT_CONNECT_DONE		2
#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE	3
#define DWC3_DEVICE_EVENT_WAKEUP		4
54
#define DWC3_DEVICE_EVENT_HIBER_REQ		5
55 56 57 58 59 60
#define DWC3_DEVICE_EVENT_EOPF			6
#define DWC3_DEVICE_EVENT_SOF			7
#define DWC3_DEVICE_EVENT_ERRATIC_ERROR		9
#define DWC3_DEVICE_EVENT_CMD_CMPL		10
#define DWC3_DEVICE_EVENT_OVERFLOW		11

61 62 63 64 65
/* Controller's role while using the OTG block */
#define DWC3_OTG_ROLE_IDLE	0
#define DWC3_OTG_ROLE_HOST	1
#define DWC3_OTG_ROLE_DEVICE	2

66
#define DWC3_GEVNTCOUNT_MASK	0xfffc
67
#define DWC3_GEVNTCOUNT_EHB	BIT(31)
68 69 70
#define DWC3_GSNPSID_MASK	0xffff0000
#define DWC3_GSNPSREV_MASK	0xffff

71 72 73 74 75 76 77 78 79 80
/* DWC3 registers memory space boundries */
#define DWC3_XHCI_REGS_START		0x0
#define DWC3_XHCI_REGS_END		0x7fff
#define DWC3_GLOBALS_REGS_START		0xc100
#define DWC3_GLOBALS_REGS_END		0xc6ff
#define DWC3_DEVICE_REGS_START		0xc700
#define DWC3_DEVICE_REGS_END		0xcbff
#define DWC3_OTG_REGS_START		0xcc00
#define DWC3_OTG_REGS_END		0xccff

81 82 83 84 85 86 87 88
/* Global Registers */
#define DWC3_GSBUSCFG0		0xc100
#define DWC3_GSBUSCFG1		0xc104
#define DWC3_GTXTHRCFG		0xc108
#define DWC3_GRXTHRCFG		0xc10c
#define DWC3_GCTL		0xc110
#define DWC3_GEVTEN		0xc114
#define DWC3_GSTS		0xc118
89
#define DWC3_GUCTL1		0xc11c
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111
#define DWC3_GSNPSID		0xc120
#define DWC3_GGPIO		0xc124
#define DWC3_GUID		0xc128
#define DWC3_GUCTL		0xc12c
#define DWC3_GBUSERRADDR0	0xc130
#define DWC3_GBUSERRADDR1	0xc134
#define DWC3_GPRTBIMAP0		0xc138
#define DWC3_GPRTBIMAP1		0xc13c
#define DWC3_GHWPARAMS0		0xc140
#define DWC3_GHWPARAMS1		0xc144
#define DWC3_GHWPARAMS2		0xc148
#define DWC3_GHWPARAMS3		0xc14c
#define DWC3_GHWPARAMS4		0xc150
#define DWC3_GHWPARAMS5		0xc154
#define DWC3_GHWPARAMS6		0xc158
#define DWC3_GHWPARAMS7		0xc15c
#define DWC3_GDBGFIFOSPACE	0xc160
#define DWC3_GDBGLTSSM		0xc164
#define DWC3_GPRTBIMAP_HS0	0xc180
#define DWC3_GPRTBIMAP_HS1	0xc184
#define DWC3_GPRTBIMAP_FS0	0xc188
#define DWC3_GPRTBIMAP_FS1	0xc18c
112
#define DWC3_GUCTL2		0xc19c
113

J
John Youn 已提交
114 115 116
#define DWC3_VER_NUMBER		0xc1a0
#define DWC3_VER_TYPE		0xc1a4

117 118
#define DWC3_GUSB2PHYCFG(n)	(0xc200 + ((n) * 0x04))
#define DWC3_GUSB2I2CCTL(n)	(0xc240 + ((n) * 0x04))
119

120
#define DWC3_GUSB2PHYACC(n)	(0xc280 + ((n) * 0x04))
121

122
#define DWC3_GUSB3PIPECTL(n)	(0xc2c0 + ((n) * 0x04))
123

124 125
#define DWC3_GTXFIFOSIZ(n)	(0xc300 + ((n) * 0x04))
#define DWC3_GRXFIFOSIZ(n)	(0xc380 + ((n) * 0x04))
126

127 128 129 130
#define DWC3_GEVNTADRLO(n)	(0xc400 + ((n) * 0x10))
#define DWC3_GEVNTADRHI(n)	(0xc404 + ((n) * 0x10))
#define DWC3_GEVNTSIZ(n)	(0xc408 + ((n) * 0x10))
#define DWC3_GEVNTCOUNT(n)	(0xc40c + ((n) * 0x10))
131 132

#define DWC3_GHWPARAMS8		0xc600
133
#define DWC3_GFLADJ		0xc630
134 135 136 137 138 139 140 141 142

/* Device Registers */
#define DWC3_DCFG		0xc700
#define DWC3_DCTL		0xc704
#define DWC3_DEVTEN		0xc708
#define DWC3_DSTS		0xc70c
#define DWC3_DGCMDPAR		0xc710
#define DWC3_DGCMD		0xc714
#define DWC3_DALEPENA		0xc720
143

144
#define DWC3_DEP_BASE(n)	(0xc800 + ((n) * 0x10))
145 146 147 148
#define DWC3_DEPCMDPAR2		0x00
#define DWC3_DEPCMDPAR1		0x04
#define DWC3_DEPCMDPAR0		0x08
#define DWC3_DEPCMD		0x0c
149

150
#define DWC3_DEV_IMOD(n)	(0xca00 + ((n) * 0x4))
151

152 153 154
/* OTG Registers */
#define DWC3_OCFG		0xcc00
#define DWC3_OCTL		0xcc04
155 156 157
#define DWC3_OEVT		0xcc08
#define DWC3_OEVTEN		0xcc0C
#define DWC3_OSTS		0xcc10
158 159 160

/* Bit fields */

161 162 163 164 165
/* Global Debug Queue/FIFO Space Available Register */
#define DWC3_GDBGFIFOSPACE_NUM(n)	((n) & 0x1f)
#define DWC3_GDBGFIFOSPACE_TYPE(n)	(((n) << 5) & 0x1e0)
#define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)

166 167 168 169 170 171 172 173 174
#define DWC3_TXFIFOQ		0
#define DWC3_RXFIFOQ		1
#define DWC3_TXREQQ		2
#define DWC3_RXREQQ		3
#define DWC3_RXINFOQ		4
#define DWC3_PSTATQ		5
#define DWC3_DESCFETCHQ		6
#define DWC3_EVENTQ		7
#define DWC3_AUXEVENTQ		8
175

176 177 178
/* Global RX Threshold Configuration Register */
#define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
#define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
179
#define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
180

181
/* Global Configuration Register */
182
#define DWC3_GCTL_PWRDNSCALE(n)	((n) << 19)
183
#define DWC3_GCTL_U2RSTECN	BIT(16)
184
#define DWC3_GCTL_RAMCLKSEL(x)	(((x) & DWC3_GCTL_CLK_MASK) << 6)
185 186 187 188 189
#define DWC3_GCTL_CLK_BUS	(0)
#define DWC3_GCTL_CLK_PIPE	(1)
#define DWC3_GCTL_CLK_PIPEHALF	(2)
#define DWC3_GCTL_CLK_MASK	(3)

190
#define DWC3_GCTL_PRTCAP(n)	(((n) & (3 << 12)) >> 12)
191
#define DWC3_GCTL_PRTCAPDIR(n)	((n) << 12)
192 193 194 195
#define DWC3_GCTL_PRTCAP_HOST	1
#define DWC3_GCTL_PRTCAP_DEVICE	2
#define DWC3_GCTL_PRTCAP_OTG	3

196 197
#define DWC3_GCTL_CORESOFTRESET		BIT(11)
#define DWC3_GCTL_SOFITPSYNC		BIT(10)
198 199
#define DWC3_GCTL_SCALEDOWN(n)		((n) << 4)
#define DWC3_GCTL_SCALEDOWN_MASK	DWC3_GCTL_SCALEDOWN(3)
200 201 202 203
#define DWC3_GCTL_DISSCRAMBLE		BIT(3)
#define DWC3_GCTL_U2EXIT_LFPS		BIT(2)
#define DWC3_GCTL_GBLHIBERNATIONEN	BIT(1)
#define DWC3_GCTL_DSBLCLKGTNG		BIT(0)
204

205
/* Global User Control 1 Register */
206
#define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS	BIT(28)
207
#define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW	BIT(24)
208

209 210 211 212 213 214 215 216 217
/* Global Status Register */
#define DWC3_GSTS_OTG_IP	BIT(10)
#define DWC3_GSTS_BC_IP		BIT(9)
#define DWC3_GSTS_ADP_IP	BIT(8)
#define DWC3_GSTS_HOST_IP	BIT(7)
#define DWC3_GSTS_DEVICE_IP	BIT(6)
#define DWC3_GSTS_CSR_TIMEOUT	BIT(5)
#define DWC3_GSTS_BUS_ERR_ADDR_VLD	BIT(4)

218
/* Global USB2 PHY Configuration Register */
219 220 221 222 223
#define DWC3_GUSB2PHYCFG_PHYSOFTRST	BIT(31)
#define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS	BIT(30)
#define DWC3_GUSB2PHYCFG_SUSPHY		BIT(6)
#define DWC3_GUSB2PHYCFG_ULPI_UTMI	BIT(4)
#define DWC3_GUSB2PHYCFG_ENBLSLPM	BIT(8)
224 225 226 227 228 229 230 231
#define DWC3_GUSB2PHYCFG_PHYIF(n)	(n << 3)
#define DWC3_GUSB2PHYCFG_PHYIF_MASK	DWC3_GUSB2PHYCFG_PHYIF(1)
#define DWC3_GUSB2PHYCFG_USBTRDTIM(n)	(n << 10)
#define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK	DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
#define USBTRDTIM_UTMI_8_BIT		9
#define USBTRDTIM_UTMI_16_BIT		5
#define UTMI_PHYIF_16_BIT		1
#define UTMI_PHYIF_8_BIT		0
232

233
/* Global USB2 PHY Vendor Control Register */
234 235 236
#define DWC3_GUSB2PHYACC_NEWREGREQ	BIT(25)
#define DWC3_GUSB2PHYACC_BUSY		BIT(23)
#define DWC3_GUSB2PHYACC_WRITE		BIT(22)
237 238 239 240
#define DWC3_GUSB2PHYACC_ADDR(n)	(n << 16)
#define DWC3_GUSB2PHYACC_EXTEND_ADDR(n)	(n << 8)
#define DWC3_GUSB2PHYACC_DATA(n)	(n & 0xff)

241
/* Global USB3 PIPE Control Register */
242 243 244 245 246
#define DWC3_GUSB3PIPECTL_PHYSOFTRST	BIT(31)
#define DWC3_GUSB3PIPECTL_U2SSINP3OK	BIT(29)
#define DWC3_GUSB3PIPECTL_DISRXDETINP3	BIT(28)
#define DWC3_GUSB3PIPECTL_UX_EXIT_PX	BIT(27)
#define DWC3_GUSB3PIPECTL_REQP1P2P3	BIT(24)
H
Huang Rui 已提交
247 248 249
#define DWC3_GUSB3PIPECTL_DEP1P2P3(n)	((n) << 19)
#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK	DWC3_GUSB3PIPECTL_DEP1P2P3(7)
#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN	DWC3_GUSB3PIPECTL_DEP1P2P3(1)
250 251 252 253
#define DWC3_GUSB3PIPECTL_DEPOCHANGE	BIT(18)
#define DWC3_GUSB3PIPECTL_SUSPHY	BIT(17)
#define DWC3_GUSB3PIPECTL_LFPSFILT	BIT(9)
#define DWC3_GUSB3PIPECTL_RX_DETOPOLL	BIT(8)
H
Huang Rui 已提交
254 255
#define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK	DWC3_GUSB3PIPECTL_TX_DEEPH(3)
#define DWC3_GUSB3PIPECTL_TX_DEEPH(n)	((n) << 1)
256

257
/* Global TX Fifo Size Register */
258 259
#define DWC3_GTXFIFOSIZ_TXFDEF(n)	((n) & 0xffff)
#define DWC3_GTXFIFOSIZ_TXFSTADDR(n)	((n) & 0xffff0000)
260

261
/* Global Event Size Registers */
262
#define DWC3_GEVNTSIZ_INTMASK		BIT(31)
263 264
#define DWC3_GEVNTSIZ_SIZE(n)		((n) & 0xffff)

265
/* Global HWPARAMS0 Register */
T
Thinh Nguyen 已提交
266 267 268 269
#define DWC3_GHWPARAMS0_MODE(n)		((n) & 0x3)
#define DWC3_GHWPARAMS0_MODE_GADGET	0
#define DWC3_GHWPARAMS0_MODE_HOST	1
#define DWC3_GHWPARAMS0_MODE_DRD	2
270 271 272 273 274 275
#define DWC3_GHWPARAMS0_MBUS_TYPE(n)	(((n) >> 3) & 0x7)
#define DWC3_GHWPARAMS0_SBUS_TYPE(n)	(((n) >> 6) & 0x3)
#define DWC3_GHWPARAMS0_MDWIDTH(n)	(((n) >> 8) & 0xff)
#define DWC3_GHWPARAMS0_SDWIDTH(n)	(((n) >> 16) & 0xff)
#define DWC3_GHWPARAMS0_AWIDTH(n)	(((n) >> 24) & 0xff)

276
/* Global HWPARAMS1 Register */
277
#define DWC3_GHWPARAMS1_EN_PWROPT(n)	(((n) & (3 << 24)) >> 24)
278 279
#define DWC3_GHWPARAMS1_EN_PWROPT_NO	0
#define DWC3_GHWPARAMS1_EN_PWROPT_CLK	1
280 281 282 283
#define DWC3_GHWPARAMS1_EN_PWROPT_HIB	2
#define DWC3_GHWPARAMS1_PWROPT(n)	((n) << 24)
#define DWC3_GHWPARAMS1_PWROPT_MASK	DWC3_GHWPARAMS1_PWROPT(3)

284 285 286
/* Global HWPARAMS3 Register */
#define DWC3_GHWPARAMS3_SSPHY_IFC(n)		((n) & 3)
#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS		0
287 288
#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1		1
#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2		2 /* DWC_usb31 only */
289 290 291 292 293 294 295 296 297
#define DWC3_GHWPARAMS3_HSPHY_IFC(n)		(((n) & (3 << 2)) >> 2)
#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS		0
#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI		1
#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI		2
#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI	3
#define DWC3_GHWPARAMS3_FSPHY_IFC(n)		(((n) & (3 << 4)) >> 4)
#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS		0
#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA		1

298 299 300
/* Global HWPARAMS4 Register */
#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n)	(((n) & (0x0f << 13)) >> 13)
#define DWC3_MAX_HIBER_SCRATCHBUFS		15
301

302
/* Global HWPARAMS6 Register */
303 304 305 306 307
#define DWC3_GHWPARAMS6_BCSUPPORT		BIT(14)
#define DWC3_GHWPARAMS6_OTG3SUPPORT		BIT(13)
#define DWC3_GHWPARAMS6_ADPSUPPORT		BIT(12)
#define DWC3_GHWPARAMS6_HNPSUPPORT		BIT(11)
#define DWC3_GHWPARAMS6_SRPSUPPORT		BIT(10)
308
#define DWC3_GHWPARAMS6_EN_FPGA			BIT(7)
309

310 311 312 313
/* Global HWPARAMS7 Register */
#define DWC3_GHWPARAMS7_RAM1_DEPTH(n)	((n) & 0xffff)
#define DWC3_GHWPARAMS7_RAM2_DEPTH(n)	(((n) >> 16) & 0xffff)

314
/* Global Frame Length Adjustment Register */
315
#define DWC3_GFLADJ_30MHZ_SDBND_SEL		BIT(7)
316 317
#define DWC3_GFLADJ_30MHZ_MASK			0x3f

318
/* Global User Control Register 2 */
319
#define DWC3_GUCTL2_RST_ACTBITLATER		BIT(14)
320

321 322 323 324 325
/* Device Configuration Register */
#define DWC3_DCFG_DEVADDR(addr)	((addr) << 3)
#define DWC3_DCFG_DEVADDR_MASK	DWC3_DCFG_DEVADDR(0x7f)

#define DWC3_DCFG_SPEED_MASK	(7 << 0)
326
#define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0)  /* DWC_usb31 only */
327 328
#define DWC3_DCFG_SUPERSPEED	(4 << 0)
#define DWC3_DCFG_HIGHSPEED	(0 << 0)
329
#define DWC3_DCFG_FULLSPEED	BIT(0)
330 331
#define DWC3_DCFG_LOWSPEED	(2 << 0)

332
#define DWC3_DCFG_NUMP_SHIFT	17
333
#define DWC3_DCFG_NUMP(n)	(((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
334
#define DWC3_DCFG_NUMP_MASK	(0x1f << DWC3_DCFG_NUMP_SHIFT)
335
#define DWC3_DCFG_LPM_CAP	BIT(22)
336

337
/* Device Control Register */
338 339 340
#define DWC3_DCTL_RUN_STOP	BIT(31)
#define DWC3_DCTL_CSFTRST	BIT(30)
#define DWC3_DCTL_LSFTRST	BIT(29)
341 342

#define DWC3_DCTL_HIRD_THRES_MASK	(0x1f << 24)
343
#define DWC3_DCTL_HIRD_THRES(n)	((n) << 24)
344

345
#define DWC3_DCTL_APPL1RES	BIT(23)
346

347 348 349 350 351 352 353 354 355 356
/* These apply for core versions 1.87a and earlier */
#define DWC3_DCTL_TRGTULST_MASK		(0x0f << 17)
#define DWC3_DCTL_TRGTULST(n)		((n) << 17)
#define DWC3_DCTL_TRGTULST_U2		(DWC3_DCTL_TRGTULST(2))
#define DWC3_DCTL_TRGTULST_U3		(DWC3_DCTL_TRGTULST(3))
#define DWC3_DCTL_TRGTULST_SS_DIS	(DWC3_DCTL_TRGTULST(4))
#define DWC3_DCTL_TRGTULST_RX_DET	(DWC3_DCTL_TRGTULST(5))
#define DWC3_DCTL_TRGTULST_SS_INACT	(DWC3_DCTL_TRGTULST(6))

/* These apply for core versions 1.94a and later */
H
Huang Rui 已提交
357 358
#define DWC3_DCTL_LPM_ERRATA_MASK	DWC3_DCTL_LPM_ERRATA(0xf)
#define DWC3_DCTL_LPM_ERRATA(n)		((n) << 20)
359

360 361 362 363
#define DWC3_DCTL_KEEP_CONNECT		BIT(19)
#define DWC3_DCTL_L1_HIBER_EN		BIT(18)
#define DWC3_DCTL_CRS			BIT(17)
#define DWC3_DCTL_CSS			BIT(16)
H
Huang Rui 已提交
364

365 366 367 368
#define DWC3_DCTL_INITU2ENA		BIT(12)
#define DWC3_DCTL_ACCEPTU2ENA		BIT(11)
#define DWC3_DCTL_INITU1ENA		BIT(10)
#define DWC3_DCTL_ACCEPTU1ENA		BIT(9)
H
Huang Rui 已提交
369
#define DWC3_DCTL_TSTCTRL_MASK		(0xf << 1)
370 371 372 373 374 375 376 377 378 379 380 381 382

#define DWC3_DCTL_ULSTCHNGREQ_MASK	(0x0f << 5)
#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)

#define DWC3_DCTL_ULSTCHNG_NO_ACTION	(DWC3_DCTL_ULSTCHNGREQ(0))
#define DWC3_DCTL_ULSTCHNG_SS_DISABLED	(DWC3_DCTL_ULSTCHNGREQ(4))
#define DWC3_DCTL_ULSTCHNG_RX_DETECT	(DWC3_DCTL_ULSTCHNGREQ(5))
#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE	(DWC3_DCTL_ULSTCHNGREQ(6))
#define DWC3_DCTL_ULSTCHNG_RECOVERY	(DWC3_DCTL_ULSTCHNGREQ(8))
#define DWC3_DCTL_ULSTCHNG_COMPLIANCE	(DWC3_DCTL_ULSTCHNGREQ(10))
#define DWC3_DCTL_ULSTCHNG_LOOPBACK	(DWC3_DCTL_ULSTCHNGREQ(11))

/* Device Event Enable Register */
383 384 385 386 387 388 389 390 391 392 393 394
#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN	BIT(12)
#define DWC3_DEVTEN_EVNTOVERFLOWEN	BIT(11)
#define DWC3_DEVTEN_CMDCMPLTEN		BIT(10)
#define DWC3_DEVTEN_ERRTICERREN		BIT(9)
#define DWC3_DEVTEN_SOFEN		BIT(7)
#define DWC3_DEVTEN_EOPFEN		BIT(6)
#define DWC3_DEVTEN_HIBERNATIONREQEVTEN	BIT(5)
#define DWC3_DEVTEN_WKUPEVTEN		BIT(4)
#define DWC3_DEVTEN_ULSTCNGEN		BIT(3)
#define DWC3_DEVTEN_CONNECTDONEEN	BIT(2)
#define DWC3_DEVTEN_USBRSTEN		BIT(1)
#define DWC3_DEVTEN_DISCONNEVTEN	BIT(0)
395 396

/* Device Status Register */
397
#define DWC3_DSTS_DCNRD			BIT(29)
398 399

/* This applies for core versions 1.87a and earlier */
400
#define DWC3_DSTS_PWRUPREQ		BIT(24)
401 402

/* These apply for core versions 1.94a and later */
403 404
#define DWC3_DSTS_RSS			BIT(25)
#define DWC3_DSTS_SSS			BIT(24)
405

406 407
#define DWC3_DSTS_COREIDLE		BIT(23)
#define DWC3_DSTS_DEVCTRLHLT		BIT(22)
408 409 410 411

#define DWC3_DSTS_USBLNKST_MASK		(0x0f << 18)
#define DWC3_DSTS_USBLNKST(n)		(((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)

412
#define DWC3_DSTS_RXFIFOEMPTY		BIT(17)
413

414
#define DWC3_DSTS_SOFFN_MASK		(0x3fff << 3)
415 416 417 418
#define DWC3_DSTS_SOFFN(n)		(((n) & DWC3_DSTS_SOFFN_MASK) >> 3)

#define DWC3_DSTS_CONNECTSPD		(7 << 0)

419
#define DWC3_DSTS_SUPERSPEED_PLUS	(5 << 0) /* DWC_usb31 only */
420 421
#define DWC3_DSTS_SUPERSPEED		(4 << 0)
#define DWC3_DSTS_HIGHSPEED		(0 << 0)
422
#define DWC3_DSTS_FULLSPEED		BIT(0)
423 424 425 426 427 428
#define DWC3_DSTS_LOWSPEED		(2 << 0)

/* Device Generic Command Register */
#define DWC3_DGCMD_SET_LMP		0x01
#define DWC3_DGCMD_SET_PERIODIC_PAR	0x02
#define DWC3_DGCMD_XMIT_FUNCTION	0x03
429 430 431 432 433

/* These apply for core versions 1.94a and later */
#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO	0x04
#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI	0x05

434 435 436 437 438
#define DWC3_DGCMD_SELECTED_FIFO_FLUSH	0x09
#define DWC3_DGCMD_ALL_FIFO_FLUSH	0x0a
#define DWC3_DGCMD_SET_ENDPOINT_NRDY	0x0c
#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK	0x10

439
#define DWC3_DGCMD_STATUS(n)		(((n) >> 12) & 0x0F)
440 441
#define DWC3_DGCMD_CMDACT		BIT(10)
#define DWC3_DGCMD_CMDIOC		BIT(8)
442 443

/* Device Generic Command Parameter Register */
444
#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT	BIT(0)
445 446
#define DWC3_DGCMDPAR_FIFO_NUM(n)		((n) << 0)
#define DWC3_DGCMDPAR_RX_FIFO			(0 << 5)
447
#define DWC3_DGCMDPAR_TX_FIFO			BIT(5)
448
#define DWC3_DGCMDPAR_LOOPBACK_DIS		(0 << 0)
449
#define DWC3_DGCMDPAR_LOOPBACK_ENA		BIT(0)
450

451 452
/* Device Endpoint Command Register */
#define DWC3_DEPCMD_PARAM_SHIFT		16
453
#define DWC3_DEPCMD_PARAM(x)		((x) << DWC3_DEPCMD_PARAM_SHIFT)
F
Felipe Balbi 已提交
454
#define DWC3_DEPCMD_GET_RSC_IDX(x)	(((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
455
#define DWC3_DEPCMD_STATUS(x)		(((x) >> 12) & 0x0F)
456 457 458 459
#define DWC3_DEPCMD_HIPRI_FORCERM	BIT(11)
#define DWC3_DEPCMD_CLEARPENDIN		BIT(11)
#define DWC3_DEPCMD_CMDACT		BIT(10)
#define DWC3_DEPCMD_CMDIOC		BIT(8)
460 461 462 463 464 465 466

#define DWC3_DEPCMD_DEPSTARTCFG		(0x09 << 0)
#define DWC3_DEPCMD_ENDTRANSFER		(0x08 << 0)
#define DWC3_DEPCMD_UPDATETRANSFER	(0x07 << 0)
#define DWC3_DEPCMD_STARTTRANSFER	(0x06 << 0)
#define DWC3_DEPCMD_CLEARSTALL		(0x05 << 0)
#define DWC3_DEPCMD_SETSTALL		(0x04 << 0)
467
/* This applies for core versions 1.90a and earlier */
468
#define DWC3_DEPCMD_GETSEQNUMBER	(0x03 << 0)
469 470
/* This applies for core versions 1.94a and later */
#define DWC3_DEPCMD_GETEPSTATE		(0x03 << 0)
471 472 473
#define DWC3_DEPCMD_SETTRANSFRESOURCE	(0x02 << 0)
#define DWC3_DEPCMD_SETEPCONFIG		(0x01 << 0)

474 475
#define DWC3_DEPCMD_CMD(x)		((x) & 0xf)

476
/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
477
#define DWC3_DALEPENA_EP(n)		BIT(n)
478 479 480 481 482 483

#define DWC3_DEPCMD_TYPE_CONTROL	0
#define DWC3_DEPCMD_TYPE_ISOC		1
#define DWC3_DEPCMD_TYPE_BULK		2
#define DWC3_DEPCMD_TYPE_INTR		3

484 485 486 487 488
#define DWC3_DEV_IMOD_COUNT_SHIFT	16
#define DWC3_DEV_IMOD_COUNT_MASK	(0xffff << 16)
#define DWC3_DEV_IMOD_INTERVAL_SHIFT	0
#define DWC3_DEV_IMOD_INTERVAL_MASK	(0xffff << 0)

489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
/* OTG Configuration Register */
#define DWC3_OCFG_DISPWRCUTTOFF		BIT(5)
#define DWC3_OCFG_HIBDISMASK		BIT(4)
#define DWC3_OCFG_SFTRSTMASK		BIT(3)
#define DWC3_OCFG_OTGVERSION		BIT(2)
#define DWC3_OCFG_HNPCAP		BIT(1)
#define DWC3_OCFG_SRPCAP		BIT(0)

/* OTG CTL Register */
#define DWC3_OCTL_OTG3GOERR		BIT(7)
#define DWC3_OCTL_PERIMODE		BIT(6)
#define DWC3_OCTL_PRTPWRCTL		BIT(5)
#define DWC3_OCTL_HNPREQ		BIT(4)
#define DWC3_OCTL_SESREQ		BIT(3)
#define DWC3_OCTL_TERMSELIDPULSE	BIT(2)
#define DWC3_OCTL_DEVSETHNPEN		BIT(1)
#define DWC3_OCTL_HSTSETHNPEN		BIT(0)

/* OTG Event Register */
#define DWC3_OEVT_DEVICEMODE		BIT(31)
#define DWC3_OEVT_XHCIRUNSTPSET		BIT(27)
#define DWC3_OEVT_DEVRUNSTPSET		BIT(26)
#define DWC3_OEVT_HIBENTRY		BIT(25)
#define DWC3_OEVT_CONIDSTSCHNG		BIT(24)
#define DWC3_OEVT_HRRCONFNOTIF		BIT(23)
#define DWC3_OEVT_HRRINITNOTIF		BIT(22)
#define DWC3_OEVT_ADEVIDLE		BIT(21)
#define DWC3_OEVT_ADEVBHOSTEND		BIT(20)
#define DWC3_OEVT_ADEVHOST		BIT(19)
#define DWC3_OEVT_ADEVHNPCHNG		BIT(18)
#define DWC3_OEVT_ADEVSRPDET		BIT(17)
#define DWC3_OEVT_ADEVSESSENDDET	BIT(16)
#define DWC3_OEVT_BDEVBHOSTEND		BIT(11)
#define DWC3_OEVT_BDEVHNPCHNG		BIT(10)
#define DWC3_OEVT_BDEVSESSVLDDET	BIT(9)
#define DWC3_OEVT_BDEVVBUSCHNG		BIT(8)
#define DWC3_OEVT_BSESSVLD		BIT(3)
#define DWC3_OEVT_HSTNEGSTS		BIT(2)
#define DWC3_OEVT_SESREQSTS		BIT(1)
#define DWC3_OEVT_ERROR			BIT(0)

/* OTG Event Enable Register */
#define DWC3_OEVTEN_XHCIRUNSTPSETEN	BIT(27)
#define DWC3_OEVTEN_DEVRUNSTPSETEN	BIT(26)
#define DWC3_OEVTEN_HIBENTRYEN		BIT(25)
#define DWC3_OEVTEN_CONIDSTSCHNGEN	BIT(24)
#define DWC3_OEVTEN_HRRCONFNOTIFEN	BIT(23)
#define DWC3_OEVTEN_HRRINITNOTIFEN	BIT(22)
#define DWC3_OEVTEN_ADEVIDLEEN		BIT(21)
#define DWC3_OEVTEN_ADEVBHOSTENDEN	BIT(20)
#define DWC3_OEVTEN_ADEVHOSTEN		BIT(19)
#define DWC3_OEVTEN_ADEVHNPCHNGEN	BIT(18)
#define DWC3_OEVTEN_ADEVSRPDETEN	BIT(17)
#define DWC3_OEVTEN_ADEVSESSENDDETEN	BIT(16)
#define DWC3_OEVTEN_BDEVBHOSTENDEN	BIT(11)
#define DWC3_OEVTEN_BDEVHNPCHNGEN	BIT(10)
#define DWC3_OEVTEN_BDEVSESSVLDDETEN	BIT(9)
#define DWC3_OEVTEN_BDEVVBUSCHNGEN	BIT(8)

/* OTG Status Register */
#define DWC3_OSTS_DEVRUNSTP		BIT(13)
#define DWC3_OSTS_XHCIRUNSTP		BIT(12)
#define DWC3_OSTS_PERIPHERALSTATE	BIT(4)
#define DWC3_OSTS_XHCIPRTPOWER		BIT(3)
#define DWC3_OSTS_BSESVLD		BIT(2)
#define DWC3_OSTS_VBUSVLD		BIT(1)
#define DWC3_OSTS_CONIDSTS		BIT(0)

557 558
/* Structures */

559
struct dwc3_trb;
560 561 562 563

/**
 * struct dwc3_event_buffer - Software event buffer representation
 * @buf: _THE_ buffer
564
 * @cache: The buffer cache used in the threaded interrupt
565
 * @length: size of this buffer
566
 * @lpos: event offset
567
 * @count: cache of last read event count register
568
 * @flags: flags related to this event buffer
569 570 571 572 573
 * @dma: dma_addr_t
 * @dwc: pointer to DWC controller
 */
struct dwc3_event_buffer {
	void			*buf;
574
	void			*cache;
575 576
	unsigned		length;
	unsigned int		lpos;
577
	unsigned int		count;
578 579 580
	unsigned int		flags;

#define DWC3_EVENT_PENDING	BIT(0)
581 582 583 584 585 586

	dma_addr_t		dma;

	struct dwc3		*dwc;
};

587 588
#define DWC3_EP_FLAG_STALLED	BIT(0)
#define DWC3_EP_FLAG_WEDGED	BIT(1)
589 590 591 592

#define DWC3_EP_DIRECTION_TX	true
#define DWC3_EP_DIRECTION_RX	false

593
#define DWC3_TRB_NUM		256
594 595 596 597

/**
 * struct dwc3_ep - device side endpoint representation
 * @endpoint: usb endpoint
598 599
 * @pending_list: list of pending requests for this endpoint
 * @started_list: list of started requests on this endpoint
600
 * @wait_end_transfer: wait_queue_head_t for waiting on End Transfer complete
601
 * @lock: spinlock for endpoint request queue traversal
602
 * @regs: pointer to first endpoint register
603 604
 * @trb_pool: array of transaction buffers
 * @trb_pool_dma: dma address of @trb_pool
605 606
 * @trb_enqueue: enqueue 'pointer' into TRB array
 * @trb_dequeue: dequeue 'pointer' into TRB array
607
 * @dwc: pointer to DWC controller
608
 * @saved_state: ep state saved during hibernation
609 610 611
 * @flags: endpoint flags (wedged, stalled, ...)
 * @number: endpoint number (1 - 15)
 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
612
 * @resource_index: Resource transfer index
613
 * @frame_number: set to the frame number we want this transfer to start (ISOC)
614
 * @interval: the interval on which the ISOC transfer is started
615 616
 * @allocated_requests: number of requests allocated
 * @queued_requests: number of requests queued for transfer
617 618
 * @name: a human readable name e.g. ep1out-bulk
 * @direction: true for TX, false for RX
619
 * @stream_capable: true when streams are enabled
620 621 622
 */
struct dwc3_ep {
	struct usb_ep		endpoint;
623 624
	struct list_head	pending_list;
	struct list_head	started_list;
625

626 627
	wait_queue_head_t	wait_end_transfer;

628
	spinlock_t		lock;
629 630
	void __iomem		*regs;

631
	struct dwc3_trb		*trb_pool;
632 633 634
	dma_addr_t		trb_pool_dma;
	struct dwc3		*dwc;

635
	u32			saved_state;
636
	unsigned		flags;
637 638 639 640 641 642 643 644
#define DWC3_EP_ENABLED		BIT(0)
#define DWC3_EP_STALL		BIT(1)
#define DWC3_EP_WEDGE		BIT(2)
#define DWC3_EP_BUSY		BIT(4)
#define DWC3_EP_PENDING_REQUEST	BIT(5)
#define DWC3_EP_MISSED_ISOC	BIT(6)
#define DWC3_EP_END_TRANSFER_PENDING	BIT(7)
#define DWC3_EP_TRANSFER_STARTED BIT(8)
645

646
	/* This last one is specific to EP0 */
647
#define DWC3_EP0_DIR_IN		BIT(31)
648

649 650 651 652 653 654 655 656 657 658 659 660
	/*
	 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
	 * use a u8 type here. If anybody decides to increase number of TRBs to
	 * anything larger than 256 - I can't see why people would want to do
	 * this though - then this type needs to be changed.
	 *
	 * By using u8 types we ensure that our % operator when incrementing
	 * enqueue and dequeue get optimized away by the compiler.
	 */
	u8			trb_enqueue;
	u8			trb_dequeue;

661 662
	u8			number;
	u8			type;
663
	u8			resource_index;
664 665
	u32			allocated_requests;
	u32			queued_requests;
666
	u32			frame_number;
667 668 669 670 671
	u32			interval;

	char			name[20];

	unsigned		direction:1;
672
	unsigned		stream_capable:1;
673 674 675 676 677 678 679 680
};

enum dwc3_phy {
	DWC3_PHY_UNKNOWN = 0,
	DWC3_PHY_USB3,
	DWC3_PHY_USB2,
};

681 682 683 684 685 686 687
enum dwc3_ep0_next {
	DWC3_EP0_UNKNOWN = 0,
	DWC3_EP0_COMPLETE,
	DWC3_EP0_NRDY_DATA,
	DWC3_EP0_NRDY_STATUS,
};

688 689
enum dwc3_ep0_state {
	EP0_UNCONNECTED		= 0,
690 691 692
	EP0_SETUP_PHASE,
	EP0_DATA_PHASE,
	EP0_STATUS_PHASE,
693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708
};

enum dwc3_link_state {
	/* In SuperSpeed */
	DWC3_LINK_STATE_U0		= 0x00, /* in HS, means ON */
	DWC3_LINK_STATE_U1		= 0x01,
	DWC3_LINK_STATE_U2		= 0x02, /* in HS, means SLEEP */
	DWC3_LINK_STATE_U3		= 0x03, /* in HS, means SUSPEND */
	DWC3_LINK_STATE_SS_DIS		= 0x04,
	DWC3_LINK_STATE_RX_DET		= 0x05, /* in HS, means Early Suspend */
	DWC3_LINK_STATE_SS_INACT	= 0x06,
	DWC3_LINK_STATE_POLL		= 0x07,
	DWC3_LINK_STATE_RECOV		= 0x08,
	DWC3_LINK_STATE_HRESET		= 0x09,
	DWC3_LINK_STATE_CMPLY		= 0x0a,
	DWC3_LINK_STATE_LPBK		= 0x0b,
709 710
	DWC3_LINK_STATE_RESET		= 0x0e,
	DWC3_LINK_STATE_RESUME		= 0x0f,
711 712 713
	DWC3_LINK_STATE_MASK		= 0x0f,
};

714 715 716 717
/* TRB Length, PCM and Status */
#define DWC3_TRB_SIZE_MASK	(0x00ffffff)
#define DWC3_TRB_SIZE_LENGTH(n)	((n) & DWC3_TRB_SIZE_MASK)
#define DWC3_TRB_SIZE_PCM1(n)	(((n) & 0x03) << 24)
718
#define DWC3_TRB_SIZE_TRBSTS(n)	(((n) & (0x0f << 28)) >> 28)
719 720 721 722

#define DWC3_TRBSTS_OK			0
#define DWC3_TRBSTS_MISSED_ISOC		1
#define DWC3_TRBSTS_SETUP_PENDING	2
723
#define DWC3_TRB_STS_XFER_IN_PROG	4
724 725

/* TRB Control */
726 727 728 729
#define DWC3_TRB_CTRL_HWO		BIT(0)
#define DWC3_TRB_CTRL_LST		BIT(1)
#define DWC3_TRB_CTRL_CHN		BIT(2)
#define DWC3_TRB_CTRL_CSP		BIT(3)
730
#define DWC3_TRB_CTRL_TRBCTL(n)		(((n) & 0x3f) << 4)
731 732
#define DWC3_TRB_CTRL_ISP_IMI		BIT(10)
#define DWC3_TRB_CTRL_IOC		BIT(11)
733 734
#define DWC3_TRB_CTRL_SID_SOFN(n)	(((n) & 0xffff) << 14)

735
#define DWC3_TRBCTL_TYPE(n)		((n) & (0x3f << 4))
736 737 738 739 740 741 742 743
#define DWC3_TRBCTL_NORMAL		DWC3_TRB_CTRL_TRBCTL(1)
#define DWC3_TRBCTL_CONTROL_SETUP	DWC3_TRB_CTRL_TRBCTL(2)
#define DWC3_TRBCTL_CONTROL_STATUS2	DWC3_TRB_CTRL_TRBCTL(3)
#define DWC3_TRBCTL_CONTROL_STATUS3	DWC3_TRB_CTRL_TRBCTL(4)
#define DWC3_TRBCTL_CONTROL_DATA	DWC3_TRB_CTRL_TRBCTL(5)
#define DWC3_TRBCTL_ISOCHRONOUS_FIRST	DWC3_TRB_CTRL_TRBCTL(6)
#define DWC3_TRBCTL_ISOCHRONOUS		DWC3_TRB_CTRL_TRBCTL(7)
#define DWC3_TRBCTL_LINK_TRB		DWC3_TRB_CTRL_TRBCTL(8)
744 745

/**
746
 * struct dwc3_trb - transfer request block (hw format)
747 748 749
 * @bpl: DW0-3
 * @bph: DW4-7
 * @size: DW8-B
F
Felipe Balbi 已提交
750
 * @ctrl: DWC-F
751
 */
752 753 754 755 756
struct dwc3_trb {
	u32		bpl;
	u32		bph;
	u32		size;
	u32		ctrl;
757 758
} __packed;

F
Felipe Balbi 已提交
759
/**
F
Felipe Balbi 已提交
760 761 762 763 764 765 766 767 768 769
 * struct dwc3_hwparams - copy of HWPARAMS registers
 * @hwparams0: GHWPARAMS0
 * @hwparams1: GHWPARAMS1
 * @hwparams2: GHWPARAMS2
 * @hwparams3: GHWPARAMS3
 * @hwparams4: GHWPARAMS4
 * @hwparams5: GHWPARAMS5
 * @hwparams6: GHWPARAMS6
 * @hwparams7: GHWPARAMS7
 * @hwparams8: GHWPARAMS8
F
Felipe Balbi 已提交
770 771 772 773 774 775 776 777 778 779 780 781 782
 */
struct dwc3_hwparams {
	u32	hwparams0;
	u32	hwparams1;
	u32	hwparams2;
	u32	hwparams3;
	u32	hwparams4;
	u32	hwparams5;
	u32	hwparams6;
	u32	hwparams7;
	u32	hwparams8;
};

783 784 785
/* HWPARAMS0 */
#define DWC3_MODE(n)		((n) & 0x7)

786 787
#define DWC3_MDWIDTH(n)		(((n) & 0xff00) >> 8)

788
/* HWPARAMS1 */
789 790
#define DWC3_NUM_INT(n)		(((n) & (0x3f << 15)) >> 15)

791 792 793 794 795 796 797 798
/* HWPARAMS3 */
#define DWC3_NUM_IN_EPS_MASK	(0x1f << 18)
#define DWC3_NUM_EPS_MASK	(0x3f << 12)
#define DWC3_NUM_EPS(p)		(((p)->hwparams3 &		\
			(DWC3_NUM_EPS_MASK)) >> 12)
#define DWC3_NUM_IN_EPS(p)	(((p)->hwparams3 &		\
			(DWC3_NUM_IN_EPS_MASK)) >> 18)

799 800
/* HWPARAMS7 */
#define DWC3_RAM1_DEPTH(n)	((n) & 0xffff)
801

802 803 804 805 806
/**
 * struct dwc3_request - representation of a transfer request
 * @request: struct usb_request to be transferred
 * @list: a list_head used for request queueing
 * @dep: struct dwc3_ep owning this request
807 808
 * @sg: pointer to first incomplete sg
 * @num_pending_sgs: counter to pending sgs
809
 * @remaining: amount of data remaining
810 811 812
 * @epnum: endpoint number to which this request refers
 * @trb: pointer to struct dwc3_trb
 * @trb_dma: DMA address of @trb
813
 * @unaligned: true for OUT endpoints with length not divisible by maxp
814 815
 * @direction: IN or OUT direction flag
 * @mapped: true when request has been dma-mapped
F
Felipe Balbi 已提交
816 817
 * @started: request is started
 * @zero: wants a ZLP
818
 */
819 820 821 822
struct dwc3_request {
	struct usb_request	request;
	struct list_head	list;
	struct dwc3_ep		*dep;
823
	struct scatterlist	*sg;
824

825
	unsigned		num_pending_sgs;
826
	unsigned		remaining;
827
	u8			epnum;
828
	struct dwc3_trb		*trb;
829 830
	dma_addr_t		trb_dma;

831
	unsigned		unaligned:1;
832 833
	unsigned		direction:1;
	unsigned		mapped:1;
834
	unsigned		started:1;
F
Felipe Balbi 已提交
835
	unsigned		zero:1;
836 837
};

838 839 840 841 842 843 844 845
/*
 * struct dwc3_scratchpad_array - hibernation scratchpad array
 * (format defined by hw)
 */
struct dwc3_scratchpad_array {
	__le64	dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
};

846 847
/**
 * struct dwc3 - representation of our controller
F
Felipe Balbi 已提交
848
 * @drd_work: workqueue used for role swapping
849
 * @ep0_trb: trb which is used for the ctrl_req
F
Felipe Balbi 已提交
850 851
 * @bounce: address of bounce buffer
 * @scratchbuf: address of scratch buffer
852
 * @setup_buf: used while precessing STD USB requests
F
Felipe Balbi 已提交
853 854
 * @ep0_trb_addr: dma address of @ep0_trb
 * @bounce_addr: dma address of @bounce
855
 * @ep0_usb_req: dummy req used while handling STD USB requests
856
 * @scratch_addr: dma address of scratchbuf
857
 * @ep0_in_setup: one control transfer is completed and enter setup phase
858 859
 * @lock: for synchronizing
 * @dev: pointer to our struct device
F
Felipe Balbi 已提交
860
 * @sysdev: pointer to the DMA-capable device
F
Felipe Balbi 已提交
861
 * @xhci: pointer to our xHCI child
F
Felipe Balbi 已提交
862 863 864
 * @xhci_resources: struct resources for our @xhci child
 * @ev_buf: struct dwc3_event_buffer pointer
 * @eps: endpoint array
865 866 867 868
 * @gadget: device side representation of the peripheral controller
 * @gadget_driver: pointer to the gadget driver
 * @regs: base address for our registers
 * @regs_size: address space size
869
 * @fladj: frame length adjustment
870
 * @irq_gadget: peripheral controller's IRQ number
871 872 873 874
 * @otg_irq: IRQ number for OTG IRQs
 * @current_otg_role: current role of operation while using the OTG block
 * @desired_otg_role: desired role of operation while using the OTG block
 * @otg_restart_host: flag that OTG controller needs to restart host
875
 * @nr_scratch: number of scratch buffers
876
 * @u1u2: only used on revisions <1.83a for workaround
877
 * @maximum_speed: maximum speed requested (mainly for testing purposes)
878
 * @revision: revision register contents
879
 * @dr_mode: requested mode of operation
880
 * @current_dr_role: current role of operation when in dual-role mode
881
 * @desired_dr_role: desired role of operation when in dual-role mode
R
Roger Quadros 已提交
882 883
 * @edev: extcon handle
 * @edev_nb: extcon notifier
884 885 886
 * @hsphy_mode: UTMI phy mode, one of following:
 *		- USBPHY_INTERFACE_MODE_UTMI
 *		- USBPHY_INTERFACE_MODE_UTMIW
F
Felipe Balbi 已提交
887 888
 * @usb2_phy: pointer to USB2 PHY
 * @usb3_phy: pointer to USB3 PHY
889 890
 * @usb2_generic_phy: pointer to USB2 PHY
 * @usb3_generic_phy: pointer to USB3 PHY
891
 * @phys_ready: flag to indicate that PHYs are ready
892
 * @ulpi: pointer to ulpi interface
893
 * @ulpi_ready: flag to indicate that ULPI is initialized
894 895 896 897
 * @u2sel: parameter from Set SEL request.
 * @u2pel: parameter from Set SEL request.
 * @u1sel: parameter from Set SEL request.
 * @u1pel: parameter from Set SEL request.
898
 * @num_eps: number of endpoints
899
 * @ep0_next_event: hold the next expected event
900 901 902
 * @ep0state: state of endpoint zero
 * @link_state: link state
 * @speed: device speed (super, high, full, low)
F
Felipe Balbi 已提交
903
 * @hwparams: copy of hwparams registers
904
 * @root: debugfs root folder pointer
F
Felipe Balbi 已提交
905 906 907
 * @regset: debugfs pointer to regdump file
 * @test_mode: true when we're entering a USB test mode
 * @test_mode_nr: test feature selector
H
Huang Rui 已提交
908
 * @lpm_nyet_threshold: LPM NYET response threshold
909
 * @hird_threshold: HIRD threshold
910
 * @hsphy_interface: "utmi" or "ulpi"
F
Felipe Balbi 已提交
911
 * @connected: true when we're connected to a host, false otherwise
F
Felipe Balbi 已提交
912 913 914
 * @delayed_status: true when gadget driver asks for delayed status
 * @ep0_bounced: true when we used bounce buffer
 * @ep0_expect_in: true when we expect a DATA IN transfer
915
 * @has_hibernation: true when dwc3 was configured with Hibernation
916
 * @sysdev_is_parent: true when dwc3 device has a parent driver
H
Huang Rui 已提交
917 918
 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
 *			there's now way for software to detect this in runtime.
919 920 921
 * @is_utmi_l1_suspend: the core asserts output signal
 * 	0	- utmi_sleep_n
 * 	1	- utmi_l1_suspend_n
922
 * @is_fpga: true when we are using the FPGA board
F
Felipe Balbi 已提交
923
 * @pending_events: true when we have pending IRQs to be handled
F
Felipe Balbi 已提交
924 925 926
 * @pullups_connected: true when Run/Stop bit is set
 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
 * @three_stage_setup: set if we perform a three phase setup
927
 * @usb3_lpm_capable: set if hadrware supports Link Power Management
H
Huang Rui 已提交
928
 * @disable_scramble_quirk: set if we enable the disable scramble quirk
H
Huang Rui 已提交
929
 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
930
 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
H
Huang Rui 已提交
931
 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
H
Huang Rui 已提交
932
 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
933
 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
H
Huang Rui 已提交
934
 * @lfps_filter_quirk: set if we enable LFPS filter quirk
935
 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
936
 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
937
 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
J
John Youn 已提交
938 939
 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
 *                      disabling the suspend signal to the PHY.
F
Felipe Balbi 已提交
940
 * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3
941 942 943
 * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
 *			in GUSB2PHYCFG, specify that USB2 PHY doesn't
 *			provide a free-running PHY clock.
944 945
 * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
 *			change quirk.
946 947
 * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate
 *			check during HS transmit.
H
Huang Rui 已提交
948 949 950 951 952 953
 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
 * @tx_de_emphasis: Tx de-emphasis value
 * 	0	- -6dB de-emphasis
 * 	1	- -3.5dB de-emphasis
 * 	2	- No de-emphasis
 * 	3	- Reserved
954
 * @dis_metastability_quirk: set to disable metastability quirk.
955 956
 * @imod_interval: set the interrupt moderation interval in 250ns
 *                 increments or 0 to disable.
957 958
 */
struct dwc3 {
959
	struct work_struct	drd_work;
960
	struct dwc3_trb		*ep0_trb;
961
	void			*bounce;
962
	void			*scratchbuf;
963 964
	u8			*setup_buf;
	dma_addr_t		ep0_trb_addr;
965
	dma_addr_t		bounce_addr;
966
	dma_addr_t		scratch_addr;
967
	struct dwc3_request	ep0_usb_req;
968
	struct completion	ep0_in_setup;
969

970 971
	/* device lock */
	spinlock_t		lock;
972

973
	struct device		*dev;
974
	struct device		*sysdev;
975

F
Felipe Balbi 已提交
976
	struct platform_device	*xhci;
977
	struct resource		xhci_resources[DWC3_XHCI_RESOURCES_NUM];
F
Felipe Balbi 已提交
978

F
Felipe Balbi 已提交
979
	struct dwc3_event_buffer *ev_buf;
980 981 982 983 984
	struct dwc3_ep		*eps[DWC3_ENDPOINTS_NUM];

	struct usb_gadget	gadget;
	struct usb_gadget_driver *gadget_driver;

F
Felipe Balbi 已提交
985 986 987
	struct usb_phy		*usb2_phy;
	struct usb_phy		*usb3_phy;

988 989 990
	struct phy		*usb2_generic_phy;
	struct phy		*usb3_generic_phy;

991 992
	bool			phys_ready;

993
	struct ulpi		*ulpi;
994
	bool			ulpi_ready;
995

996 997 998
	void __iomem		*regs;
	size_t			regs_size;

999
	enum usb_dr_mode	dr_mode;
1000
	u32			current_dr_role;
1001
	u32			desired_dr_role;
R
Roger Quadros 已提交
1002 1003
	struct extcon_dev	*edev;
	struct notifier_block	edev_nb;
1004
	enum usb_phy_interface	hsphy_mode;
1005

1006
	u32			fladj;
1007
	u32			irq_gadget;
1008 1009 1010 1011
	u32			otg_irq;
	u32			current_otg_role;
	u32			desired_otg_role;
	bool			otg_restart_host;
1012
	u32			nr_scratch;
1013
	u32			u1u2;
1014
	u32			maximum_speed;
J
John Youn 已提交
1015 1016 1017 1018 1019 1020 1021 1022

	/*
	 * All 3.1 IP version constants are greater than the 3.0 IP
	 * version constants. This works for most version checks in
	 * dwc3. However, in the future, this may not apply as
	 * features may be developed on newer versions of the 3.0 IP
	 * that are not in the 3.1 IP.
	 */
1023 1024 1025 1026 1027 1028 1029
	u32			revision;

#define DWC3_REVISION_173A	0x5533173a
#define DWC3_REVISION_175A	0x5533175a
#define DWC3_REVISION_180A	0x5533180a
#define DWC3_REVISION_183A	0x5533183a
#define DWC3_REVISION_185A	0x5533185a
1030
#define DWC3_REVISION_187A	0x5533187a
1031 1032
#define DWC3_REVISION_188A	0x5533188a
#define DWC3_REVISION_190A	0x5533190a
1033
#define DWC3_REVISION_194A	0x5533194a
1034 1035 1036 1037
#define DWC3_REVISION_200A	0x5533200a
#define DWC3_REVISION_202A	0x5533202a
#define DWC3_REVISION_210A	0x5533210a
#define DWC3_REVISION_220A	0x5533220a
1038 1039 1040
#define DWC3_REVISION_230A	0x5533230a
#define DWC3_REVISION_240A	0x5533240a
#define DWC3_REVISION_250A	0x5533250a
F
Felipe Balbi 已提交
1041 1042 1043
#define DWC3_REVISION_260A	0x5533260a
#define DWC3_REVISION_270A	0x5533270a
#define DWC3_REVISION_280A	0x5533280a
1044
#define DWC3_REVISION_290A	0x5533290a
1045 1046
#define DWC3_REVISION_300A	0x5533300a
#define DWC3_REVISION_310A	0x5533310a
1047

J
John Youn 已提交
1048 1049 1050 1051 1052
/*
 * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
 * just so dwc31 revisions are always larger than dwc3.
 */
#define DWC3_REVISION_IS_DWC31		0x80000000
1053
#define DWC3_USB31_REVISION_110A	(0x3131302a | DWC3_REVISION_IS_DWC31)
1054
#define DWC3_USB31_REVISION_120A	(0x3132302a | DWC3_REVISION_IS_DWC31)
J
John Youn 已提交
1055

1056
	enum dwc3_ep0_next	ep0_next_event;
1057 1058 1059
	enum dwc3_ep0_state	ep0state;
	enum dwc3_link_state	link_state;

1060 1061 1062 1063 1064
	u16			u2sel;
	u16			u2pel;
	u8			u1sel;
	u8			u1pel;

1065
	u8			speed;
1066

1067
	u8			num_eps;
1068

F
Felipe Balbi 已提交
1069
	struct dwc3_hwparams	hwparams;
1070
	struct dentry		*root;
1071
	struct debugfs_regset32	*regset;
1072 1073 1074

	u8			test_mode;
	u8			test_mode_nr;
H
Huang Rui 已提交
1075
	u8			lpm_nyet_threshold;
1076
	u8			hird_threshold;
F
Felipe Balbi 已提交
1077

1078 1079
	const char		*hsphy_interface;

F
Felipe Balbi 已提交
1080
	unsigned		connected:1;
F
Felipe Balbi 已提交
1081 1082 1083
	unsigned		delayed_status:1;
	unsigned		ep0_bounced:1;
	unsigned		ep0_expect_in:1;
1084
	unsigned		has_hibernation:1;
1085
	unsigned		sysdev_is_parent:1;
H
Huang Rui 已提交
1086
	unsigned		has_lpm_erratum:1;
1087
	unsigned		is_utmi_l1_suspend:1;
1088
	unsigned		is_fpga:1;
F
Felipe Balbi 已提交
1089
	unsigned		pending_events:1;
F
Felipe Balbi 已提交
1090 1091 1092
	unsigned		pullups_connected:1;
	unsigned		setup_packet_pending:1;
	unsigned		three_stage_setup:1;
1093
	unsigned		usb3_lpm_capable:1;
H
Huang Rui 已提交
1094 1095

	unsigned		disable_scramble_quirk:1;
H
Huang Rui 已提交
1096
	unsigned		u2exit_lfps_quirk:1;
1097
	unsigned		u2ss_inp3_quirk:1;
H
Huang Rui 已提交
1098
	unsigned		req_p1p2p3_quirk:1;
H
Huang Rui 已提交
1099
	unsigned                del_p1p2p3_quirk:1;
1100
	unsigned		del_phy_power_chg_quirk:1;
H
Huang Rui 已提交
1101
	unsigned		lfps_filter_quirk:1;
1102
	unsigned		rx_detect_poll_quirk:1;
1103
	unsigned		dis_u3_susphy_quirk:1;
1104
	unsigned		dis_u2_susphy_quirk:1;
J
John Youn 已提交
1105
	unsigned		dis_enblslpm_quirk:1;
1106
	unsigned		dis_rxdet_inp3_quirk:1;
1107
	unsigned		dis_u2_freeclk_exists_quirk:1;
1108
	unsigned		dis_del_phy_power_chg_quirk:1;
1109
	unsigned		dis_tx_ipgap_linecheck_quirk:1;
H
Huang Rui 已提交
1110 1111 1112

	unsigned		tx_de_emphasis_quirk:1;
	unsigned		tx_de_emphasis:2;
1113

1114 1115
	unsigned		dis_metastability_quirk:1;

1116
	u16			imod_interval;
1117 1118
};

1119
#define work_to_dwc(w)		(container_of((w), struct dwc3, drd_work))
1120 1121 1122 1123 1124

/* -------------------------------------------------------------------------- */

struct dwc3_event_type {
	u32	is_devspec:1;
1125 1126
	u32	type:7;
	u32	reserved8_31:24;
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
} __packed;

#define DWC3_DEPEVT_XFERCOMPLETE	0x01
#define DWC3_DEPEVT_XFERINPROGRESS	0x02
#define DWC3_DEPEVT_XFERNOTREADY	0x03
#define DWC3_DEPEVT_RXTXFIFOEVT		0x04
#define DWC3_DEPEVT_STREAMEVT		0x06
#define DWC3_DEPEVT_EPCMDCMPLT		0x07

/**
 * struct dwc3_event_depvt - Device Endpoint Events
 * @one_bit: indicates this is an endpoint event (not used)
 * @endpoint_number: number of the endpoint
 * @endpoint_event: The event we have:
 *	0x00	- Reserved
 *	0x01	- XferComplete
 *	0x02	- XferInProgress
 *	0x03	- XferNotReady
 *	0x04	- RxTxFifoEvt (IN->Underrun, OUT->Overrun)
 *	0x05	- Reserved
 *	0x06	- StreamEvt
 *	0x07	- EPCmdCmplt
 * @reserved11_10: Reserved, don't use.
 * @status: Indicates the status of the event. Refer to databook for
 *	more information.
 * @parameters: Parameters of the current event. Refer to databook for
 *	more information.
 */
struct dwc3_event_depevt {
	u32	one_bit:1;
	u32	endpoint_number:5;
	u32	endpoint_event:4;
	u32	reserved11_10:2;
	u32	status:4;
1161 1162

/* Within XferNotReady */
1163
#define DEPEVT_STATUS_TRANSFER_ACTIVE	BIT(3)
1164 1165

/* Within XferComplete */
1166 1167 1168 1169
#define DEPEVT_STATUS_BUSERR	BIT(0)
#define DEPEVT_STATUS_SHORT	BIT(1)
#define DEPEVT_STATUS_IOC	BIT(2)
#define DEPEVT_STATUS_LST	BIT(3)
1170

1171 1172 1173 1174
/* Stream event only */
#define DEPEVT_STREAMEVT_FOUND		1
#define DEPEVT_STREAMEVT_NOTFOUND	2

1175 1176 1177
/* Control-only Status */
#define DEPEVT_STATUS_CONTROL_DATA	1
#define DEPEVT_STATUS_CONTROL_STATUS	2
1178
#define DEPEVT_STATUS_CONTROL_PHASE(n)	((n) & 3)
1179

1180 1181 1182 1183
/* In response to Start Transfer */
#define DEPEVT_TRANSFER_NO_RESOURCE	1
#define DEPEVT_TRANSFER_BUS_EXPIRY	2

1184
	u32	parameters:16;
1185 1186 1187

/* For Command Complete Events */
#define DEPEVT_PARAMETER_CMD(n)	(((n) & (0xf << 8)) >> 8)
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
} __packed;

/**
 * struct dwc3_event_devt - Device Events
 * @one_bit: indicates this is a non-endpoint event (not used)
 * @device_event: indicates it's a device event. Should read as 0x00
 * @type: indicates the type of device event.
 *	0	- DisconnEvt
 *	1	- USBRst
 *	2	- ConnectDone
 *	3	- ULStChng
 *	4	- WkUpEvt
 *	5	- Reserved
 *	6	- EOPF
 *	7	- SOF
 *	8	- Reserved
 *	9	- ErrticErr
 *	10	- CmdCmplt
 *	11	- EvntOverflow
 *	12	- VndrDevTstRcved
 * @reserved15_12: Reserved, not used
 * @event_info: Information about this event
1210
 * @reserved31_25: Reserved, not used
1211 1212 1213 1214 1215 1216
 */
struct dwc3_event_devt {
	u32	one_bit:1;
	u32	device_event:7;
	u32	type:4;
	u32	reserved15_12:4;
1217 1218
	u32	event_info:9;
	u32	reserved31_25:7;
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
} __packed;

/**
 * struct dwc3_event_gevt - Other Core Events
 * @one_bit: indicates this is a non-endpoint event (not used)
 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
 * @phy_port_number: self-explanatory
 * @reserved31_12: Reserved, not used.
 */
struct dwc3_event_gevt {
	u32	one_bit:1;
	u32	device_event:7;
	u32	phy_port_number:4;
	u32	reserved31_12:20;
} __packed;

/**
 * union dwc3_event - representation of Event Buffer contents
 * @raw: raw 32-bit event
 * @type: the type of the event
 * @depevt: Device Endpoint Event
 * @devt: Device Event
 * @gevt: Global Event
 */
union dwc3_event {
	u32				raw;
	struct dwc3_event_type		type;
	struct dwc3_event_depevt	depevt;
	struct dwc3_event_devt		devt;
	struct dwc3_event_gevt		gevt;
};

1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
/**
 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
 * parameters
 * @param2: third parameter
 * @param1: second parameter
 * @param0: first parameter
 */
struct dwc3_gadget_ep_cmd_params {
	u32	param2;
	u32	param1;
	u32	param0;
};

1264 1265 1266 1267 1268 1269 1270 1271
/*
 * DWC3 Features to be used as Driver Data
 */

#define DWC3_HAS_PERIPHERAL		BIT(0)
#define DWC3_HAS_XHCI			BIT(1)
#define DWC3_HAS_OTG			BIT(3)

F
Felipe Balbi 已提交
1272
/* prototypes */
1273
void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode);
1274
void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1275
u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
1276

1277 1278 1279 1280 1281 1282
/* check whether we are on the DWC_usb3 core */
static inline bool dwc3_is_usb3(struct dwc3 *dwc)
{
	return !(dwc->revision & DWC3_REVISION_IS_DWC31);
}

1283 1284 1285 1286 1287 1288
/* check whether we are on the DWC_usb31 core */
static inline bool dwc3_is_usb31(struct dwc3 *dwc)
{
	return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
}

1289 1290
bool dwc3_has_imod(struct dwc3 *dwc);

1291 1292 1293
int dwc3_event_buffers_setup(struct dwc3 *dwc);
void dwc3_event_buffers_cleanup(struct dwc3 *dwc);

1294
#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
F
Felipe Balbi 已提交
1295 1296
int dwc3_host_init(struct dwc3 *dwc);
void dwc3_host_exit(struct dwc3 *dwc);
1297 1298 1299 1300 1301 1302 1303 1304
#else
static inline int dwc3_host_init(struct dwc3 *dwc)
{ return 0; }
static inline void dwc3_host_exit(struct dwc3 *dwc)
{ }
#endif

#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1305 1306
int dwc3_gadget_init(struct dwc3 *dwc);
void dwc3_gadget_exit(struct dwc3 *dwc);
1307 1308 1309
int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
int dwc3_gadget_get_link_state(struct dwc3 *dwc);
int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1310 1311
int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
		struct dwc3_gadget_ep_cmd_params *params);
1312
int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
1313 1314 1315 1316 1317
#else
static inline int dwc3_gadget_init(struct dwc3 *dwc)
{ return 0; }
static inline void dwc3_gadget_exit(struct dwc3 *dwc)
{ }
1318 1319 1320 1321 1322 1323 1324 1325
static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
{ return 0; }
static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
{ return 0; }
static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
		enum dwc3_link_state state)
{ return 0; }

1326 1327
static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
		struct dwc3_gadget_ep_cmd_params *params)
1328 1329 1330 1331
{ return 0; }
static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
		int cmd, u32 param)
{ return 0; }
1332
#endif
1333

R
Roger Quadros 已提交
1334 1335 1336
#if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
int dwc3_drd_init(struct dwc3 *dwc);
void dwc3_drd_exit(struct dwc3 *dwc);
1337 1338 1339 1340
void dwc3_otg_init(struct dwc3 *dwc);
void dwc3_otg_exit(struct dwc3 *dwc);
void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus);
void dwc3_otg_host_init(struct dwc3 *dwc);
R
Roger Quadros 已提交
1341 1342 1343 1344 1345
#else
static inline int dwc3_drd_init(struct dwc3 *dwc)
{ return 0; }
static inline void dwc3_drd_exit(struct dwc3 *dwc)
{ }
1346 1347 1348 1349 1350 1351 1352 1353
static inline void dwc3_otg_init(struct dwc3 *dwc)
{ }
static inline void dwc3_otg_exit(struct dwc3 *dwc)
{ }
static inline void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus)
{ }
static inline void dwc3_otg_host_init(struct dwc3 *dwc)
{ }
R
Roger Quadros 已提交
1354 1355
#endif

1356 1357 1358 1359
/* power management interface */
#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
int dwc3_gadget_suspend(struct dwc3 *dwc);
int dwc3_gadget_resume(struct dwc3 *dwc);
F
Felipe Balbi 已提交
1360
void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
#else
static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
{
	return 0;
}

static inline int dwc3_gadget_resume(struct dwc3 *dwc)
{
	return 0;
}
F
Felipe Balbi 已提交
1371 1372 1373 1374

static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
{
}
1375 1376
#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */

1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
#if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
int dwc3_ulpi_init(struct dwc3 *dwc);
void dwc3_ulpi_exit(struct dwc3 *dwc);
#else
static inline int dwc3_ulpi_init(struct dwc3 *dwc)
{ return 0; }
static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
{ }
#endif

1387
#endif /* __DRIVERS_USB_DWC3_CORE_H */