sti_gdp.c 16.9 KB
Newer Older
B
Benjamin Gaignard 已提交
1 2 3 4 5 6 7 8 9 10 11
/*
 * Copyright (C) STMicroelectronics SA 2014
 * Authors: Benjamin Gaignard <benjamin.gaignard@st.com>
 *          Fabien Dessenne <fabien.dessenne@st.com>
 *          for STMicroelectronics.
 * License terms:  GNU General Public License (GPL), version 2
 */

#include <linux/clk.h>
#include <linux/dma-mapping.h>

12 13 14
#include <drm/drm_fb_cma_helper.h>
#include <drm/drm_gem_cma_helper.h>

B
Benjamin Gaignard 已提交
15
#include "sti_compositor.h"
B
Benjamin Gaignard 已提交
16
#include "sti_gdp.h"
17
#include "sti_plane.h"
B
Benjamin Gaignard 已提交
18 19
#include "sti_vtg.h"

20
#define ALPHASWITCH     BIT(6)
B
Benjamin Gaignard 已提交
21
#define ENA_COLOR_FILL  BIT(8)
22
#define BIGNOTLITTLE    BIT(23)
B
Benjamin Gaignard 已提交
23 24 25 26 27 28
#define WAIT_NEXT_VSYNC BIT(31)

/* GDP color formats */
#define GDP_RGB565      0x00
#define GDP_RGB888      0x01
#define GDP_RGB888_32   0x02
29
#define GDP_XBGR8888    (GDP_RGB888_32 | BIGNOTLITTLE | ALPHASWITCH)
B
Benjamin Gaignard 已提交
30 31
#define GDP_ARGB8565    0x04
#define GDP_ARGB8888    0x05
32
#define GDP_ABGR8888    (GDP_ARGB8888 | BIGNOTLITTLE | ALPHASWITCH)
B
Benjamin Gaignard 已提交
33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
#define GDP_ARGB1555    0x06
#define GDP_ARGB4444    0x07
#define GDP_CLUT8       0x0B
#define GDP_YCBR888     0x10
#define GDP_YCBR422R    0x12
#define GDP_AYCBR8888   0x15

#define GAM_GDP_CTL_OFFSET      0x00
#define GAM_GDP_AGC_OFFSET      0x04
#define GAM_GDP_VPO_OFFSET      0x0C
#define GAM_GDP_VPS_OFFSET      0x10
#define GAM_GDP_PML_OFFSET      0x14
#define GAM_GDP_PMP_OFFSET      0x18
#define GAM_GDP_SIZE_OFFSET     0x1C
#define GAM_GDP_NVN_OFFSET      0x24
#define GAM_GDP_KEY1_OFFSET     0x28
#define GAM_GDP_KEY2_OFFSET     0x2C
#define GAM_GDP_PPT_OFFSET      0x34
#define GAM_GDP_CML_OFFSET      0x3C
#define GAM_GDP_MST_OFFSET      0x68

#define GAM_GDP_ALPHARANGE_255  BIT(5)
#define GAM_GDP_AGC_FULL_RANGE  0x00808080
#define GAM_GDP_PPT_IGNORE      (BIT(1) | BIT(0))
#define GAM_GDP_SIZE_MAX        0x7FF

59 60
#define GDP_NODE_NB_BANK        2
#define GDP_NODE_PER_FIELD      2
B
Benjamin Gaignard 已提交
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82

struct sti_gdp_node {
	u32 gam_gdp_ctl;
	u32 gam_gdp_agc;
	u32 reserved1;
	u32 gam_gdp_vpo;
	u32 gam_gdp_vps;
	u32 gam_gdp_pml;
	u32 gam_gdp_pmp;
	u32 gam_gdp_size;
	u32 reserved2;
	u32 gam_gdp_nvn;
	u32 gam_gdp_key1;
	u32 gam_gdp_key2;
	u32 reserved3;
	u32 gam_gdp_ppt;
	u32 reserved4;
	u32 gam_gdp_cml;
};

struct sti_gdp_node_list {
	struct sti_gdp_node *top_field;
B
Benjamin Gaignard 已提交
83
	dma_addr_t top_field_paddr;
B
Benjamin Gaignard 已提交
84
	struct sti_gdp_node *btm_field;
B
Benjamin Gaignard 已提交
85
	dma_addr_t btm_field_paddr;
B
Benjamin Gaignard 已提交
86 87 88 89 90
};

/**
 * STI GDP structure
 *
V
Vincent Abriou 已提交
91 92 93
 * @sti_plane:          sti_plane structure
 * @dev:                driver device
 * @regs:               gdp registers
B
Benjamin Gaignard 已提交
94
 * @clk_pix:            pixel clock for the current gdp
95 96
 * @clk_main_parent:    gdp parent clock if main path used
 * @clk_aux_parent:     gdp parent clock if aux path used
B
Benjamin Gaignard 已提交
97 98
 * @vtg_field_nb:       callback for VTG FIELD (top or bottom) notification
 * @is_curr_top:        true if the current node processed is the top field
V
Vincent Abriou 已提交
99
 * @node_list:          array of node list
B
Benjamin Gaignard 已提交
100 101
 */
struct sti_gdp {
V
Vincent Abriou 已提交
102 103 104
	struct sti_plane plane;
	struct device *dev;
	void __iomem *regs;
B
Benjamin Gaignard 已提交
105
	struct clk *clk_pix;
106 107
	struct clk *clk_main_parent;
	struct clk *clk_aux_parent;
B
Benjamin Gaignard 已提交
108 109 110 111 112
	struct notifier_block vtg_field_nb;
	bool is_curr_top;
	struct sti_gdp_node_list node_list[GDP_NODE_NB_BANK];
};

V
Vincent Abriou 已提交
113
#define to_sti_gdp(x) container_of(x, struct sti_gdp, plane)
B
Benjamin Gaignard 已提交
114 115 116

static const uint32_t gdp_supported_formats[] = {
	DRM_FORMAT_XRGB8888,
117
	DRM_FORMAT_XBGR8888,
B
Benjamin Gaignard 已提交
118
	DRM_FORMAT_ARGB8888,
119
	DRM_FORMAT_ABGR8888,
B
Benjamin Gaignard 已提交
120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
	DRM_FORMAT_ARGB4444,
	DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGB565,
	DRM_FORMAT_RGB888,
	DRM_FORMAT_AYUV,
	DRM_FORMAT_YUV444,
	DRM_FORMAT_VYUY,
	DRM_FORMAT_C8,
};

static int sti_gdp_fourcc2format(int fourcc)
{
	switch (fourcc) {
	case DRM_FORMAT_XRGB8888:
		return GDP_RGB888_32;
135 136
	case DRM_FORMAT_XBGR8888:
		return GDP_XBGR8888;
B
Benjamin Gaignard 已提交
137 138
	case DRM_FORMAT_ARGB8888:
		return GDP_ARGB8888;
139 140
	case DRM_FORMAT_ABGR8888:
		return GDP_ABGR8888;
B
Benjamin Gaignard 已提交
141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
	case DRM_FORMAT_ARGB4444:
		return GDP_ARGB4444;
	case DRM_FORMAT_ARGB1555:
		return GDP_ARGB1555;
	case DRM_FORMAT_RGB565:
		return GDP_RGB565;
	case DRM_FORMAT_RGB888:
		return GDP_RGB888;
	case DRM_FORMAT_AYUV:
		return GDP_AYCBR8888;
	case DRM_FORMAT_YUV444:
		return GDP_YCBR888;
	case DRM_FORMAT_VYUY:
		return GDP_YCBR422R;
	case DRM_FORMAT_C8:
		return GDP_CLUT8;
	}
	return -1;
}

static int sti_gdp_get_alpharange(int format)
{
	switch (format) {
	case GDP_ARGB8565:
	case GDP_ARGB8888:
	case GDP_AYCBR8888:
167
	case GDP_ABGR8888:
B
Benjamin Gaignard 已提交
168 169 170 171 172 173 174
		return GAM_GDP_ALPHARANGE_255;
	}
	return 0;
}

/**
 * sti_gdp_get_free_nodes
175
 * @gdp: gdp pointer
B
Benjamin Gaignard 已提交
176 177 178 179 180 181
 *
 * Look for a GDP node list that is not currently read by the HW.
 *
 * RETURNS:
 * Pointer to the free GDP node list
 */
182
static struct sti_gdp_node_list *sti_gdp_get_free_nodes(struct sti_gdp *gdp)
B
Benjamin Gaignard 已提交
183 184 185 186
{
	int hw_nvn;
	unsigned int i;

V
Vincent Abriou 已提交
187
	hw_nvn = readl(gdp->regs + GAM_GDP_NVN_OFFSET);
B
Benjamin Gaignard 已提交
188 189 190 191
	if (!hw_nvn)
		goto end;

	for (i = 0; i < GDP_NODE_NB_BANK; i++)
B
Benjamin Gaignard 已提交
192 193
		if ((hw_nvn != gdp->node_list[i].btm_field_paddr) &&
		    (hw_nvn != gdp->node_list[i].top_field_paddr))
B
Benjamin Gaignard 已提交
194 195
			return &gdp->node_list[i];

B
Benjamin Gaignard 已提交
196 197
	/* in hazardious cases restart with the first node */
	DRM_ERROR("inconsistent NVN for %s: 0x%08X\n",
198
			sti_plane_to_str(&gdp->plane), hw_nvn);
B
Benjamin Gaignard 已提交
199

B
Benjamin Gaignard 已提交
200 201 202 203 204 205
end:
	return &gdp->node_list[0];
}

/**
 * sti_gdp_get_current_nodes
206
 * @gdp: gdp pointer
B
Benjamin Gaignard 已提交
207 208 209 210 211 212 213
 *
 * Look for GDP nodes that are currently read by the HW.
 *
 * RETURNS:
 * Pointer to the current GDP node list
 */
static
214
struct sti_gdp_node_list *sti_gdp_get_current_nodes(struct sti_gdp *gdp)
B
Benjamin Gaignard 已提交
215 216 217 218
{
	int hw_nvn;
	unsigned int i;

V
Vincent Abriou 已提交
219
	hw_nvn = readl(gdp->regs + GAM_GDP_NVN_OFFSET);
B
Benjamin Gaignard 已提交
220 221 222 223
	if (!hw_nvn)
		goto end;

	for (i = 0; i < GDP_NODE_NB_BANK; i++)
B
Benjamin Gaignard 已提交
224 225
		if ((hw_nvn == gdp->node_list[i].btm_field_paddr) ||
				(hw_nvn == gdp->node_list[i].top_field_paddr))
B
Benjamin Gaignard 已提交
226 227 228
			return &gdp->node_list[i];

end:
B
Benjamin Gaignard 已提交
229
	DRM_DEBUG_DRIVER("Warning, NVN 0x%08X for %s does not match any node\n",
230
				hw_nvn, sti_plane_to_str(&gdp->plane));
B
Benjamin Gaignard 已提交
231

B
Benjamin Gaignard 已提交
232 233 234 235
	return NULL;
}

/**
V
Vincent Abriou 已提交
236
 * sti_gdp_disable
237
 * @gdp: gdp pointer
B
Benjamin Gaignard 已提交
238 239 240
 *
 * Disable a GDP.
 */
241
static void sti_gdp_disable(struct sti_gdp *gdp)
B
Benjamin Gaignard 已提交
242
{
243 244
	struct drm_plane *drm_plane = &gdp->plane.drm_plane;
	struct sti_mixer *mixer = to_sti_mixer(drm_plane->crtc);
V
Vincent Abriou 已提交
245
	struct sti_compositor *compo = dev_get_drvdata(gdp->dev);
246
	unsigned int i;
B
Benjamin Gaignard 已提交
247

248
	DRM_DEBUG_DRIVER("%s\n", sti_plane_to_str(&gdp->plane));
B
Benjamin Gaignard 已提交
249 250 251 252 253 254 255

	/* Set the nodes as 'to be ignored on mixer' */
	for (i = 0; i < GDP_NODE_NB_BANK; i++) {
		gdp->node_list[i].top_field->gam_gdp_ppt |= GAM_GDP_PPT_IGNORE;
		gdp->node_list[i].btm_field->gam_gdp_ppt |= GAM_GDP_PPT_IGNORE;
	}

256
	if (sti_vtg_unregister_client(mixer->id == STI_MIXER_MAIN ?
B
Benjamin Gaignard 已提交
257 258 259
			compo->vtg_main : compo->vtg_aux, &gdp->vtg_field_nb))
		DRM_DEBUG_DRIVER("Warning: cannot unregister VTG notifier\n");

B
Benjamin Gaignard 已提交
260 261 262
	if (gdp->clk_pix)
		clk_disable_unprepare(gdp->clk_pix);

263
	gdp->plane.status = STI_PLANE_DISABLED;
B
Benjamin Gaignard 已提交
264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
}

/**
 * sti_gdp_field_cb
 * @nb: notifier block
 * @event: event message
 * @data: private data
 *
 * Handle VTG top field and bottom field event.
 *
 * RETURNS:
 * 0 on success.
 */
int sti_gdp_field_cb(struct notifier_block *nb,
		unsigned long event, void *data)
{
	struct sti_gdp *gdp = container_of(nb, struct sti_gdp, vtg_field_nb);

282 283 284 285 286 287 288 289
	if (gdp->plane.status == STI_PLANE_FLUSHING) {
		/* disable need to be synchronize on vsync event */
		DRM_DEBUG_DRIVER("Vsync event received => disable %s\n",
				 sti_plane_to_str(&gdp->plane));

		sti_gdp_disable(gdp);
	}

B
Benjamin Gaignard 已提交
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
	switch (event) {
	case VTG_TOP_FIELD_EVENT:
		gdp->is_curr_top = true;
		break;
	case VTG_BOTTOM_FIELD_EVENT:
		gdp->is_curr_top = false;
		break;
	default:
		DRM_ERROR("unsupported event: %lu\n", event);
		break;
	}

	return 0;
}

V
Vincent Abriou 已提交
305
static void sti_gdp_init(struct sti_gdp *gdp)
B
Benjamin Gaignard 已提交
306
{
V
Vincent Abriou 已提交
307
	struct device_node *np = gdp->dev->of_node;
B
Benjamin Gaignard 已提交
308
	dma_addr_t dma_addr;
B
Benjamin Gaignard 已提交
309 310 311 312 313 314
	void *base;
	unsigned int i, size;

	/* Allocate all the nodes within a single memory page */
	size = sizeof(struct sti_gdp_node) *
	    GDP_NODE_PER_FIELD * GDP_NODE_NB_BANK;
V
Vincent Abriou 已提交
315 316
	base = dma_alloc_writecombine(gdp->dev,
				      size, &dma_addr, GFP_KERNEL | GFP_DMA);
B
Benjamin Gaignard 已提交
317

B
Benjamin Gaignard 已提交
318 319 320 321 322 323 324
	if (!base) {
		DRM_ERROR("Failed to allocate memory for GDP node\n");
		return;
	}
	memset(base, 0, size);

	for (i = 0; i < GDP_NODE_NB_BANK; i++) {
B
Benjamin Gaignard 已提交
325
		if (dma_addr & 0xF) {
B
Benjamin Gaignard 已提交
326 327 328 329
			DRM_ERROR("Mem alignment failed\n");
			return;
		}
		gdp->node_list[i].top_field = base;
B
Benjamin Gaignard 已提交
330 331
		gdp->node_list[i].top_field_paddr = dma_addr;

B
Benjamin Gaignard 已提交
332 333
		DRM_DEBUG_DRIVER("node[%d].top_field=%p\n", i, base);
		base += sizeof(struct sti_gdp_node);
B
Benjamin Gaignard 已提交
334
		dma_addr += sizeof(struct sti_gdp_node);
B
Benjamin Gaignard 已提交
335

B
Benjamin Gaignard 已提交
336
		if (dma_addr & 0xF) {
B
Benjamin Gaignard 已提交
337 338 339 340
			DRM_ERROR("Mem alignment failed\n");
			return;
		}
		gdp->node_list[i].btm_field = base;
B
Benjamin Gaignard 已提交
341
		gdp->node_list[i].btm_field_paddr = dma_addr;
B
Benjamin Gaignard 已提交
342 343
		DRM_DEBUG_DRIVER("node[%d].btm_field=%p\n", i, base);
		base += sizeof(struct sti_gdp_node);
B
Benjamin Gaignard 已提交
344
		dma_addr += sizeof(struct sti_gdp_node);
B
Benjamin Gaignard 已提交
345 346 347 348 349 350
	}

	if (of_device_is_compatible(np, "st,stih407-compositor")) {
		/* GDP of STiH407 chip have its own pixel clock */
		char *clk_name;

V
Vincent Abriou 已提交
351
		switch (gdp->plane.desc) {
B
Benjamin Gaignard 已提交
352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
		case STI_GDP_0:
			clk_name = "pix_gdp1";
			break;
		case STI_GDP_1:
			clk_name = "pix_gdp2";
			break;
		case STI_GDP_2:
			clk_name = "pix_gdp3";
			break;
		case STI_GDP_3:
			clk_name = "pix_gdp4";
			break;
		default:
			DRM_ERROR("GDP id not recognized\n");
			return;
		}

V
Vincent Abriou 已提交
369
		gdp->clk_pix = devm_clk_get(gdp->dev, clk_name);
B
Benjamin Gaignard 已提交
370 371
		if (IS_ERR(gdp->clk_pix))
			DRM_ERROR("Cannot get %s clock\n", clk_name);
372

V
Vincent Abriou 已提交
373
		gdp->clk_main_parent = devm_clk_get(gdp->dev, "main_parent");
374 375 376
		if (IS_ERR(gdp->clk_main_parent))
			DRM_ERROR("Cannot get main_parent clock\n");

V
Vincent Abriou 已提交
377
		gdp->clk_aux_parent = devm_clk_get(gdp->dev, "aux_parent");
378 379
		if (IS_ERR(gdp->clk_aux_parent))
			DRM_ERROR("Cannot get aux_parent clock\n");
B
Benjamin Gaignard 已提交
380 381 382
	}
}

383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494
static void sti_gdp_atomic_update(struct drm_plane *drm_plane,
				  struct drm_plane_state *oldstate)
{
	struct drm_plane_state *state = drm_plane->state;
	struct sti_plane *plane = to_sti_plane(drm_plane);
	struct sti_gdp *gdp = to_sti_gdp(plane);
	struct drm_crtc *crtc = state->crtc;
	struct sti_compositor *compo = dev_get_drvdata(gdp->dev);
	struct drm_framebuffer *fb =  state->fb;
	bool first_prepare = plane->status == STI_PLANE_DISABLED ? true : false;
	struct sti_mixer *mixer;
	struct drm_display_mode *mode;
	int dst_x, dst_y, dst_w, dst_h;
	int src_x, src_y, src_w, src_h;
	struct drm_gem_cma_object *cma_obj;
	struct sti_gdp_node_list *list;
	struct sti_gdp_node_list *curr_list;
	struct sti_gdp_node *top_field, *btm_field;
	u32 dma_updated_top;
	u32 dma_updated_btm;
	int format;
	unsigned int depth, bpp;
	u32 ydo, xdo, yds, xds;
	int res;

	/* Manage the case where crtc is null (disabled) */
	if (!crtc)
		return;

	mixer = to_sti_mixer(crtc);
	mode = &crtc->mode;
	dst_x = state->crtc_x;
	dst_y = state->crtc_y;
	dst_w = clamp_val(state->crtc_w, 0, mode->crtc_hdisplay - dst_x);
	dst_h = clamp_val(state->crtc_h, 0, mode->crtc_vdisplay - dst_y);
	/* src_x are in 16.16 format */
	src_x = state->src_x >> 16;
	src_y = state->src_y >> 16;
	src_w = state->src_w >> 16;
	src_h = state->src_h >> 16;

	DRM_DEBUG_KMS("CRTC:%d (%s) drm plane:%d (%s)\n",
		      crtc->base.id, sti_mixer_to_str(mixer),
		      drm_plane->base.id, sti_plane_to_str(plane));
	DRM_DEBUG_KMS("%s dst=(%dx%d)@(%d,%d) - src=(%dx%d)@(%d,%d)\n",
		      sti_plane_to_str(plane),
		      dst_w, dst_h, dst_x, dst_y,
		      src_w, src_h, src_x, src_y);

	list = sti_gdp_get_free_nodes(gdp);
	top_field = list->top_field;
	btm_field = list->btm_field;

	dev_dbg(gdp->dev, "%s %s top_node:0x%p btm_node:0x%p\n", __func__,
		sti_plane_to_str(plane), top_field, btm_field);

	/* build the top field */
	top_field->gam_gdp_agc = GAM_GDP_AGC_FULL_RANGE;
	top_field->gam_gdp_ctl = WAIT_NEXT_VSYNC;
	format = sti_gdp_fourcc2format(fb->pixel_format);
	if (format == -1) {
		DRM_ERROR("Format not supported by GDP %.4s\n",
			  (char *)&fb->pixel_format);
		return;
	}
	top_field->gam_gdp_ctl |= format;
	top_field->gam_gdp_ctl |= sti_gdp_get_alpharange(format);
	top_field->gam_gdp_ppt &= ~GAM_GDP_PPT_IGNORE;

	cma_obj = drm_fb_cma_get_gem_obj(fb, 0);
	if (!cma_obj) {
		DRM_ERROR("Can't get CMA GEM object for fb\n");
		return;
	}

	DRM_DEBUG_DRIVER("drm FB:%d format:%.4s phys@:0x%lx\n", fb->base.id,
			 (char *)&fb->pixel_format,
			 (unsigned long)cma_obj->paddr);

	/* pixel memory location */
	drm_fb_get_bpp_depth(fb->pixel_format, &depth, &bpp);
	top_field->gam_gdp_pml = (u32)cma_obj->paddr + fb->offsets[0];
	top_field->gam_gdp_pml += src_x * (bpp >> 3);
	top_field->gam_gdp_pml += src_y * fb->pitches[0];

	/* input parameters */
	top_field->gam_gdp_pmp = fb->pitches[0];
	top_field->gam_gdp_size = clamp_val(src_h, 0, GAM_GDP_SIZE_MAX) << 16 |
				  clamp_val(src_w, 0, GAM_GDP_SIZE_MAX);

	/* output parameters */
	ydo = sti_vtg_get_line_number(*mode, dst_y);
	yds = sti_vtg_get_line_number(*mode, dst_y + dst_h - 1);
	xdo = sti_vtg_get_pixel_number(*mode, dst_x);
	xds = sti_vtg_get_pixel_number(*mode, dst_x + dst_w - 1);
	top_field->gam_gdp_vpo = (ydo << 16) | xdo;
	top_field->gam_gdp_vps = (yds << 16) | xds;

	/* Same content and chained together */
	memcpy(btm_field, top_field, sizeof(*btm_field));
	top_field->gam_gdp_nvn = list->btm_field_paddr;
	btm_field->gam_gdp_nvn = list->top_field_paddr;

	/* Interlaced mode */
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		btm_field->gam_gdp_pml = top_field->gam_gdp_pml +
					 fb->pitches[0];

	if (first_prepare) {
		/* Register gdp callback */
		if (sti_vtg_register_client(mixer->id == STI_MIXER_MAIN ?
				compo->vtg_main : compo->vtg_aux,
495
				&gdp->vtg_field_nb, crtc)) {
496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
			DRM_ERROR("Cannot register VTG notifier\n");
			return;
		}

		/* Set and enable gdp clock */
		if (gdp->clk_pix) {
			struct clk *clkp;
			int rate = mode->clock * 1000;

			/* According to the mixer used, the gdp pixel clock
			 * should have a different parent clock. */
			if (mixer->id == STI_MIXER_MAIN)
				clkp = gdp->clk_main_parent;
			else
				clkp = gdp->clk_aux_parent;

			if (clkp)
				clk_set_parent(gdp->clk_pix, clkp);

			res = clk_set_rate(gdp->clk_pix, rate);
			if (res < 0) {
				DRM_ERROR("Cannot set rate (%dHz) for gdp\n",
					  rate);
				return;
			}

			if (clk_prepare_enable(gdp->clk_pix)) {
				DRM_ERROR("Failed to prepare/enable gdp\n");
				return;
			}
		}
	}

	/* Update the NVN field of the 'right' field of the current GDP node
	 * (being used by the HW) with the address of the updated ('free') top
	 * field GDP node.
	 * - In interlaced mode the 'right' field is the bottom field as we
	 *   update frames starting from their top field
	 * - In progressive mode, we update both bottom and top fields which
	 *   are equal nodes.
	 * At the next VSYNC, the updated node list will be used by the HW.
	 */
	curr_list = sti_gdp_get_current_nodes(gdp);
	dma_updated_top = list->top_field_paddr;
	dma_updated_btm = list->btm_field_paddr;

	dev_dbg(gdp->dev, "Current NVN:0x%X\n",
		readl(gdp->regs + GAM_GDP_NVN_OFFSET));
	dev_dbg(gdp->dev, "Posted buff: %lx current buff: %x\n",
		(unsigned long)cma_obj->paddr,
		readl(gdp->regs + GAM_GDP_PML_OFFSET));

	if (!curr_list) {
		/* First update or invalid node should directly write in the
		 * hw register */
		DRM_DEBUG_DRIVER("%s first update (or invalid node)",
				 sti_plane_to_str(plane));

		writel(gdp->is_curr_top ?
				dma_updated_btm : dma_updated_top,
				gdp->regs + GAM_GDP_NVN_OFFSET);
		goto end;
	}

	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		if (gdp->is_curr_top) {
			/* Do not update in the middle of the frame, but
			 * postpone the update after the bottom field has
			 * been displayed */
			curr_list->btm_field->gam_gdp_nvn = dma_updated_top;
		} else {
			/* Direct update to avoid one frame delay */
			writel(dma_updated_top,
			       gdp->regs + GAM_GDP_NVN_OFFSET);
		}
	} else {
		/* Direct update for progressive to avoid one frame delay */
		writel(dma_updated_top, gdp->regs + GAM_GDP_NVN_OFFSET);
	}

end:
	plane->status = STI_PLANE_UPDATED;
}

static void sti_gdp_atomic_disable(struct drm_plane *drm_plane,
				   struct drm_plane_state *oldstate)
{
	struct sti_plane *plane = to_sti_plane(drm_plane);
	struct sti_mixer *mixer = to_sti_mixer(drm_plane->crtc);

	if (!drm_plane->crtc) {
		DRM_DEBUG_DRIVER("drm plane:%d not enabled\n",
				 drm_plane->base.id);
		return;
	}

	DRM_DEBUG_DRIVER("CRTC:%d (%s) drm plane:%d (%s)\n",
			 drm_plane->crtc->base.id, sti_mixer_to_str(mixer),
			 drm_plane->base.id, sti_plane_to_str(plane));

	plane->status = STI_PLANE_DISABLING;
}

static const struct drm_plane_helper_funcs sti_gdp_helpers_funcs = {
	.atomic_update = sti_gdp_atomic_update,
	.atomic_disable = sti_gdp_atomic_disable,
B
Benjamin Gaignard 已提交
602 603
};

604 605 606 607 608
struct drm_plane *sti_gdp_create(struct drm_device *drm_dev,
				 struct device *dev, int desc,
				 void __iomem *baseaddr,
				 unsigned int possible_crtcs,
				 enum drm_plane_type type)
B
Benjamin Gaignard 已提交
609 610
{
	struct sti_gdp *gdp;
611
	int res;
B
Benjamin Gaignard 已提交
612 613 614 615 616 617 618

	gdp = devm_kzalloc(dev, sizeof(*gdp), GFP_KERNEL);
	if (!gdp) {
		DRM_ERROR("Failed to allocate memory for GDP\n");
		return NULL;
	}

V
Vincent Abriou 已提交
619 620 621
	gdp->dev = dev;
	gdp->regs = baseaddr;
	gdp->plane.desc = desc;
622
	gdp->plane.status = STI_PLANE_DISABLED;
V
Vincent Abriou 已提交
623

B
Benjamin Gaignard 已提交
624 625
	gdp->vtg_field_nb.notifier_call = sti_gdp_field_cb;

V
Vincent Abriou 已提交
626 627
	sti_gdp_init(gdp);

628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647
	res = drm_universal_plane_init(drm_dev, &gdp->plane.drm_plane,
				       possible_crtcs,
				       &sti_plane_helpers_funcs,
				       gdp_supported_formats,
				       ARRAY_SIZE(gdp_supported_formats),
				       type);
	if (res) {
		DRM_ERROR("Failed to initialize universal plane\n");
		goto err;
	}

	drm_plane_helper_add(&gdp->plane.drm_plane, &sti_gdp_helpers_funcs);

	sti_plane_init_property(&gdp->plane, type);

	return &gdp->plane.drm_plane;

err:
	devm_kfree(dev, gdp);
	return NULL;
B
Benjamin Gaignard 已提交
648
}