config.c 2.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13
/***************************************************************************/

/*
 *	linux/arch/m68knommu/platform/5249/config.c
 *
 *	Copyright (C) 2002, Greg Ungerer (gerg@snapgear.com)
 */

/***************************************************************************/

#include <linux/kernel.h>
#include <linux/param.h>
#include <linux/init.h>
14
#include <linux/io.h>
L
Linus Torvalds 已提交
15 16 17
#include <asm/machdep.h>
#include <asm/coldfire.h>
#include <asm/mcfsim.h>
18
#include <asm/mcfuart.h>
L
Linus Torvalds 已提交
19 20 21

/***************************************************************************/

22 23 24 25 26 27 28 29
static struct mcf_platform_uart m5249_uart_platform[] = {
	{
		.mapbase	= MCF_MBAR + MCFUART_BASE1,
		.irq		= 73,
	},
	{
		.mapbase 	= MCF_MBAR + MCFUART_BASE2,
		.irq		= 74,
30 31
	},
	{ },
L
Linus Torvalds 已提交
32 33
};

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48
static struct platform_device m5249_uart = {
	.name			= "mcfuart",
	.id			= 0,
	.dev.platform_data	= m5249_uart_platform,
};

static struct platform_device *m5249_devices[] __initdata = {
	&m5249_uart,
};

/***************************************************************************/

static void __init m5249_uart_init_line(int line, int irq)
{
	if (line == 0) {
49
		writeb(MCFSIM_ICR_LEVEL6 | MCFSIM_ICR_PRI1, MCF_MBAR + MCFSIM_UART1ICR);
50
		writeb(irq, MCF_MBAR + MCFUART_BASE1 + MCFUART_UIVR);
51
		mcf_clrimr(MCFINTC_UART0);
52
	} else if (line == 1) {
53
		writeb(MCFSIM_ICR_LEVEL6 | MCFSIM_ICR_PRI2, MCF_MBAR + MCFSIM_UART2ICR);
54
		writeb(irq, MCF_MBAR + MCFUART_BASE2 + MCFUART_UIVR);
55
		mcf_clrimr(MCFINTC_UART1);
56 57 58 59 60 61 62 63 64 65 66 67
	}
}

static void __init m5249_uarts_init(void)
{
	const int nrlines = ARRAY_SIZE(m5249_uart_platform);
	int line;

	for (line = 0; (line < nrlines); line++)
		m5249_uart_init_line(line, m5249_uart_platform[line].irq);
}

L
Linus Torvalds 已提交
68 69 70 71 72 73 74 75 76 77

/***************************************************************************/

void mcf_settimericr(unsigned int timer, unsigned int level)
{
	volatile unsigned char *icrp;
	unsigned int icr, imr;

	if (timer <= 2) {
		switch (timer) {
78 79
		case 2:  icr = MCFSIM_TIMER2ICR; imr = MCFINTC_TIMER2; break;
		default: icr = MCFSIM_TIMER1ICR; imr = MCFINTC_TIMER1; break;
L
Linus Torvalds 已提交
80 81 82 83
		}

		icrp = (volatile unsigned char *) (MCF_MBAR + icr);
		*icrp = MCFSIM_ICR_AUTOVEC | (level << 2) | MCFSIM_ICR_PRI3;
84
		mcf_clrimr(imr);
L
Linus Torvalds 已提交
85 86 87 88 89
	}
}

/***************************************************************************/

90 91 92 93 94 95 96 97 98 99 100
void m5249_cpu_reset(void)
{
	local_irq_disable();
	/* Set watchdog to soft reset, and enabled */
	__raw_writeb(0xc0, MCF_MBAR + MCFSIM_SYPCR);
	for (;;)
		/* wait for watchdog to timeout */;
}

/***************************************************************************/

101
void __init config_BSP(char *commandp, int size)
L
Linus Torvalds 已提交
102
{
103
	mach_reset = m5249_cpu_reset;
L
Linus Torvalds 已提交
104 105 106
}

/***************************************************************************/
107 108 109 110 111 112 113 114 115 116 117

static int __init init_BSP(void)
{
	m5249_uarts_init();
	platform_add_devices(m5249_devices, ARRAY_SIZE(m5249_devices));
	return 0;
}

arch_initcall(init_BSP);

/***************************************************************************/