pci-me.c 12.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 *
 * Intel Management Engine Interface (Intel MEI) Linux driver
 * Copyright (c) 2003-2012, Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 */
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/kernel.h>
#include <linux/device.h>
#include <linux/fs.h>
#include <linux/errno.h>
#include <linux/types.h>
#include <linux/fcntl.h>
#include <linux/pci.h>
#include <linux/poll.h>
#include <linux/ioctl.h>
#include <linux/cdev.h>
#include <linux/sched.h>
#include <linux/uuid.h>
#include <linux/compat.h>
#include <linux/jiffies.h>
#include <linux/interrupt.h>

34
#include <linux/pm_domain.h>
35 36
#include <linux/pm_runtime.h>

37 38 39 40
#include <linux/mei.h>

#include "mei_dev.h"
#include "client.h"
41 42
#include "hw-me-regs.h"
#include "hw-me.h"
43 44

/* mei_pci_tbl - PCI Device ID Table */
45
static const struct pci_device_id mei_me_pci_tbl[] = {
46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
	{MEI_PCI_DEVICE(MEI_DEV_ID_82946GZ, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_82G35, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_82Q965, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_82G965, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_82GM965, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_82GME965, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82Q35, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82G33, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82Q33, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82X38, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_3200, MEI_ME_ICH_CFG)},

	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_6, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_7, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_8, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_9, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_10, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_1, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_2, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_3, MEI_ME_ICH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_4, MEI_ME_ICH_CFG)},

	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_1, MEI_ME_ICH10_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_2, MEI_ME_ICH10_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_3, MEI_ME_ICH10_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_4, MEI_ME_ICH10_CFG)},

	{MEI_PCI_DEVICE(MEI_DEV_ID_IBXPK_1, MEI_ME_PCH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_IBXPK_2, MEI_ME_PCH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_CPT_1, MEI_ME_PCH_CPT_PBG_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_PBG_1, MEI_ME_PCH_CPT_PBG_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_PPT_1, MEI_ME_PCH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_PPT_2, MEI_ME_PCH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_PPT_3, MEI_ME_PCH_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_LPT_H, MEI_ME_PCH8_SPS_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_LPT_W, MEI_ME_PCH8_SPS_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_LPT_LP, MEI_ME_PCH8_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_LPT_HR, MEI_ME_PCH8_SPS_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_WPT_LP, MEI_ME_PCH8_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_WPT_LP_2, MEI_ME_PCH8_CFG)},

	{MEI_PCI_DEVICE(MEI_DEV_ID_SPT, MEI_ME_PCH8_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_SPT_2, MEI_ME_PCH8_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_SPT_H, MEI_ME_PCH8_SPS_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_SPT_H_2, MEI_ME_PCH8_SPS_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_LBG, MEI_ME_PCH8_CFG)},

	{MEI_PCI_DEVICE(MEI_DEV_ID_BXT_M, MEI_ME_PCH8_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_APL_I, MEI_ME_PCH8_CFG)},

96 97
	{MEI_PCI_DEVICE(MEI_DEV_ID_GLK, MEI_ME_PCH8_CFG)},

98 99
	{MEI_PCI_DEVICE(MEI_DEV_ID_KBP, MEI_ME_PCH8_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_KBP_2, MEI_ME_PCH8_CFG)},
100

101 102 103
	{MEI_PCI_DEVICE(MEI_DEV_ID_CNP_LP, MEI_ME_PCH8_CFG)},
	{MEI_PCI_DEVICE(MEI_DEV_ID_CNP_H, MEI_ME_PCH8_CFG)},

104 105 106 107
	/* required last entry */
	{0, }
};

108
MODULE_DEVICE_TABLE(pci, mei_me_pci_tbl);
109

110
#ifdef CONFIG_PM
111 112 113 114 115
static inline void mei_me_set_pm_domain(struct mei_device *dev);
static inline void mei_me_unset_pm_domain(struct mei_device *dev);
#else
static inline void mei_me_set_pm_domain(struct mei_device *dev) {}
static inline void mei_me_unset_pm_domain(struct mei_device *dev) {}
116
#endif /* CONFIG_PM */
117

118
/**
A
Alexander Usyskin 已提交
119
 * mei_me_quirk_probe - probe for devices that doesn't valid ME interface
120
 *
121
 * @pdev: PCI device structure
122
 * @cfg: per generation config
123
 *
124
 * Return: true if ME Interface is valid, false otherwise
125
 */
126
static bool mei_me_quirk_probe(struct pci_dev *pdev,
127
				const struct mei_cfg *cfg)
128
{
129 130 131
	if (cfg->quirk_probe && cfg->quirk_probe(pdev)) {
		dev_info(&pdev->dev, "Device doesn't have valid ME Interface\n");
		return false;
132 133
	}

134 135
	return true;
}
136

137
/**
A
Alexander Usyskin 已提交
138
 * mei_me_probe - Device Initialization Routine
139 140 141 142
 *
 * @pdev: PCI device structure
 * @ent: entry in kcs_pci_tbl
 *
143
 * Return: 0 on success, <0 on failure.
144
 */
145
static int mei_me_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
146
{
147
	const struct mei_cfg *cfg;
148
	struct mei_device *dev;
149
	struct mei_me_hw *hw;
150
	unsigned int irqflags;
151 152
	int err;

153 154 155
	cfg = mei_me_get_cfg(ent->driver_data);
	if (!cfg)
		return -ENODEV;
156

157 158
	if (!mei_me_quirk_probe(pdev, cfg))
		return -ENODEV;
159 160

	/* enable pci dev */
161
	err = pcim_enable_device(pdev);
162 163 164 165 166 167
	if (err) {
		dev_err(&pdev->dev, "failed to enable pci device.\n");
		goto end;
	}
	/* set PCI host mastering  */
	pci_set_master(pdev);
168 169
	/* pci request regions and mapping IO device memory for mei driver */
	err = pcim_iomap_regions(pdev, BIT(0), KBUILD_MODNAME);
170 171
	if (err) {
		dev_err(&pdev->dev, "failed to get pci regions.\n");
172
		goto end;
173
	}
174 175 176 177 178 179 180 181 182 183 184

	if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) ||
	    dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {

		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
		if (err)
			err = dma_set_coherent_mask(&pdev->dev,
						    DMA_BIT_MASK(32));
	}
	if (err) {
		dev_err(&pdev->dev, "No usable DMA configuration, aborting\n");
185
		goto end;
186 187
	}

188
	/* allocates and initializes the mei dev structure */
189
	dev = mei_me_dev_init(pdev, cfg);
190 191
	if (!dev) {
		err = -ENOMEM;
192
		goto end;
193
	}
194
	hw = to_me_hw(dev);
195 196
	hw->mem_addr = pcim_iomap_table(pdev)[0];

197 198 199
	pci_enable_msi(pdev);

	 /* request and enable interrupt */
200 201 202
	irqflags = pci_dev_msi_enabled(pdev) ? IRQF_ONESHOT : IRQF_SHARED;

	err = request_threaded_irq(pdev->irq,
203 204
			mei_me_irq_quick_handler,
			mei_me_irq_thread_handler,
205
			irqflags, KBUILD_MODNAME, dev);
206 207 208
	if (err) {
		dev_err(&pdev->dev, "request_threaded_irq failure. irq = %d\n",
		       pdev->irq);
209
		goto end;
210 211
	}

212
	if (mei_start(dev)) {
213 214 215 216 217
		dev_err(&pdev->dev, "init hw failure.\n");
		err = -ENODEV;
		goto release_irq;
	}

218 219 220
	pm_runtime_set_autosuspend_delay(&pdev->dev, MEI_ME_RPM_TIMEOUT);
	pm_runtime_use_autosuspend(&pdev->dev);

221
	err = mei_register(dev, &pdev->dev);
222
	if (err)
223
		goto stop;
224 225 226

	pci_set_drvdata(pdev, dev);

227 228 229 230
	/*
	 * MEI requires to resume from runtime suspend mode
	 * in order to perform link reset flow upon system suspend.
	 */
231
	dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
232

233
	/*
234 235 236 237 238 239 240 241 242
	 * ME maps runtime suspend/resume to D0i states,
	 * hence we need to go around native PCI runtime service which
	 * eventually brings the device into D3cold/hot state,
	 * but the mei device cannot wake up from D3 unlike from D0i3.
	 * To get around the PCI device native runtime pm,
	 * ME uses runtime pm domain handlers which take precedence
	 * over the driver's pm handlers.
	 */
	mei_me_set_pm_domain(dev);
243

244
	if (mei_pg_is_enabled(dev)) {
245
		pm_runtime_put_noidle(&pdev->dev);
246 247 248
		if (hw->d0i3_supported)
			pm_runtime_allow(&pdev->dev);
	}
249

250
	dev_dbg(&pdev->dev, "initialization successful.\n");
251 252 253

	return 0;

254 255
stop:
	mei_stop(dev);
256
release_irq:
T
Tomas Winkler 已提交
257
	mei_cancel_work(dev);
258 259 260 261 262 263 264
	mei_disable_interrupts(dev);
	free_irq(pdev->irq, dev);
end:
	dev_err(&pdev->dev, "initialization failed.\n");
	return err;
}

265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
/**
 * mei_me_shutdown - Device Removal Routine
 *
 * @pdev: PCI device structure
 *
 * mei_me_shutdown is called from the reboot notifier
 * it's a simplified version of remove so we go down
 * faster.
 */
static void mei_me_shutdown(struct pci_dev *pdev)
{
	struct mei_device *dev;

	dev = pci_get_drvdata(pdev);
	if (!dev)
		return;

	dev_dbg(&pdev->dev, "shutdown\n");
	mei_stop(dev);

285
	mei_me_unset_pm_domain(dev);
286 287 288 289 290

	mei_disable_interrupts(dev);
	free_irq(pdev->irq, dev);
}

291
/**
A
Alexander Usyskin 已提交
292
 * mei_me_remove - Device Removal Routine
293 294 295
 *
 * @pdev: PCI device structure
 *
296
 * mei_me_remove is called by the PCI subsystem to alert the driver
297 298
 * that it should release a PCI device.
 */
299
static void mei_me_remove(struct pci_dev *pdev)
300 301 302 303 304 305 306
{
	struct mei_device *dev;

	dev = pci_get_drvdata(pdev);
	if (!dev)
		return;

307 308 309
	if (mei_pg_is_enabled(dev))
		pm_runtime_get_noresume(&pdev->dev);

310
	dev_dbg(&pdev->dev, "stop\n");
311
	mei_stop(dev);
312

313
	mei_me_unset_pm_domain(dev);
314

315 316 317 318
	mei_disable_interrupts(dev);

	free_irq(pdev->irq, dev);

T
Tomas Winkler 已提交
319
	mei_deregister(dev);
320
}
321

322
#ifdef CONFIG_PM_SLEEP
323
static int mei_me_pci_suspend(struct device *device)
324 325 326 327 328 329 330
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct mei_device *dev = pci_get_drvdata(pdev);

	if (!dev)
		return -ENODEV;

331
	dev_dbg(&pdev->dev, "suspend\n");
332

333 334 335
	mei_stop(dev);

	mei_disable_interrupts(dev);
336 337 338 339

	free_irq(pdev->irq, dev);
	pci_disable_msi(pdev);

340
	return 0;
341 342
}

343
static int mei_me_pci_resume(struct device *device)
344 345 346
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct mei_device *dev;
347
	unsigned int irqflags;
348 349 350 351 352 353 354 355
	int err;

	dev = pci_get_drvdata(pdev);
	if (!dev)
		return -ENODEV;

	pci_enable_msi(pdev);

356 357
	irqflags = pci_dev_msi_enabled(pdev) ? IRQF_ONESHOT : IRQF_SHARED;

358
	/* request and enable interrupt */
359
	err = request_threaded_irq(pdev->irq,
360 361
			mei_me_irq_quick_handler,
			mei_me_irq_thread_handler,
362
			irqflags, KBUILD_MODNAME, dev);
363 364 365 366 367 368 369

	if (err) {
		dev_err(&pdev->dev, "request_threaded_irq failed: irq = %d.\n",
				pdev->irq);
		return err;
	}

370 371 372
	err = mei_restart(dev);
	if (err)
		return err;
373 374 375 376

	/* Start timer if stopped in suspend */
	schedule_delayed_work(&dev->timer_work, HZ);

377
	return 0;
378
}
379 380
#endif /* CONFIG_PM_SLEEP */

381
#ifdef CONFIG_PM
382 383 384 385 386 387 388 389 390 391 392
static int mei_me_pm_runtime_idle(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct mei_device *dev;

	dev_dbg(&pdev->dev, "rpm: me: runtime_idle\n");

	dev = pci_get_drvdata(pdev);
	if (!dev)
		return -ENODEV;
	if (mei_write_is_idle(dev))
393
		pm_runtime_autosuspend(device);
394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412

	return -EBUSY;
}

static int mei_me_pm_runtime_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct mei_device *dev;
	int ret;

	dev_dbg(&pdev->dev, "rpm: me: runtime suspend\n");

	dev = pci_get_drvdata(pdev);
	if (!dev)
		return -ENODEV;

	mutex_lock(&dev->device_lock);

	if (mei_write_is_idle(dev))
413
		ret = mei_me_pg_enter_sync(dev);
414 415 416 417 418 419 420
	else
		ret = -EAGAIN;

	mutex_unlock(&dev->device_lock);

	dev_dbg(&pdev->dev, "rpm: me: runtime suspend ret=%d\n", ret);

421 422 423
	if (ret && ret != -EAGAIN)
		schedule_work(&dev->reset_work);

424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440
	return ret;
}

static int mei_me_pm_runtime_resume(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct mei_device *dev;
	int ret;

	dev_dbg(&pdev->dev, "rpm: me: runtime resume\n");

	dev = pci_get_drvdata(pdev);
	if (!dev)
		return -ENODEV;

	mutex_lock(&dev->device_lock);

441
	ret = mei_me_pg_exit_sync(dev);
442 443 444 445 446

	mutex_unlock(&dev->device_lock);

	dev_dbg(&pdev->dev, "rpm: me: runtime resume ret = %d\n", ret);

447 448 449
	if (ret)
		schedule_work(&dev->reset_work);

450 451
	return ret;
}
452 453

/**
G
Geert Uytterhoeven 已提交
454
 * mei_me_set_pm_domain - fill and set pm domain structure for device
455 456 457 458 459
 *
 * @dev: mei_device
 */
static inline void mei_me_set_pm_domain(struct mei_device *dev)
{
460
	struct pci_dev *pdev  = to_pci_dev(dev->dev);
461 462 463 464 465 466 467 468

	if (pdev->dev.bus && pdev->dev.bus->pm) {
		dev->pg_domain.ops = *pdev->dev.bus->pm;

		dev->pg_domain.ops.runtime_suspend = mei_me_pm_runtime_suspend;
		dev->pg_domain.ops.runtime_resume = mei_me_pm_runtime_resume;
		dev->pg_domain.ops.runtime_idle = mei_me_pm_runtime_idle;

469
		dev_pm_domain_set(&pdev->dev, &dev->pg_domain);
470 471 472 473
	}
}

/**
G
Geert Uytterhoeven 已提交
474
 * mei_me_unset_pm_domain - clean pm domain structure for device
475 476 477 478 479 480
 *
 * @dev: mei_device
 */
static inline void mei_me_unset_pm_domain(struct mei_device *dev)
{
	/* stop using pm callbacks if any */
481
	dev_pm_domain_set(dev->dev, NULL);
482
}
483 484 485 486 487 488 489 490 491

static const struct dev_pm_ops mei_me_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(mei_me_pci_suspend,
				mei_me_pci_resume)
	SET_RUNTIME_PM_OPS(
		mei_me_pm_runtime_suspend,
		mei_me_pm_runtime_resume,
		mei_me_pm_runtime_idle)
};
492

493
#define MEI_ME_PM_OPS	(&mei_me_pm_ops)
494
#else
495
#define MEI_ME_PM_OPS	NULL
496
#endif /* CONFIG_PM */
497 498 499
/*
 *  PCI driver structure
 */
500
static struct pci_driver mei_me_driver = {
501
	.name = KBUILD_MODNAME,
502 503 504
	.id_table = mei_me_pci_tbl,
	.probe = mei_me_probe,
	.remove = mei_me_remove,
505
	.shutdown = mei_me_shutdown,
506
	.driver.pm = MEI_ME_PM_OPS,
507
	.driver.probe_type = PROBE_PREFER_ASYNCHRONOUS,
508 509
};

510
module_pci_driver(mei_me_driver);
511 512 513 514

MODULE_AUTHOR("Intel Corporation");
MODULE_DESCRIPTION("Intel(R) Management Engine Interface");
MODULE_LICENSE("GPL v2");