intel_sprite.c 33.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright © 2011 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *   Jesse Barnes <jbarnes@virtuousgeek.org>
 *
 * New plane/sprite handling.
 *
 * The older chips had a separate interface for programming plane related
 * registers; newer ones are much simpler and we can use the new DRM plane
 * support.
 */
32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_fourcc.h>
35
#include <drm/drm_rect.h>
36
#include <drm/drm_atomic.h>
37
#include <drm/drm_plane_helper.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41
#include "i915_drv.h"

42 43 44 45 46 47 48 49 50 51 52 53 54 55
static bool
format_is_yuv(uint32_t format)
{
	switch (format) {
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_VYUY:
	case DRM_FORMAT_YVYU:
		return true;
	default:
		return false;
	}
}

56 57
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs)
58 59
{
	/* paranoia */
60
	if (!adjusted_mode->crtc_htotal)
61 62
		return 1;

63 64
	return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
			    1000 * adjusted_mode->crtc_htotal);
65 66
}

67 68 69 70 71 72 73 74 75 76 77 78 79 80
/**
 * intel_pipe_update_start() - start update of a set of display registers
 * @crtc: the crtc of which the registers are going to be updated
 * @start_vbl_count: vblank counter return pointer used for error checking
 *
 * Mark the start of an update to pipe registers that should be updated
 * atomically regarding vblank. If the next vblank will happens within
 * the next 100 us, this function waits until the vblank passes.
 *
 * After a successful call to this function, interrupts will be disabled
 * until a subsequent call to intel_pipe_update_end(). That is done to
 * avoid random delays. The value written to @start_vbl_count should be
 * supplied to intel_pipe_update_end() for error checking.
 */
81
void intel_pipe_update_start(struct intel_crtc *crtc)
82
{
83
	const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
84 85
	long timeout = msecs_to_jiffies_timeout(1);
	int scanline, min, max, vblank_start;
86
	wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
87 88
	DEFINE_WAIT(wait);

89 90
	vblank_start = adjusted_mode->crtc_vblank_start;
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
91 92 93
		vblank_start = DIV_ROUND_UP(vblank_start, 2);

	/* FIXME needs to be calibrated sensibly */
94
	min = vblank_start - intel_usecs_to_scanlines(adjusted_mode, 100);
95 96
	max = vblank_start - 1;

97 98
	local_irq_disable();

99
	if (min <= 0 || max <= 0)
100
		return;
101

102
	if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
103
		return;
104

105 106 107
	crtc->debug.min_vbl = min;
	crtc->debug.max_vbl = max;
	trace_i915_pipe_update_start(crtc);
108

109 110 111 112 113 114
	for (;;) {
		/*
		 * prepare_to_wait() has a memory barrier, which guarantees
		 * other CPUs can see the task state update by the time we
		 * read the scanline.
		 */
115
		prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133

		scanline = intel_get_crtc_scanline(crtc);
		if (scanline < min || scanline > max)
			break;

		if (timeout <= 0) {
			DRM_ERROR("Potential atomic update failure on pipe %c\n",
				  pipe_name(crtc->pipe));
			break;
		}

		local_irq_enable();

		timeout = schedule_timeout(timeout);

		local_irq_disable();
	}

134
	finish_wait(wq, &wait);
135

136
	drm_crtc_vblank_put(&crtc->base);
137

138 139
	crtc->debug.scanline_start = scanline;
	crtc->debug.start_vbl_time = ktime_get();
140
	crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
141

142
	trace_i915_pipe_update_vblank_evaded(crtc);
143 144
}

145 146 147 148 149 150 151 152 153
/**
 * intel_pipe_update_end() - end update of a set of display registers
 * @crtc: the crtc of which the registers were updated
 * @start_vbl_count: start vblank counter (used for error checking)
 *
 * Mark the end of an update started with intel_pipe_update_start(). This
 * re-enables interrupts and verifies the update was actually completed
 * before a vblank using the value of @start_vbl_count.
 */
154
void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
155 156
{
	enum pipe pipe = crtc->pipe;
157
	int scanline_end = intel_get_crtc_scanline(crtc);
158
	u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
159
	ktime_t end_vbl_time = ktime_get();
160

161 162 163 164 165 166
	if (work) {
		work->flip_queued_vblank = end_vbl_count;
		smp_mb__before_atomic();
		atomic_set(&work->pending, 1);
	}

167
	trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
168

169 170 171 172 173 174 175 176 177 178 179 180 181 182
	/* We're still in the vblank-evade critical section, this can't race.
	 * Would be slightly nice to just grab the vblank count and arm the
	 * event outside of the critical section - the spinlock might spin for a
	 * while ... */
	if (crtc->base.state->event) {
		WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);

		spin_lock(&crtc->base.dev->event_lock);
		drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
		spin_unlock(&crtc->base.dev->event_lock);

		crtc->base.state->event = NULL;
	}

183 184
	local_irq_enable();

185 186 187 188 189 190 191 192 193
	if (crtc->debug.start_vbl_count &&
	    crtc->debug.start_vbl_count != end_vbl_count) {
		DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
			  pipe_name(pipe), crtc->debug.start_vbl_count,
			  end_vbl_count,
			  ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
			  crtc->debug.min_vbl, crtc->debug.max_vbl,
			  crtc->debug.scanline_start, scanline_end);
	}
194 195
}

196
static void
197 198 199
skl_update_plane(struct drm_plane *drm_plane,
		 const struct intel_crtc_state *crtc_state,
		 const struct intel_plane_state *plane_state)
200 201
{
	struct drm_device *dev = drm_plane->dev;
202
	struct drm_i915_private *dev_priv = to_i915(dev);
203
	struct intel_plane *intel_plane = to_intel_plane(drm_plane);
204
	struct drm_framebuffer *fb = plane_state->base.fb;
205
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
206 207
	const int pipe = intel_plane->pipe;
	const int plane = intel_plane->plane + 1;
208
	u32 plane_ctl, stride_div, stride;
209
	const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
210
	u32 surf_addr;
211
	u32 tile_height, plane_offset, plane_size;
212
	unsigned int rotation = plane_state->base.rotation;
213
	int x_offset, y_offset;
214 215 216 217 218 219 220 221
	int crtc_x = plane_state->base.dst.x1;
	int crtc_y = plane_state->base.dst.y1;
	uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
	uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
	uint32_t x = plane_state->base.src.x1 >> 16;
	uint32_t y = plane_state->base.src.y1 >> 16;
	uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
	uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
222

223
	plane_ctl = PLANE_CTL_ENABLE |
224
		PLANE_CTL_PIPE_GAMMA_ENABLE |
225
		PLANE_CTL_PIPE_CSC_ENABLE;
226

227 228
	plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
	plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
229

230
	plane_ctl |= skl_plane_ctl_rotation(rotation);
231

232
	stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
233 234
					       fb->pixel_format);

235 236 237 238 239 240
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

241 242 243 244 245 246 247 248 249 250 251
	if (key->flags) {
		I915_WRITE(PLANE_KEYVAL(pipe, plane), key->min_value);
		I915_WRITE(PLANE_KEYMAX(pipe, plane), key->max_value);
		I915_WRITE(PLANE_KEYMSK(pipe, plane), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
	else if (key->flags & I915_SET_COLORKEY_SOURCE)
		plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;

252
	surf_addr = intel_plane_obj_offset(intel_plane, obj, 0);
253

254
	if (intel_rotation_90_or_270(rotation)) {
255 256
		int cpp = drm_format_plane_cpp(fb->pixel_format, 0);

257
		/* stride: Surface height in tiles */
258
		tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
		stride = DIV_ROUND_UP(fb->height, tile_height);
		plane_size = (src_w << 16) | src_h;
		x_offset = stride * tile_height - y - (src_h + 1);
		y_offset = x;
	} else {
		stride = fb->pitches[0] / stride_div;
		plane_size = (src_h << 16) | src_w;
		x_offset = x;
		y_offset = y;
	}
	plane_offset = y_offset << 16 | x_offset;

	I915_WRITE(PLANE_OFFSET(pipe, plane), plane_offset);
	I915_WRITE(PLANE_STRIDE(pipe, plane), stride);
	I915_WRITE(PLANE_SIZE(pipe, plane), plane_size);
274 275

	/* program plane scaler */
276 277
	if (plane_state->scaler_id >= 0) {
		int scaler_id = plane_state->scaler_id;
278
		const struct intel_scaler *scaler;
279 280 281

		DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n", plane,
			PS_PLANE_SEL(plane));
282 283 284 285 286

		scaler = &crtc_state->scaler_state.scalers[scaler_id];

		I915_WRITE(SKL_PS_CTRL(pipe, scaler_id),
			   PS_SCALER_EN | PS_PLANE_SEL(plane) | scaler->mode);
287 288 289 290 291 292 293 294 295 296
		I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
		I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
		I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
			((crtc_w + 1) << 16)|(crtc_h + 1));

		I915_WRITE(PLANE_POS(pipe, plane), 0);
	} else {
		I915_WRITE(PLANE_POS(pipe, plane), (crtc_y << 16) | crtc_x);
	}

297
	I915_WRITE(PLANE_CTL(pipe, plane), plane_ctl);
298
	I915_WRITE(PLANE_SURF(pipe, plane), surf_addr);
299 300 301 302
	POSTING_READ(PLANE_SURF(pipe, plane));
}

static void
303
skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
304
{
305
	struct drm_device *dev = dplane->dev;
306
	struct drm_i915_private *dev_priv = to_i915(dev);
307
	struct intel_plane *intel_plane = to_intel_plane(dplane);
308 309 310
	const int pipe = intel_plane->pipe;
	const int plane = intel_plane->plane + 1;

311
	I915_WRITE(PLANE_CTL(pipe, plane), 0);
312

313 314
	I915_WRITE(PLANE_SURF(pipe, plane), 0);
	POSTING_READ(PLANE_SURF(pipe, plane));
315 316
}

317 318 319
static void
chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
{
320
	struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
	int plane = intel_plane->plane;

	/* Seems RGB data bypasses the CSC always */
	if (!format_is_yuv(format))
		return;

	/*
	 * BT.601 limited range YCbCr -> full range RGB
	 *
	 * |r|   | 6537 4769     0|   |cr  |
	 * |g| = |-3330 4769 -1605| x |y-64|
	 * |b|   |    0 4769  8263|   |cb  |
	 *
	 * Cb and Cr apparently come in as signed already, so no
	 * need for any offset. For Y we need to remove the offset.
	 */
	I915_WRITE(SPCSCYGOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
	I915_WRITE(SPCSCCBOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
	I915_WRITE(SPCSCCROFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));

	I915_WRITE(SPCSCC01(plane), SPCSC_C1(4769) | SPCSC_C0(6537));
	I915_WRITE(SPCSCC23(plane), SPCSC_C1(-3330) | SPCSC_C0(0));
	I915_WRITE(SPCSCC45(plane), SPCSC_C1(-1605) | SPCSC_C0(4769));
	I915_WRITE(SPCSCC67(plane), SPCSC_C1(4769) | SPCSC_C0(0));
	I915_WRITE(SPCSCC8(plane), SPCSC_C0(8263));

	I915_WRITE(SPCSCYGICLAMP(plane), SPCSC_IMAX(940) | SPCSC_IMIN(64));
	I915_WRITE(SPCSCCBICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
	I915_WRITE(SPCSCCRICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));

	I915_WRITE(SPCSCYGOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
	I915_WRITE(SPCSCCBOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
	I915_WRITE(SPCSCCROCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
}

356
static void
357 358 359
vlv_update_plane(struct drm_plane *dplane,
		 const struct intel_crtc_state *crtc_state,
		 const struct intel_plane_state *plane_state)
360 361
{
	struct drm_device *dev = dplane->dev;
362
	struct drm_i915_private *dev_priv = to_i915(dev);
363
	struct intel_plane *intel_plane = to_intel_plane(dplane);
364
	struct drm_framebuffer *fb = plane_state->base.fb;
365
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
366 367 368
	int pipe = intel_plane->pipe;
	int plane = intel_plane->plane;
	u32 sprctl;
369
	u32 sprsurf_offset, linear_offset;
370
	unsigned int rotation = dplane->state->rotation;
371
	int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
372
	const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
373 374 375 376 377 378 379 380
	int crtc_x = plane_state->base.dst.x1;
	int crtc_y = plane_state->base.dst.y1;
	uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
	uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
	uint32_t x = plane_state->base.src.x1 >> 16;
	uint32_t y = plane_state->base.src.y1 >> 16;
	uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
	uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
381

382
	sprctl = SP_ENABLE;
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426

	switch (fb->pixel_format) {
	case DRM_FORMAT_YUYV:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
		break;
	case DRM_FORMAT_RGB565:
		sprctl |= SP_FORMAT_BGR565;
		break;
	case DRM_FORMAT_XRGB8888:
		sprctl |= SP_FORMAT_BGRX8888;
		break;
	case DRM_FORMAT_ARGB8888:
		sprctl |= SP_FORMAT_BGRA8888;
		break;
	case DRM_FORMAT_XBGR2101010:
		sprctl |= SP_FORMAT_RGBX1010102;
		break;
	case DRM_FORMAT_ABGR2101010:
		sprctl |= SP_FORMAT_RGBA1010102;
		break;
	case DRM_FORMAT_XBGR8888:
		sprctl |= SP_FORMAT_RGBX8888;
		break;
	case DRM_FORMAT_ABGR8888:
		sprctl |= SP_FORMAT_RGBA8888;
		break;
	default:
		/*
		 * If we get here one of the upper layers failed to filter
		 * out the unsupported plane formats
		 */
		BUG();
		break;
	}

427 428 429 430 431 432
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	sprctl |= SP_GAMMA_ENABLE;

433 434 435 436 437 438 439 440 441
	if (obj->tiling_mode != I915_TILING_NONE)
		sprctl |= SP_TILED;

	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

442
	linear_offset = y * fb->pitches[0] + x * cpp;
443
	sprsurf_offset = intel_compute_tile_offset(&x, &y, fb, 0,
444
						   fb->pitches[0], rotation);
445 446
	linear_offset -= sprsurf_offset;

447
	if (rotation == DRM_ROTATE_180) {
448 449 450 451
		sprctl |= SP_ROTATE_180;

		x += src_w;
		y += src_h;
452
		linear_offset += src_h * fb->pitches[0] + src_w * cpp;
453 454
	}

455 456 457 458 459 460 461 462 463
	if (key->flags) {
		I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
		I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
		I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_SOURCE)
		sprctl |= SP_SOURCE_KEY;

464 465 466
	if (IS_CHERRYVIEW(dev) && pipe == PIPE_B)
		chv_update_csc(intel_plane, fb->pixel_format);

467 468 469
	I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
	I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);

470 471 472 473 474
	if (obj->tiling_mode != I915_TILING_NONE)
		I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
	else
		I915_WRITE(SPLINOFF(pipe, plane), linear_offset);

475 476
	I915_WRITE(SPCONSTALPHA(pipe, plane), 0);

477 478
	I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
	I915_WRITE(SPCNTR(pipe, plane), sprctl);
479 480
	I915_WRITE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
		   sprsurf_offset);
481
	POSTING_READ(SPSURF(pipe, plane));
482 483 484
}

static void
485
vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
486 487
{
	struct drm_device *dev = dplane->dev;
488
	struct drm_i915_private *dev_priv = to_i915(dev);
489 490 491 492
	struct intel_plane *intel_plane = to_intel_plane(dplane);
	int pipe = intel_plane->pipe;
	int plane = intel_plane->plane;

493 494
	I915_WRITE(SPCNTR(pipe, plane), 0);

495
	I915_WRITE(SPSURF(pipe, plane), 0);
496
	POSTING_READ(SPSURF(pipe, plane));
497 498
}

499
static void
500 501 502
ivb_update_plane(struct drm_plane *plane,
		 const struct intel_crtc_state *crtc_state,
		 const struct intel_plane_state *plane_state)
503 504
{
	struct drm_device *dev = plane->dev;
505
	struct drm_i915_private *dev_priv = to_i915(dev);
506
	struct intel_plane *intel_plane = to_intel_plane(plane);
507
	struct drm_framebuffer *fb = plane_state->base.fb;
508
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
509
	enum pipe pipe = intel_plane->pipe;
510
	u32 sprctl, sprscale = 0;
511
	u32 sprsurf_offset, linear_offset;
512
	unsigned int rotation = plane_state->base.rotation;
513
	int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
514
	const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
515 516 517 518 519 520 521 522
	int crtc_x = plane_state->base.dst.x1;
	int crtc_y = plane_state->base.dst.y1;
	uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
	uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
	uint32_t x = plane_state->base.src.x1 >> 16;
	uint32_t y = plane_state->base.src.y1 >> 16;
	uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
	uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
523

524
	sprctl = SPRITE_ENABLE;
525 526 527

	switch (fb->pixel_format) {
	case DRM_FORMAT_XBGR8888:
528
		sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
529 530
		break;
	case DRM_FORMAT_XRGB8888:
531
		sprctl |= SPRITE_FORMAT_RGBX888;
532 533 534 535 536 537 538 539 540 541 542 543 544 545
		break;
	case DRM_FORMAT_YUYV:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
		break;
	default:
546
		BUG();
547 548
	}

549 550 551 552 553 554
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	sprctl |= SPRITE_GAMMA_ENABLE;

555 556 557
	if (obj->tiling_mode != I915_TILING_NONE)
		sprctl |= SPRITE_TILED;

558
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
559 560 561 562
		sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
	else
		sprctl |= SPRITE_TRICKLE_FEED_DISABLE;

563
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
564 565
		sprctl |= SPRITE_PIPE_CSC_ENABLE;

566 567 568 569 570 571
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

572
	if (crtc_w != src_w || crtc_h != src_h)
573 574
		sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;

575
	linear_offset = y * fb->pitches[0] + x * cpp;
576
	sprsurf_offset = intel_compute_tile_offset(&x, &y, fb, 0,
577
						   fb->pitches[0], rotation);
578 579
	linear_offset -= sprsurf_offset;

580
	if (rotation == DRM_ROTATE_180) {
581 582 583 584 585 586
		sprctl |= SPRITE_ROTATE_180;

		/* HSW and BDW does this automagically in hardware */
		if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
			x += src_w;
			y += src_h;
587
			linear_offset += src_h * fb->pitches[0] + src_w * cpp;
588 589 590
		}
	}

591 592 593 594 595 596 597 598 599 600 601
	if (key->flags) {
		I915_WRITE(SPRKEYVAL(pipe), key->min_value);
		I915_WRITE(SPRKEYMAX(pipe), key->max_value);
		I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		sprctl |= SPRITE_DEST_KEY;
	else if (key->flags & I915_SET_COLORKEY_SOURCE)
		sprctl |= SPRITE_SOURCE_KEY;

602 603 604
	I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
	I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);

605 606
	/* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
	 * register */
607
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
608
		I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
609
	else if (obj->tiling_mode != I915_TILING_NONE)
610
		I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
611 612
	else
		I915_WRITE(SPRLINOFF(pipe), linear_offset);
613

614
	I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
615 616
	if (intel_plane->can_scale)
		I915_WRITE(SPRSCALE(pipe), sprscale);
617
	I915_WRITE(SPRCTL(pipe), sprctl);
618 619
	I915_WRITE(SPRSURF(pipe),
		   i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
620
	POSTING_READ(SPRSURF(pipe));
621 622 623
}

static void
624
ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
625 626
{
	struct drm_device *dev = plane->dev;
627
	struct drm_i915_private *dev_priv = to_i915(dev);
628 629 630
	struct intel_plane *intel_plane = to_intel_plane(plane);
	int pipe = intel_plane->pipe;

631
	I915_WRITE(SPRCTL(pipe), 0);
632
	/* Can't leave the scaler enabled... */
633 634
	if (intel_plane->can_scale)
		I915_WRITE(SPRSCALE(pipe), 0);
635

636 637
	I915_WRITE(SPRSURF(pipe), 0);
	POSTING_READ(SPRSURF(pipe));
638 639 640
}

static void
641 642 643
ilk_update_plane(struct drm_plane *plane,
		 const struct intel_crtc_state *crtc_state,
		 const struct intel_plane_state *plane_state)
644 645
{
	struct drm_device *dev = plane->dev;
646
	struct drm_i915_private *dev_priv = to_i915(dev);
647
	struct intel_plane *intel_plane = to_intel_plane(plane);
648
	struct drm_framebuffer *fb = plane_state->base.fb;
649
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
V
Ville Syrjälä 已提交
650
	int pipe = intel_plane->pipe;
651
	u32 dvscntr, dvsscale;
652
	u32 dvssurf_offset, linear_offset;
653
	unsigned int rotation = plane_state->base.rotation;
654
	int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
655
	const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
656 657 658 659 660 661 662 663
	int crtc_x = plane_state->base.dst.x1;
	int crtc_y = plane_state->base.dst.y1;
	uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
	uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
	uint32_t x = plane_state->base.src.x1 >> 16;
	uint32_t y = plane_state->base.src.y1 >> 16;
	uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
	uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
664

665
	dvscntr = DVS_ENABLE;
666 667 668

	switch (fb->pixel_format) {
	case DRM_FORMAT_XBGR8888:
669
		dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
670 671
		break;
	case DRM_FORMAT_XRGB8888:
672
		dvscntr |= DVS_FORMAT_RGBX888;
673 674 675 676 677 678 679 680 681 682 683 684 685 686
		break;
	case DRM_FORMAT_YUYV:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
		break;
	default:
687
		BUG();
688 689
	}

690 691 692 693 694 695
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	dvscntr |= DVS_GAMMA_ENABLE;

696 697 698
	if (obj->tiling_mode != I915_TILING_NONE)
		dvscntr |= DVS_TILED;

699 700
	if (IS_GEN6(dev))
		dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
701 702 703 704 705 706 707

	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

708
	dvsscale = 0;
709
	if (crtc_w != src_w || crtc_h != src_h)
710 711
		dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;

712
	linear_offset = y * fb->pitches[0] + x * cpp;
713
	dvssurf_offset = intel_compute_tile_offset(&x, &y, fb, 0,
714
						   fb->pitches[0], rotation);
715 716
	linear_offset -= dvssurf_offset;

717
	if (rotation == DRM_ROTATE_180) {
718 719 720 721
		dvscntr |= DVS_ROTATE_180;

		x += src_w;
		y += src_h;
722
		linear_offset += src_h * fb->pitches[0] + src_w * cpp;
723 724
	}

725 726 727 728 729 730 731 732 733 734 735
	if (key->flags) {
		I915_WRITE(DVSKEYVAL(pipe), key->min_value);
		I915_WRITE(DVSKEYMAX(pipe), key->max_value);
		I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		dvscntr |= DVS_DEST_KEY;
	else if (key->flags & I915_SET_COLORKEY_SOURCE)
		dvscntr |= DVS_SOURCE_KEY;

736 737 738
	I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
	I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);

739
	if (obj->tiling_mode != I915_TILING_NONE)
740
		I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
741 742
	else
		I915_WRITE(DVSLINOFF(pipe), linear_offset);
743 744 745 746

	I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
	I915_WRITE(DVSSCALE(pipe), dvsscale);
	I915_WRITE(DVSCNTR(pipe), dvscntr);
747 748
	I915_WRITE(DVSSURF(pipe),
		   i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
749
	POSTING_READ(DVSSURF(pipe));
750 751 752
}

static void
753
ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
754 755
{
	struct drm_device *dev = plane->dev;
756
	struct drm_i915_private *dev_priv = to_i915(dev);
757 758 759
	struct intel_plane *intel_plane = to_intel_plane(plane);
	int pipe = intel_plane->pipe;

760
	I915_WRITE(DVSCNTR(pipe), 0);
761 762
	/* Disable the scaler */
	I915_WRITE(DVSSCALE(pipe), 0);
763

764
	I915_WRITE(DVSSURF(pipe), 0);
765
	POSTING_READ(DVSSURF(pipe));
766 767 768
}

static int
769
intel_check_sprite_plane(struct drm_plane *plane,
770
			 struct intel_crtc_state *crtc_state,
771
			 struct intel_plane_state *state)
772
{
773
	struct drm_device *dev = plane->dev;
774 775
	struct drm_crtc *crtc = state->base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
776
	struct intel_plane *intel_plane = to_intel_plane(plane);
777
	struct drm_framebuffer *fb = state->base.fb;
778 779 780
	int crtc_x, crtc_y;
	unsigned int crtc_w, crtc_h;
	uint32_t src_x, src_y, src_w, src_h;
781 782
	struct drm_rect *src = &state->base.src;
	struct drm_rect *dst = &state->base.dst;
783
	const struct drm_rect *clip = &state->clip;
784 785
	int hscale, vscale;
	int max_scale, min_scale;
786
	bool can_scale;
787

788 789 790 791 792 793 794 795 796 797
	src->x1 = state->base.src_x;
	src->y1 = state->base.src_y;
	src->x2 = state->base.src_x + state->base.src_w;
	src->y2 = state->base.src_y + state->base.src_h;

	dst->x1 = state->base.crtc_x;
	dst->y1 = state->base.crtc_y;
	dst->x2 = state->base.crtc_x + state->base.crtc_w;
	dst->y2 = state->base.crtc_y + state->base.crtc_h;

798
	if (!fb) {
799
		state->base.visible = false;
800
		return 0;
801
	}
802

803 804 805
	/* Don't modify another pipe's plane */
	if (intel_plane->pipe != intel_crtc->pipe) {
		DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
806
		return -EINVAL;
807
	}
808

809 810 811
	/* FIXME check all gen limits */
	if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
		DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
812
		return -EINVAL;
813
	}
814

815 816 817
	/* setup can_scale, min_scale, max_scale */
	if (INTEL_INFO(dev)->gen >= 9) {
		/* use scaler when colorkey is not required */
818
		if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
819 820 821 822 823 824 825 826 827 828 829 830 831 832
			can_scale = 1;
			min_scale = 1;
			max_scale = skl_max_scale(intel_crtc, crtc_state);
		} else {
			can_scale = 0;
			min_scale = DRM_PLANE_HELPER_NO_SCALING;
			max_scale = DRM_PLANE_HELPER_NO_SCALING;
		}
	} else {
		can_scale = intel_plane->can_scale;
		max_scale = intel_plane->max_downscale << 16;
		min_scale = intel_plane->can_scale ? 1 : (1 << 16);
	}

833 834 835 836 837
	/*
	 * FIXME the following code does a bunch of fuzzy adjustments to the
	 * coordinates and sizes. We probably need some way to decide whether
	 * more strict checking should be done instead.
	 */
838
	drm_rect_rotate(src, fb->width << 16, fb->height << 16,
839
			state->base.rotation);
840

841
	hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
842
	BUG_ON(hscale < 0);
843

844
	vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
845
	BUG_ON(vscale < 0);
846

847
	state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
848

849 850 851 852
	crtc_x = dst->x1;
	crtc_y = dst->y1;
	crtc_w = drm_rect_width(dst);
	crtc_h = drm_rect_height(dst);
853

854
	if (state->base.visible) {
855
		/* check again in case clipping clamped the results */
856
		hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
857 858
		if (hscale < 0) {
			DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
859 860
			drm_rect_debug_print("src: ", src, true);
			drm_rect_debug_print("dst: ", dst, false);
861 862 863 864

			return hscale;
		}

865
		vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
866 867
		if (vscale < 0) {
			DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
868 869
			drm_rect_debug_print("src: ", src, true);
			drm_rect_debug_print("dst: ", dst, false);
870 871 872 873

			return vscale;
		}

874
		/* Make the source viewport size an exact multiple of the scaling factors. */
875 876 877
		drm_rect_adjust_size(src,
				     drm_rect_width(dst) * hscale - drm_rect_width(src),
				     drm_rect_height(dst) * vscale - drm_rect_height(src));
878

879
		drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
880
				    state->base.rotation);
881

882
		/* sanity check to make sure the src viewport wasn't enlarged */
883 884 885 886
		WARN_ON(src->x1 < (int) state->base.src_x ||
			src->y1 < (int) state->base.src_y ||
			src->x2 > (int) state->base.src_x + state->base.src_w ||
			src->y2 > (int) state->base.src_y + state->base.src_h);
887 888 889 890 891 892 893

		/*
		 * Hardware doesn't handle subpixel coordinates.
		 * Adjust to (macro)pixel boundary, but be careful not to
		 * increase the source viewport size, because that could
		 * push the downscaling factor out of bounds.
		 */
894 895 896 897
		src_x = src->x1 >> 16;
		src_w = drm_rect_width(src) >> 16;
		src_y = src->y1 >> 16;
		src_h = drm_rect_height(src) >> 16;
898 899 900 901 902 903 904 905 906

		if (format_is_yuv(fb->pixel_format)) {
			src_x &= ~1;
			src_w &= ~1;

			/*
			 * Must keep src and dst the
			 * same if we can't scale.
			 */
907
			if (!can_scale)
908 909 910
				crtc_w &= ~1;

			if (crtc_w == 0)
911
				state->base.visible = false;
912 913 914 915
		}
	}

	/* Check size restrictions when scaling */
916
	if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
917
		unsigned int width_bytes;
918
		int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
919

920
		WARN_ON(!can_scale);
921 922 923 924

		/* FIXME interlacing min height is 6 */

		if (crtc_w < 3 || crtc_h < 3)
925
			state->base.visible = false;
926 927

		if (src_w < 3 || src_h < 3)
928
			state->base.visible = false;
929

930
		width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
931

932 933
		if (INTEL_INFO(dev)->gen < 9 && (src_w > 2048 || src_h > 2048 ||
		    width_bytes > 4096 || fb->pitches[0] > 4096)) {
934 935 936 937 938
			DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
			return -EINVAL;
		}
	}

939
	if (state->base.visible) {
940 941 942 943
		src->x1 = src_x << 16;
		src->x2 = (src_x + src_w) << 16;
		src->y1 = src_y << 16;
		src->y2 = (src_y + src_h) << 16;
944 945 946 947 948 949 950 951 952 953
	}

	dst->x1 = crtc_x;
	dst->x2 = crtc_x + crtc_w;
	dst->y1 = crtc_y;
	dst->y2 = crtc_y + crtc_h;

	return 0;
}

954 955 956 957 958
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv)
{
	struct drm_intel_sprite_colorkey *set = data;
	struct drm_plane *plane;
959 960 961
	struct drm_plane_state *plane_state;
	struct drm_atomic_state *state;
	struct drm_modeset_acquire_ctx ctx;
962 963 964 965 966 967
	int ret = 0;

	/* Make sure we don't try to enable both src & dest simultaneously */
	if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
		return -EINVAL;

968
	if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
969 970 971
	    set->flags & I915_SET_COLORKEY_DESTINATION)
		return -EINVAL;

R
Rob Clark 已提交
972
	plane = drm_plane_find(dev, set->plane_id);
973 974
	if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
		return -ENOENT;
975

976
	drm_modeset_acquire_init(&ctx, 0);
977

978 979 980 981
	state = drm_atomic_state_alloc(plane->dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
982
	}
983 984 985 986 987 988 989 990 991
	state->acquire_ctx = &ctx;

	while (1) {
		plane_state = drm_atomic_get_plane_state(state, plane);
		ret = PTR_ERR_OR_ZERO(plane_state);
		if (!ret) {
			to_intel_plane_state(plane_state)->ckey = *set;
			ret = drm_atomic_commit(state);
		}
992

993 994
		if (ret != -EDEADLK)
			break;
995

996 997 998
		drm_atomic_state_clear(state);
		drm_modeset_backoff(&ctx);
	}
999

1000 1001
	if (ret)
		drm_atomic_state_free(state);
1002

1003 1004 1005 1006
out:
	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	return ret;
1007 1008
}

1009
static const uint32_t ilk_plane_formats[] = {
1010 1011 1012 1013 1014 1015 1016
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1017
static const uint32_t snb_plane_formats[] = {
1018 1019 1020 1021 1022 1023 1024 1025
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1026
static const uint32_t vlv_plane_formats[] = {
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
	DRM_FORMAT_RGB565,
	DRM_FORMAT_ABGR8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_XBGR2101010,
	DRM_FORMAT_ABGR2101010,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
static uint32_t skl_plane_formats[] = {
	DRM_FORMAT_RGB565,
	DRM_FORMAT_ABGR8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1052
int
1053
intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
1054
{
1055 1056
	struct intel_plane *intel_plane = NULL;
	struct intel_plane_state *state = NULL;
1057
	unsigned long possible_crtcs;
1058 1059
	const uint32_t *plane_formats;
	int num_plane_formats;
1060 1061
	int ret;

1062
	if (INTEL_INFO(dev)->gen < 5)
1063 1064
		return -ENODEV;

1065
	intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
1066 1067 1068 1069
	if (!intel_plane) {
		ret = -ENOMEM;
		goto fail;
	}
1070

1071 1072
	state = intel_create_plane_state(&intel_plane->base);
	if (!state) {
1073 1074
		ret = -ENOMEM;
		goto fail;
1075
	}
1076
	intel_plane->base.state = &state->base;
1077

1078 1079 1080
	switch (INTEL_INFO(dev)->gen) {
	case 5:
	case 6:
1081
		intel_plane->can_scale = true;
1082
		intel_plane->max_downscale = 16;
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
		intel_plane->update_plane = ilk_update_plane;
		intel_plane->disable_plane = ilk_disable_plane;

		if (IS_GEN6(dev)) {
			plane_formats = snb_plane_formats;
			num_plane_formats = ARRAY_SIZE(snb_plane_formats);
		} else {
			plane_formats = ilk_plane_formats;
			num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
		}
		break;

	case 7:
B
Ben Widawsky 已提交
1096
	case 8:
1097
		if (IS_IVYBRIDGE(dev)) {
1098
			intel_plane->can_scale = true;
1099 1100 1101 1102 1103
			intel_plane->max_downscale = 2;
		} else {
			intel_plane->can_scale = false;
			intel_plane->max_downscale = 1;
		}
1104

1105
		if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
			intel_plane->update_plane = vlv_update_plane;
			intel_plane->disable_plane = vlv_disable_plane;

			plane_formats = vlv_plane_formats;
			num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
		} else {
			intel_plane->update_plane = ivb_update_plane;
			intel_plane->disable_plane = ivb_disable_plane;

			plane_formats = snb_plane_formats;
			num_plane_formats = ARRAY_SIZE(snb_plane_formats);
		}
1118
		break;
1119
	case 9:
1120
		intel_plane->can_scale = true;
1121 1122
		intel_plane->update_plane = skl_update_plane;
		intel_plane->disable_plane = skl_disable_plane;
1123
		state->scaler_id = -1;
1124 1125 1126 1127

		plane_formats = skl_plane_formats;
		num_plane_formats = ARRAY_SIZE(skl_plane_formats);
		break;
1128
	default:
1129 1130 1131
		MISSING_CASE(INTEL_INFO(dev)->gen);
		ret = -ENODEV;
		goto fail;
1132 1133 1134
	}

	intel_plane->pipe = pipe;
1135
	intel_plane->plane = plane;
1136
	intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
1137
	intel_plane->check_plane = intel_check_sprite_plane;
1138

1139
	possible_crtcs = (1 << pipe);
1140

1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
	if (INTEL_INFO(dev)->gen >= 9)
		ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
					       &intel_plane_funcs,
					       plane_formats, num_plane_formats,
					       DRM_PLANE_TYPE_OVERLAY,
					       "plane %d%c", plane + 2, pipe_name(pipe));
	else
		ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
					       &intel_plane_funcs,
					       plane_formats, num_plane_formats,
					       DRM_PLANE_TYPE_OVERLAY,
					       "sprite %c", sprite_name(pipe, plane));
1153 1154
	if (ret)
		goto fail;
1155

1156
	intel_create_rotation_property(dev, intel_plane);
1157

1158 1159
	drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);

1160 1161 1162 1163 1164 1165
	return 0;

fail:
	kfree(state);
	kfree(intel_plane);

1166 1167
	return ret;
}