i915_gem_gtt.c 105.6 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26 27 28
#include <linux/slab.h> /* fault-inject.h is not standalone! */

#include <linux/fault-inject.h>
29
#include <linux/log2.h>
30
#include <linux/random.h>
31
#include <linux/seq_file.h>
32
#include <linux/stop_machine.h>
33

L
Laura Abbott 已提交
34 35
#include <asm/set_memory.h>

36 37
#include <drm/drmP.h>
#include <drm/i915_drm.h>
38

39
#include "i915_drv.h"
40
#include "i915_vgpu.h"
41 42
#include "i915_trace.h"
#include "intel_drv.h"
43
#include "intel_frontbuffer.h"
44

45 46
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
83 84 85
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

108 109 110
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

111 112
static void gen6_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
113 114
	/*
	 * Note that as an uncached mmio write, this will flush the
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
	 * WCB of the writes into the GGTT before it triggers the invalidate.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
}

static void guc_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	gen6_ggtt_invalidate(dev_priv);
	I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
}

static void gmch_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	intel_gtt_chipset_flush();
}

static inline void i915_ggtt_invalidate(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate(i915);
}

136 137
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
138
{
139
	bool has_full_ppgtt;
140
	bool has_full_48bit_ppgtt;
141

142 143 144
	if (!dev_priv->info.has_aliasing_ppgtt)
		return 0;

145 146
	has_full_ppgtt = dev_priv->info.has_full_ppgtt;
	has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
147

148
	if (intel_vgpu_active(dev_priv)) {
149
		/* GVT-g has no support for 32bit ppgtt */
150
		has_full_ppgtt = false;
151
		has_full_48bit_ppgtt = intel_vgpu_has_full_48bit_ppgtt(dev_priv);
152
	}
153

154 155 156 157
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
158
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
159 160 161 162 163
		return 0;

	if (enable_ppgtt == 1)
		return 1;

164
	if (enable_ppgtt == 2 && has_full_ppgtt)
165 166
		return 2;

167 168 169
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

170
	/* Disable ppgtt on SNB if VT-d is on. */
171
	if (IS_GEN6(dev_priv) && intel_vtd_active()) {
172
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
173
		return 0;
174 175
	}

176
	/* Early VLV doesn't have this */
177
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
178 179 180 181
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

182
	if (HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
183 184 185 186 187 188 189
		if (has_full_48bit_ppgtt)
			return 3;

		if (has_full_ppgtt)
			return 2;
	}

190
	return 1;
191 192
}

193 194 195
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
196
{
197 198 199
	u32 pte_flags;
	int ret;

200 201 202 203 204 205
	if (!(vma->flags & I915_VMA_LOCAL_BIND)) {
		ret = vma->vm->allocate_va_range(vma->vm, vma->node.start,
						 vma->size);
		if (ret)
			return ret;
	}
206 207

	/* Currently applicable only to VLV */
208
	pte_flags = 0;
209 210 211
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

212
	vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
213 214

	return 0;
215 216 217 218
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
219
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
220
}
221

222 223 224 225 226 227
static int ppgtt_set_pages(struct i915_vma *vma)
{
	GEM_BUG_ON(vma->pages);

	vma->pages = vma->obj->mm.pages;

228 229
	vma->page_sizes = vma->obj->mm.page_sizes;

230 231 232 233 234 235 236 237 238 239 240 241
	return 0;
}

static void clear_pages(struct i915_vma *vma)
{
	GEM_BUG_ON(!vma->pages);

	if (vma->pages != vma->obj->mm.pages) {
		sg_free_table(vma->pages);
		kfree(vma->pages);
	}
	vma->pages = NULL;
242 243

	memset(&vma->page_sizes, 0, sizeof(vma->page_sizes));
244 245
}

246
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
247
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
248
{
249
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
250
	pte |= addr;
251 252 253

	switch (level) {
	case I915_CACHE_NONE:
254
		pte |= PPAT_UNCACHED;
255 256
		break;
	case I915_CACHE_WT:
257
		pte |= PPAT_DISPLAY_ELLC;
258 259
		break;
	default:
260
		pte |= PPAT_CACHED;
261 262 263
		break;
	}

B
Ben Widawsky 已提交
264 265 266
	return pte;
}

267 268
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
269
{
270
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
271 272
	pde |= addr;
	if (level != I915_CACHE_NONE)
273
		pde |= PPAT_CACHED_PDE;
B
Ben Widawsky 已提交
274
	else
275
		pde |= PPAT_UNCACHED;
B
Ben Widawsky 已提交
276 277 278
	return pde;
}

279 280 281
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

282 283
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
284
				 u32 unused)
285
{
286
	gen6_pte_t pte = GEN6_PTE_VALID;
287
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
288 289

	switch (level) {
290 291 292 293 294 295 296 297
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
298
		MISSING_CASE(level);
299 300 301 302 303
	}

	return pte;
}

304 305
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
306
				 u32 unused)
307
{
308
	gen6_pte_t pte = GEN6_PTE_VALID;
309 310 311 312 313
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
314 315 316 317 318
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
319
		pte |= GEN6_PTE_UNCACHED;
320 321
		break;
	default:
322
		MISSING_CASE(level);
323 324
	}

325 326 327
	return pte;
}

328 329
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
330
				 u32 flags)
331
{
332
	gen6_pte_t pte = GEN6_PTE_VALID;
333 334
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

335 336
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
337 338 339 340 341 342 343

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

344 345
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
346
				 u32 unused)
347
{
348
	gen6_pte_t pte = GEN6_PTE_VALID;
349
	pte |= HSW_PTE_ADDR_ENCODE(addr);
350 351

	if (level != I915_CACHE_NONE)
352
		pte |= HSW_WB_LLC_AGE3;
353 354 355 356

	return pte;
}

357 358
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
359
				  u32 unused)
360
{
361
	gen6_pte_t pte = GEN6_PTE_VALID;
362 363
	pte |= HSW_PTE_ADDR_ENCODE(addr);

364 365 366 367
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
368
		pte |= HSW_WT_ELLC_LLC_AGE3;
369 370
		break;
	default:
371
		pte |= HSW_WB_ELLC_LLC_AGE3;
372 373
		break;
	}
374 375 376 377

	return pte;
}

378
static struct page *vm_alloc_page(struct i915_address_space *vm, gfp_t gfp)
379
{
380
	struct pagevec *pvec = &vm->free_pages;
381
	struct pagevec stash;
382

383 384
	if (I915_SELFTEST_ONLY(should_fail(&vm->fault_attr, 1)))
		i915_gem_shrink_all(vm->i915);
385

386 387 388 389 390 391 392 393 394 395 396 397 398 399
	if (likely(pvec->nr))
		return pvec->pages[--pvec->nr];

	if (!vm->pt_kmap_wc)
		return alloc_page(gfp);

	/* A placeholder for a specific mutex to guard the WC stash */
	lockdep_assert_held(&vm->i915->drm.struct_mutex);

	/* Look in our global stash of WC pages... */
	pvec = &vm->i915->mm.wc_stash;
	if (likely(pvec->nr))
		return pvec->pages[--pvec->nr];

400 401 402 403 404 405 406 407 408
	/*
	 * Otherwise batch allocate pages to amoritize cost of set_pages_wc.
	 *
	 * We have to be careful as page allocation may trigger the shrinker
	 * (via direct reclaim) which will fill up the WC stash underneath us.
	 * So we add our WB pages into a temporary pvec on the stack and merge
	 * them into the WC stash after all the allocations are complete.
	 */
	pagevec_init(&stash);
409 410
	do {
		struct page *page;
411

412 413 414 415
		page = alloc_page(gfp);
		if (unlikely(!page))
			break;

416 417
		stash.pages[stash.nr++] = page;
	} while (stash.nr < pagevec_space(pvec));
418

419 420 421
	if (stash.nr) {
		int nr = min_t(int, stash.nr, pagevec_space(pvec));
		struct page **pages = stash.pages + stash.nr - nr;
422

423 424 425 426 427 428 429 430 431
		if (nr && !set_pages_array_wc(pages, nr)) {
			memcpy(pvec->pages + pvec->nr,
			       pages, sizeof(pages[0]) * nr);
			pvec->nr += nr;
			stash.nr -= nr;
		}

		pagevec_release(&stash);
	}
432

433
	return likely(pvec->nr) ? pvec->pages[--pvec->nr] : NULL;
434 435
}

436 437
static void vm_free_pages_release(struct i915_address_space *vm,
				  bool immediate)
438
{
439 440 441
	struct pagevec *pvec = &vm->free_pages;

	GEM_BUG_ON(!pagevec_count(pvec));
442

443 444 445 446 447 448
	if (vm->pt_kmap_wc) {
		struct pagevec *stash = &vm->i915->mm.wc_stash;

		/* When we use WC, first fill up the global stash and then
		 * only if full immediately free the overflow.
		 */
449

450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
		lockdep_assert_held(&vm->i915->drm.struct_mutex);
		if (pagevec_space(stash)) {
			do {
				stash->pages[stash->nr++] =
					pvec->pages[--pvec->nr];
				if (!pvec->nr)
					return;
			} while (pagevec_space(stash));

			/* As we have made some room in the VM's free_pages,
			 * we can wait for it to fill again. Unless we are
			 * inside i915_address_space_fini() and must
			 * immediately release the pages!
			 */
			if (!immediate)
				return;
		}

		set_pages_array_wb(pvec->pages, pvec->nr);
	}

	__pagevec_release(pvec);
472 473 474 475
}

static void vm_free_page(struct i915_address_space *vm, struct page *page)
{
476 477 478 479 480 481 482 483
	/*
	 * On !llc, we need to change the pages back to WB. We only do so
	 * in bulk, so we rarely need to change the page attributes here,
	 * but doing so requires a stop_machine() from deep inside arch/x86/mm.
	 * To make detection of the possible sleep more likely, use an
	 * unconditional might_sleep() for everybody.
	 */
	might_sleep();
484
	if (!pagevec_add(&vm->free_pages, page))
485
		vm_free_pages_release(vm, false);
486
}
487

488 489 490 491 492 493 494
static int __setup_page_dma(struct i915_address_space *vm,
			    struct i915_page_dma *p,
			    gfp_t gfp)
{
	p->page = vm_alloc_page(vm, gfp | __GFP_NOWARN | __GFP_NORETRY);
	if (unlikely(!p->page))
		return -ENOMEM;
495

496 497 498 499 500
	p->daddr = dma_map_page(vm->dma, p->page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (unlikely(dma_mapping_error(vm->dma, p->daddr))) {
		vm_free_page(vm, p->page);
		return -ENOMEM;
501
	}
502 503

	return 0;
504 505
}

506
static int setup_page_dma(struct i915_address_space *vm,
507
			  struct i915_page_dma *p)
508
{
509
	return __setup_page_dma(vm, p, I915_GFP_DMA);
510 511
}

512
static void cleanup_page_dma(struct i915_address_space *vm,
513
			     struct i915_page_dma *p)
514
{
515 516
	dma_unmap_page(vm->dma, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	vm_free_page(vm, p->page);
517 518
}

519
#define kmap_atomic_px(px) kmap_atomic(px_base(px)->page)
520

521 522 523 524
#define setup_px(vm, px) setup_page_dma((vm), px_base(px))
#define cleanup_px(vm, px) cleanup_page_dma((vm), px_base(px))
#define fill_px(ppgtt, px, v) fill_page_dma((vm), px_base(px), (v))
#define fill32_px(ppgtt, px, v) fill_page_dma_32((vm), px_base(px), (v))
525

526 527 528
static void fill_page_dma(struct i915_address_space *vm,
			  struct i915_page_dma *p,
			  const u64 val)
529
{
530
	u64 * const vaddr = kmap_atomic(p->page);
531

532
	memset64(vaddr, val, PAGE_SIZE / sizeof(val));
533

534
	kunmap_atomic(vaddr);
535 536
}

537 538 539
static void fill_page_dma_32(struct i915_address_space *vm,
			     struct i915_page_dma *p,
			     const u32 v)
540
{
541
	fill_page_dma(vm, p, (u64)v << 32 | v);
542 543
}

544
static int
545
setup_scratch_page(struct i915_address_space *vm, gfp_t gfp)
546
{
547
	unsigned long size;
548

549 550 551 552 553 554 555 556 557 558 559 560
	/*
	 * In order to utilize 64K pages for an object with a size < 2M, we will
	 * need to support a 64K scratch page, given that every 16th entry for a
	 * page-table operating in 64K mode must point to a properly aligned 64K
	 * region, including any PTEs which happen to point to scratch.
	 *
	 * This is only relevant for the 48b PPGTT where we support
	 * huge-gtt-pages, see also i915_vma_insert().
	 *
	 * TODO: we should really consider write-protecting the scratch-page and
	 * sharing between ppgtt
	 */
561
	size = I915_GTT_PAGE_SIZE_4K;
562 563
	if (i915_vm_is_48bit(vm) &&
	    HAS_PAGE_SIZES(vm->i915, I915_GTT_PAGE_SIZE_64K)) {
564 565
		size = I915_GTT_PAGE_SIZE_64K;
		gfp |= __GFP_NOWARN;
566
	}
567 568 569 570 571 572
	gfp |= __GFP_ZERO | __GFP_RETRY_MAYFAIL;

	do {
		int order = get_order(size);
		struct page *page;
		dma_addr_t addr;
573

574
		page = alloc_pages(gfp, order);
575
		if (unlikely(!page))
576
			goto skip;
577

578
		addr = dma_map_page(vm->dma, page, 0, size,
579
				    PCI_DMA_BIDIRECTIONAL);
580 581
		if (unlikely(dma_mapping_error(vm->dma, addr)))
			goto free_page;
582

583 584
		if (unlikely(!IS_ALIGNED(addr, size)))
			goto unmap_page;
585

586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
		vm->scratch_page.page = page;
		vm->scratch_page.daddr = addr;
		vm->scratch_page.order = order;
		return 0;

unmap_page:
		dma_unmap_page(vm->dma, addr, size, PCI_DMA_BIDIRECTIONAL);
free_page:
		__free_pages(page, order);
skip:
		if (size == I915_GTT_PAGE_SIZE_4K)
			return -ENOMEM;

		size = I915_GTT_PAGE_SIZE_4K;
		gfp &= ~__GFP_NOWARN;
	} while (1);
602 603
}

604
static void cleanup_scratch_page(struct i915_address_space *vm)
605
{
606 607
	struct i915_page_dma *p = &vm->scratch_page;

608 609 610
	dma_unmap_page(vm->dma, p->daddr, BIT(p->order) << PAGE_SHIFT,
		       PCI_DMA_BIDIRECTIONAL);
	__free_pages(p->page, p->order);
611 612
}

613
static struct i915_page_table *alloc_pt(struct i915_address_space *vm)
614
{
615
	struct i915_page_table *pt;
616

617 618
	pt = kmalloc(sizeof(*pt), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pt))
619 620
		return ERR_PTR(-ENOMEM);

621 622 623 624
	if (unlikely(setup_px(vm, pt))) {
		kfree(pt);
		return ERR_PTR(-ENOMEM);
	}
625

626
	pt->used_ptes = 0;
627 628 629
	return pt;
}

630
static void free_pt(struct i915_address_space *vm, struct i915_page_table *pt)
631
{
632
	cleanup_px(vm, pt);
633 634 635 636 637 638
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
639 640
	fill_px(vm, pt,
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC));
641 642 643 644 645
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
646 647
	fill32_px(vm, pt,
		  vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0));
648 649
}

650
static struct i915_page_directory *alloc_pd(struct i915_address_space *vm)
651
{
652
	struct i915_page_directory *pd;
653

654 655
	pd = kzalloc(sizeof(*pd), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pd))
656 657
		return ERR_PTR(-ENOMEM);

658 659 660 661
	if (unlikely(setup_px(vm, pd))) {
		kfree(pd);
		return ERR_PTR(-ENOMEM);
	}
662

663
	pd->used_pdes = 0;
664 665 666
	return pd;
}

667
static void free_pd(struct i915_address_space *vm,
668
		    struct i915_page_directory *pd)
669
{
670 671
	cleanup_px(vm, pd);
	kfree(pd);
672 673 674 675 676
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
677 678
	fill_px(vm, pd,
		gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC));
679
	memset_p((void **)pd->page_table, vm->scratch_pt, I915_PDES);
680 681
}

682
static int __pdp_init(struct i915_address_space *vm,
683 684
		      struct i915_page_directory_pointer *pdp)
{
685
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
686

687
	pdp->page_directory = kmalloc_array(pdpes, sizeof(*pdp->page_directory),
688 689
					    GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pdp->page_directory))
690 691
		return -ENOMEM;

692
	memset_p((void **)pdp->page_directory, vm->scratch_pd, pdpes);
693

694 695 696 697 698 699 700 701 702
	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

703 704 705 706 707
static inline bool use_4lvl(const struct i915_address_space *vm)
{
	return i915_vm_is_48bit(vm);
}

708 709
static struct i915_page_directory_pointer *
alloc_pdp(struct i915_address_space *vm)
710 711 712 713
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

714
	GEM_BUG_ON(!use_4lvl(vm));
715 716 717 718 719

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

720
	ret = __pdp_init(vm, pdp);
721 722 723
	if (ret)
		goto fail_bitmap;

724
	ret = setup_px(vm, pdp);
725 726 727 728 729 730 731 732 733 734 735 736 737
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

738
static void free_pdp(struct i915_address_space *vm,
739 740 741
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
742 743 744 745 746 747

	if (!use_4lvl(vm))
		return;

	cleanup_px(vm, pdp);
	kfree(pdp);
748 749
}

750 751 752 753 754 755 756
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

757
	fill_px(vm, pdp, scratch_pdpe);
758 759 760 761 762
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
763 764
	fill_px(vm, pml4,
		gen8_pml4e_encode(px_dma(vm->scratch_pdp), I915_CACHE_LLC));
765
	memset_p((void **)pml4->pdps, vm->scratch_pdp, GEN8_PML4ES_PER_PML4);
766 767
}

768
/* Broadwell Page Directory Pointer Descriptors */
769
static int gen8_write_pdp(struct i915_request *rq,
770 771
			  unsigned entry,
			  dma_addr_t addr)
772
{
773
	struct intel_engine_cs *engine = rq->engine;
774
	u32 *cs;
775 776 777

	BUG_ON(entry >= 4);

778
	cs = intel_ring_begin(rq, 6);
779 780
	if (IS_ERR(cs))
		return PTR_ERR(cs);
781

782 783 784 785 786 787
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, entry));
	*cs++ = upper_32_bits(addr);
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, entry));
	*cs++ = lower_32_bits(addr);
788
	intel_ring_advance(rq, cs);
789 790 791 792

	return 0;
}

793
static int gen8_mm_switch_3lvl(struct i915_hw_ppgtt *ppgtt,
794
			       struct i915_request *rq)
795
{
796
	int i, ret;
797

798
	for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
799 800
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

801
		ret = gen8_write_pdp(rq, i, pd_daddr);
802 803
		if (ret)
			return ret;
804
	}
B
Ben Widawsky 已提交
805

806
	return 0;
807 808
}

809
static int gen8_mm_switch_4lvl(struct i915_hw_ppgtt *ppgtt,
810
			       struct i915_request *rq)
811
{
812
	return gen8_write_pdp(rq, 0, px_dma(&ppgtt->pml4));
813 814
}

815 816 817 818 819 820 821
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
822
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
823 824
}

825 826 827 828
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
829
				struct i915_page_table *pt,
830
				u64 start, u64 length)
831
{
832
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
833 834
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
835 836 837
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t *vaddr;
838

839
	GEM_BUG_ON(num_entries > pt->used_ptes);
M
Mika Kuoppala 已提交
840

841 842 843
	pt->used_ptes -= num_entries;
	if (!pt->used_ptes)
		return true;
844

845
	vaddr = kmap_atomic_px(pt);
M
Mika Kuoppala 已提交
846
	while (pte < pte_end)
847
		vaddr[pte++] = scratch_pte;
848
	kunmap_atomic(vaddr);
849 850

	return false;
851
}
852

853 854 855 856 857 858 859 860 861 862 863 864 865 866
static void gen8_ppgtt_set_pde(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       struct i915_page_table *pt,
			       unsigned int pde)
{
	gen8_pde_t *vaddr;

	pd->page_table[pde] = pt;

	vaddr = kmap_atomic_px(pd);
	vaddr[pde] = gen8_pde_encode(px_dma(pt), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

867
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
868
				struct i915_page_directory *pd,
869
				u64 start, u64 length)
870 871
{
	struct i915_page_table *pt;
872
	u32 pde;
873 874

	gen8_for_each_pde(pt, pd, start, length, pde) {
875 876
		GEM_BUG_ON(pt == vm->scratch_pt);

877 878
		if (!gen8_ppgtt_clear_pt(vm, pt, start, length))
			continue;
879

880
		gen8_ppgtt_set_pde(vm, pd, vm->scratch_pt, pde);
881
		GEM_BUG_ON(!pd->used_pdes);
882
		pd->used_pdes--;
883 884

		free_pt(vm, pt);
885 886
	}

887 888
	return !pd->used_pdes;
}
889

890 891 892 893 894 895 896 897
static void gen8_ppgtt_set_pdpe(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				struct i915_page_directory *pd,
				unsigned int pdpe)
{
	gen8_ppgtt_pdpe_t *vaddr;

	pdp->page_directory[pdpe] = pd;
898
	if (!use_4lvl(vm))
899 900 901 902 903
		return;

	vaddr = kmap_atomic_px(pdp);
	vaddr[pdpe] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
904
}
905

906 907 908 909
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
910
				 struct i915_page_directory_pointer *pdp,
911
				 u64 start, u64 length)
912 913
{
	struct i915_page_directory *pd;
914
	unsigned int pdpe;
915

916
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
917 918
		GEM_BUG_ON(pd == vm->scratch_pd);

919 920
		if (!gen8_ppgtt_clear_pd(vm, pd, start, length))
			continue;
921

922
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
923
		GEM_BUG_ON(!pdp->used_pdpes);
924
		pdp->used_pdpes--;
925

926 927
		free_pd(vm, pd);
	}
928

929
	return !pdp->used_pdpes;
930
}
931

932 933 934 935 936 937
static void gen8_ppgtt_clear_3lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
{
	gen8_ppgtt_clear_pdp(vm, &i915_vm_to_ppgtt(vm)->pdp, start, length);
}

938 939 940 941 942 943 944 945 946 947 948 949 950
static void gen8_ppgtt_set_pml4e(struct i915_pml4 *pml4,
				 struct i915_page_directory_pointer *pdp,
				 unsigned int pml4e)
{
	gen8_ppgtt_pml4e_t *vaddr;

	pml4->pdps[pml4e] = pdp;

	vaddr = kmap_atomic_px(pml4);
	vaddr[pml4e] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

951 952 953 954
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
955 956
static void gen8_ppgtt_clear_4lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
957
{
958 959
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
960
	struct i915_page_directory_pointer *pdp;
961
	unsigned int pml4e;
962

963
	GEM_BUG_ON(!use_4lvl(vm));
964

965
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
966 967
		GEM_BUG_ON(pdp == vm->scratch_pdp);

968 969
		if (!gen8_ppgtt_clear_pdp(vm, pdp, start, length))
			continue;
970

971 972 973
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);

		free_pdp(vm, pdp);
974 975 976
	}
}

977
static inline struct sgt_dma {
978 979
	struct scatterlist *sg;
	dma_addr_t dma, max;
980 981 982 983 984
} sgt_dma(struct i915_vma *vma) {
	struct scatterlist *sg = vma->pages->sgl;
	dma_addr_t addr = sg_dma_address(sg);
	return (struct sgt_dma) { sg, addr, addr + sg->length };
}
985

986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
struct gen8_insert_pte {
	u16 pml4e;
	u16 pdpe;
	u16 pde;
	u16 pte;
};

static __always_inline struct gen8_insert_pte gen8_insert_pte(u64 start)
{
	return (struct gen8_insert_pte) {
		 gen8_pml4e_index(start),
		 gen8_pdpe_index(start),
		 gen8_pde_index(start),
		 gen8_pte_index(start),
	};
}

1003 1004
static __always_inline bool
gen8_ppgtt_insert_pte_entries(struct i915_hw_ppgtt *ppgtt,
1005
			      struct i915_page_directory_pointer *pdp,
1006
			      struct sgt_dma *iter,
1007
			      struct gen8_insert_pte *idx,
1008 1009
			      enum i915_cache_level cache_level)
{
1010 1011 1012 1013
	struct i915_page_directory *pd;
	const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
	gen8_pte_t *vaddr;
	bool ret;
1014

1015
	GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
1016 1017
	pd = pdp->page_directory[idx->pdpe];
	vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
1018
	do {
1019 1020
		vaddr[idx->pte] = pte_encode | iter->dma;

1021 1022 1023 1024 1025 1026 1027
		iter->dma += PAGE_SIZE;
		if (iter->dma >= iter->max) {
			iter->sg = __sg_next(iter->sg);
			if (!iter->sg) {
				ret = false;
				break;
			}
1028

1029 1030
			iter->dma = sg_dma_address(iter->sg);
			iter->max = iter->dma + iter->sg->length;
B
Ben Widawsky 已提交
1031
		}
1032

1033 1034 1035 1036 1037 1038
		if (++idx->pte == GEN8_PTES) {
			idx->pte = 0;

			if (++idx->pde == I915_PDES) {
				idx->pde = 0;

1039
				/* Limited by sg length for 3lvl */
1040 1041
				if (++idx->pdpe == GEN8_PML4ES_PER_PML4) {
					idx->pdpe = 0;
1042
					ret = true;
1043
					break;
1044 1045
				}

1046
				GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
1047
				pd = pdp->page_directory[idx->pdpe];
1048
			}
1049

1050
			kunmap_atomic(vaddr);
1051
			vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
1052
		}
1053
	} while (1);
1054
	kunmap_atomic(vaddr);
1055

1056
	return ret;
1057 1058
}

1059
static void gen8_ppgtt_insert_3lvl(struct i915_address_space *vm,
1060
				   struct i915_vma *vma,
1061 1062
				   enum i915_cache_level cache_level,
				   u32 unused)
1063
{
1064
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1065
	struct sgt_dma iter = sgt_dma(vma);
1066
	struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);
1067

1068 1069
	gen8_ppgtt_insert_pte_entries(ppgtt, &ppgtt->pdp, &iter, &idx,
				      cache_level);
1070 1071

	vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;
1072
}
1073

1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
static void gen8_ppgtt_insert_huge_entries(struct i915_vma *vma,
					   struct i915_page_directory_pointer **pdps,
					   struct sgt_dma *iter,
					   enum i915_cache_level cache_level)
{
	const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
	u64 start = vma->node.start;
	dma_addr_t rem = iter->sg->length;

	do {
		struct gen8_insert_pte idx = gen8_insert_pte(start);
		struct i915_page_directory_pointer *pdp = pdps[idx.pml4e];
		struct i915_page_directory *pd = pdp->page_directory[idx.pdpe];
		unsigned int page_size;
1088
		bool maybe_64K = false;
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
		gen8_pte_t encode = pte_encode;
		gen8_pte_t *vaddr;
		u16 index, max;

		if (vma->page_sizes.sg & I915_GTT_PAGE_SIZE_2M &&
		    IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_2M) &&
		    rem >= I915_GTT_PAGE_SIZE_2M && !idx.pte) {
			index = idx.pde;
			max = I915_PDES;
			page_size = I915_GTT_PAGE_SIZE_2M;

			encode |= GEN8_PDE_PS_2M;

			vaddr = kmap_atomic_px(pd);
		} else {
			struct i915_page_table *pt = pd->page_table[idx.pde];

			index = idx.pte;
			max = GEN8_PTES;
			page_size = I915_GTT_PAGE_SIZE;

1110 1111 1112 1113 1114 1115 1116
			if (!index &&
			    vma->page_sizes.sg & I915_GTT_PAGE_SIZE_64K &&
			    IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_64K) &&
			    (IS_ALIGNED(rem, I915_GTT_PAGE_SIZE_64K) ||
			     rem >= (max - index) << PAGE_SHIFT))
				maybe_64K = true;

1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
			vaddr = kmap_atomic_px(pt);
		}

		do {
			GEM_BUG_ON(iter->sg->length < page_size);
			vaddr[index++] = encode | iter->dma;

			start += page_size;
			iter->dma += page_size;
			rem -= page_size;
			if (iter->dma >= iter->max) {
				iter->sg = __sg_next(iter->sg);
				if (!iter->sg)
					break;

				rem = iter->sg->length;
				iter->dma = sg_dma_address(iter->sg);
				iter->max = iter->dma + rem;

1136 1137 1138 1139 1140 1141
				if (maybe_64K && index < max &&
				    !(IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_64K) &&
				      (IS_ALIGNED(rem, I915_GTT_PAGE_SIZE_64K) ||
				       rem >= (max - index) << PAGE_SHIFT)))
					maybe_64K = false;

1142 1143 1144 1145 1146 1147
				if (unlikely(!IS_ALIGNED(iter->dma, page_size)))
					break;
			}
		} while (rem >= page_size && index < max);

		kunmap_atomic(vaddr);
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163

		/*
		 * Is it safe to mark the 2M block as 64K? -- Either we have
		 * filled whole page-table with 64K entries, or filled part of
		 * it and have reached the end of the sg table and we have
		 * enough padding.
		 */
		if (maybe_64K &&
		    (index == max ||
		     (i915_vm_has_scratch_64K(vma->vm) &&
		      !iter->sg && IS_ALIGNED(vma->node.start +
					      vma->node.size,
					      I915_GTT_PAGE_SIZE_2M)))) {
			vaddr = kmap_atomic_px(pd);
			vaddr[idx.pde] |= GEN8_PDE_IPS_64K;
			kunmap_atomic(vaddr);
1164
			page_size = I915_GTT_PAGE_SIZE_64K;
M
Matthew Auld 已提交
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185

			/*
			 * We write all 4K page entries, even when using 64K
			 * pages. In order to verify that the HW isn't cheating
			 * by using the 4K PTE instead of the 64K PTE, we want
			 * to remove all the surplus entries. If the HW skipped
			 * the 64K PTE, it will read/write into the scratch page
			 * instead - which we detect as missing results during
			 * selftests.
			 */
			if (I915_SELFTEST_ONLY(vma->vm->scrub_64K)) {
				u16 i;

				encode = pte_encode | vma->vm->scratch_page.daddr;
				vaddr = kmap_atomic_px(pd->page_table[idx.pde]);

				for (i = 1; i < index; i += 16)
					memset64(vaddr + i, encode, 15);

				kunmap_atomic(vaddr);
			}
1186
		}
1187 1188

		vma->page_sizes.gtt |= page_size;
1189 1190 1191
	} while (iter->sg);
}

1192
static void gen8_ppgtt_insert_4lvl(struct i915_address_space *vm,
1193
				   struct i915_vma *vma,
1194 1195 1196 1197
				   enum i915_cache_level cache_level,
				   u32 unused)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1198
	struct sgt_dma iter = sgt_dma(vma);
1199
	struct i915_page_directory_pointer **pdps = ppgtt->pml4.pdps;
1200

1201 1202 1203 1204 1205 1206 1207 1208
	if (vma->page_sizes.sg > I915_GTT_PAGE_SIZE) {
		gen8_ppgtt_insert_huge_entries(vma, pdps, &iter, cache_level);
	} else {
		struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);

		while (gen8_ppgtt_insert_pte_entries(ppgtt, pdps[idx.pml4e++],
						     &iter, &idx, cache_level))
			GEM_BUG_ON(idx.pml4e >= GEN8_PML4ES_PER_PML4);
1209 1210

		vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;
1211
	}
1212 1213
}

1214
static void gen8_free_page_tables(struct i915_address_space *vm,
1215
				  struct i915_page_directory *pd)
1216 1217 1218
{
	int i;

1219
	if (!px_page(pd))
1220 1221
		return;

1222 1223 1224
	for (i = 0; i < I915_PDES; i++) {
		if (pd->page_table[i] != vm->scratch_pt)
			free_pt(vm, pd->page_table[i]);
1225
	}
B
Ben Widawsky 已提交
1226 1227
}

1228 1229
static int gen8_init_scratch(struct i915_address_space *vm)
{
1230
	int ret;
1231

1232
	ret = setup_scratch_page(vm, I915_GFP_DMA);
1233 1234
	if (ret)
		return ret;
1235

1236
	vm->scratch_pt = alloc_pt(vm);
1237
	if (IS_ERR(vm->scratch_pt)) {
1238 1239
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
1240 1241
	}

1242
	vm->scratch_pd = alloc_pd(vm);
1243
	if (IS_ERR(vm->scratch_pd)) {
1244 1245
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
1246 1247
	}

1248
	if (use_4lvl(vm)) {
1249
		vm->scratch_pdp = alloc_pdp(vm);
1250
		if (IS_ERR(vm->scratch_pdp)) {
1251 1252
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
1253 1254 1255
		}
	}

1256 1257
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
1258
	if (use_4lvl(vm))
1259
		gen8_initialize_pdp(vm, vm->scratch_pdp);
1260 1261

	return 0;
1262 1263

free_pd:
1264
	free_pd(vm, vm->scratch_pd);
1265
free_pt:
1266
	free_pt(vm, vm->scratch_pt);
1267
free_scratch_page:
1268
	cleanup_scratch_page(vm);
1269 1270

	return ret;
1271 1272
}

1273 1274
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
1275 1276
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1277 1278 1279
	enum vgt_g2v_type msg;
	int i;

1280 1281
	if (use_4lvl(vm)) {
		const u64 daddr = px_dma(&ppgtt->pml4);
1282

1283 1284
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1285 1286 1287 1288

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
1289
		for (i = 0; i < GEN8_3LVL_PDPES; i++) {
1290
			const u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
1291

1292 1293
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1305 1306
static void gen8_free_scratch(struct i915_address_space *vm)
{
1307
	if (use_4lvl(vm))
1308 1309 1310 1311
		free_pdp(vm, vm->scratch_pdp);
	free_pd(vm, vm->scratch_pd);
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1312 1313
}

1314
static void gen8_ppgtt_cleanup_3lvl(struct i915_address_space *vm,
1315
				    struct i915_page_directory_pointer *pdp)
1316
{
1317
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
1318 1319
	int i;

1320
	for (i = 0; i < pdpes; i++) {
1321
		if (pdp->page_directory[i] == vm->scratch_pd)
1322 1323
			continue;

1324 1325
		gen8_free_page_tables(vm, pdp->page_directory[i]);
		free_pd(vm, pdp->page_directory[i]);
1326
	}
1327

1328
	free_pdp(vm, pdp);
1329 1330 1331 1332 1333 1334
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

1335 1336
	for (i = 0; i < GEN8_PML4ES_PER_PML4; i++) {
		if (ppgtt->pml4.pdps[i] == ppgtt->base.scratch_pdp)
1337 1338
			continue;

1339
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, ppgtt->pml4.pdps[i]);
1340 1341
	}

1342
	cleanup_px(&ppgtt->base, &ppgtt->pml4);
1343 1344 1345 1346
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1347
	struct drm_i915_private *dev_priv = vm->i915;
1348
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1349

1350
	if (intel_vgpu_active(dev_priv))
1351 1352
		gen8_ppgtt_notify_vgt(ppgtt, false);

1353
	if (use_4lvl(vm))
1354
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1355 1356
	else
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, &ppgtt->pdp);
1357

1358
	gen8_free_scratch(vm);
1359 1360
}

1361 1362 1363
static int gen8_ppgtt_alloc_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       u64 start, u64 length)
1364
{
1365
	struct i915_page_table *pt;
1366
	u64 from = start;
1367
	unsigned int pde;
1368

1369
	gen8_for_each_pde(pt, pd, start, length, pde) {
1370 1371
		int count = gen8_pte_count(start, length);

1372
		if (pt == vm->scratch_pt) {
1373 1374
			pd->used_pdes++;

1375
			pt = alloc_pt(vm);
1376 1377
			if (IS_ERR(pt)) {
				pd->used_pdes--;
1378
				goto unwind;
1379
			}
1380

1381
			if (count < GEN8_PTES || intel_vgpu_active(vm->i915))
1382
				gen8_initialize_pt(vm, pt);
1383 1384

			gen8_ppgtt_set_pde(vm, pd, pt, pde);
1385
			GEM_BUG_ON(pd->used_pdes > I915_PDES);
1386
		}
1387

1388
		pt->used_ptes += count;
1389
	}
1390
	return 0;
1391

1392 1393
unwind:
	gen8_ppgtt_clear_pd(vm, pd, from, start - from);
B
Ben Widawsky 已提交
1394
	return -ENOMEM;
1395 1396
}

1397 1398 1399
static int gen8_ppgtt_alloc_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				u64 start, u64 length)
1400
{
1401
	struct i915_page_directory *pd;
1402 1403
	u64 from = start;
	unsigned int pdpe;
1404 1405
	int ret;

1406
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1407
		if (pd == vm->scratch_pd) {
1408 1409
			pdp->used_pdpes++;

1410
			pd = alloc_pd(vm);
1411 1412
			if (IS_ERR(pd)) {
				pdp->used_pdpes--;
1413
				goto unwind;
1414
			}
1415

1416
			gen8_initialize_pd(vm, pd);
1417
			gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
1418
			GEM_BUG_ON(pdp->used_pdpes > i915_pdpes_per_pdp(vm));
1419 1420

			mark_tlbs_dirty(i915_vm_to_ppgtt(vm));
1421 1422 1423
		}

		ret = gen8_ppgtt_alloc_pd(vm, pd, start, length);
1424 1425
		if (unlikely(ret))
			goto unwind_pd;
1426
	}
1427

B
Ben Widawsky 已提交
1428
	return 0;
1429

1430 1431 1432 1433 1434 1435 1436
unwind_pd:
	if (!pd->used_pdes) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		GEM_BUG_ON(!pdp->used_pdpes);
		pdp->used_pdpes--;
		free_pd(vm, pd);
	}
1437 1438 1439
unwind:
	gen8_ppgtt_clear_pdp(vm, pdp, from, start - from);
	return -ENOMEM;
1440 1441
}

1442 1443
static int gen8_ppgtt_alloc_3lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
1444
{
1445 1446 1447
	return gen8_ppgtt_alloc_pdp(vm,
				    &i915_vm_to_ppgtt(vm)->pdp, start, length);
}
1448

1449 1450 1451 1452 1453 1454 1455 1456 1457
static int gen8_ppgtt_alloc_4lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
	struct i915_page_directory_pointer *pdp;
	u64 from = start;
	u32 pml4e;
	int ret;
1458

1459
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1460 1461 1462 1463
		if (pml4->pdps[pml4e] == vm->scratch_pdp) {
			pdp = alloc_pdp(vm);
			if (IS_ERR(pdp))
				goto unwind;
1464

1465 1466 1467
			gen8_initialize_pdp(vm, pdp);
			gen8_ppgtt_set_pml4e(pml4, pdp, pml4e);
		}
1468

1469
		ret = gen8_ppgtt_alloc_pdp(vm, pdp, start, length);
1470 1471
		if (unlikely(ret))
			goto unwind_pdp;
1472 1473 1474 1475
	}

	return 0;

1476 1477 1478 1479 1480
unwind_pdp:
	if (!pdp->used_pdpes) {
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);
		free_pdp(vm, pdp);
	}
1481 1482 1483
unwind:
	gen8_ppgtt_clear_4lvl(vm, from, start - from);
	return -ENOMEM;
1484 1485
}

1486 1487
static void gen8_dump_pdp(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
1488
			  u64 start, u64 length,
1489 1490 1491
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
1492
	struct i915_address_space *vm = &ppgtt->base;
1493
	struct i915_page_directory *pd;
1494
	u32 pdpe;
1495

1496
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1497
		struct i915_page_table *pt;
1498 1499 1500
		u64 pd_len = length;
		u64 pd_start = start;
		u32 pde;
1501

1502
		if (pdp->page_directory[pdpe] == ppgtt->base.scratch_pd)
1503 1504 1505
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1506
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1507
			u32 pte;
1508 1509
			gen8_pte_t *pt_vaddr;

1510
			if (pd->page_table[pde] == ppgtt->base.scratch_pt)
1511 1512
				continue;

1513
			pt_vaddr = kmap_atomic_px(pt);
1514
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
1515 1516 1517
				u64 va = (pdpe << GEN8_PDPE_SHIFT |
					  pde << GEN8_PDE_SHIFT |
					  pte << GEN8_PTE_SHIFT);
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1544 1545
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
1546
	u64 start = 0, length = ppgtt->base.total;
1547

1548
	if (use_4lvl(vm)) {
1549
		u64 pml4e;
1550 1551 1552
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1553
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1554
			if (pml4->pdps[pml4e] == ppgtt->base.scratch_pdp)
1555 1556 1557
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
1558
			gen8_dump_pdp(ppgtt, pdp, start, length, scratch_pte, m);
1559
		}
1560 1561
	} else {
		gen8_dump_pdp(ppgtt, &ppgtt->pdp, start, length, scratch_pte, m);
1562 1563 1564
	}
}

1565
static int gen8_preallocate_top_level_pdp(struct i915_hw_ppgtt *ppgtt)
1566
{
1567 1568 1569 1570 1571 1572
	struct i915_address_space *vm = &ppgtt->base;
	struct i915_page_directory_pointer *pdp = &ppgtt->pdp;
	struct i915_page_directory *pd;
	u64 start = 0, length = ppgtt->base.total;
	u64 from = start;
	unsigned int pdpe;
1573

1574 1575 1576 1577
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		pd = alloc_pd(vm);
		if (IS_ERR(pd))
			goto unwind;
1578

1579 1580 1581 1582
		gen8_initialize_pd(vm, pd);
		gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
		pdp->used_pdpes++;
	}
1583

1584 1585
	pdp->used_pdpes++; /* never remove */
	return 0;
1586

1587 1588 1589 1590 1591 1592 1593 1594
unwind:
	start -= from;
	gen8_for_each_pdpe(pd, pdp, from, start, pdpe) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		free_pd(vm, pd);
	}
	pdp->used_pdpes = 0;
	return -ENOMEM;
1595 1596
}

1597
/*
1598 1599 1600 1601
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1602
 *
1603
 */
1604
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1605
{
1606 1607
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1608
	int ret;
1609

1610 1611 1612 1613
	ppgtt->base.total = USES_FULL_48BIT_PPGTT(dev_priv) ?
		1ULL << 48 :
		1ULL << 32;

1614 1615 1616 1617 1618 1619
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
		ppgtt->base.pt_kmap_wc = true;

1620 1621 1622 1623 1624 1625
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret) {
		ppgtt->base.total = 0;
		return ret;
	}

1626
	if (use_4lvl(vm)) {
1627
		ret = setup_px(&ppgtt->base, &ppgtt->pml4);
1628 1629
		if (ret)
			goto free_scratch;
1630

1631 1632
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1633
		ppgtt->switch_mm = gen8_mm_switch_4lvl;
1634
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_4lvl;
1635
		ppgtt->base.insert_entries = gen8_ppgtt_insert_4lvl;
1636
		ppgtt->base.clear_range = gen8_ppgtt_clear_4lvl;
1637
	} else {
1638
		ret = __pdp_init(&ppgtt->base, &ppgtt->pdp);
1639 1640 1641
		if (ret)
			goto free_scratch;

1642
		if (intel_vgpu_active(dev_priv)) {
1643 1644 1645
			ret = gen8_preallocate_top_level_pdp(ppgtt);
			if (ret) {
				__pdp_fini(&ppgtt->pdp);
1646
				goto free_scratch;
1647
			}
1648
		}
1649

1650
		ppgtt->switch_mm = gen8_mm_switch_3lvl;
1651
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_3lvl;
1652
		ppgtt->base.insert_entries = gen8_ppgtt_insert_3lvl;
1653
		ppgtt->base.clear_range = gen8_ppgtt_clear_3lvl;
1654
	}
1655

1656
	if (intel_vgpu_active(dev_priv))
1657 1658
		gen8_ppgtt_notify_vgt(ppgtt, true);

1659 1660 1661
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1662 1663
	ppgtt->base.set_pages = ppgtt_set_pages;
	ppgtt->base.clear_pages = clear_pages;
1664 1665
	ppgtt->debug_dump = gen8_dump_ppgtt;

1666
	return 0;
1667 1668 1669 1670

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1671 1672
}

B
Ben Widawsky 已提交
1673 1674 1675
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1676
	struct i915_page_table *unused;
1677
	gen6_pte_t scratch_pte;
1678 1679
	u32 pd_entry, pte, pde;
	u32 start = 0, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1680

1681
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1682
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1683

1684
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1685
		u32 expected;
1686
		gen6_pte_t *pt_vaddr;
1687
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1688
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1689 1690 1691 1692 1693 1694 1695 1696 1697
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1698
		pt_vaddr = kmap_atomic_px(ppgtt->pd.page_table[pde]);
1699

1700
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1701
			unsigned long va =
1702
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1721
		kunmap_atomic(pt_vaddr);
B
Ben Widawsky 已提交
1722 1723 1724
	}
}

1725
/* Write pde (index) from the page directory @pd to the page table @pt */
C
Chris Wilson 已提交
1726 1727 1728
static inline void gen6_write_pde(const struct i915_hw_ppgtt *ppgtt,
				  const unsigned int pde,
				  const struct i915_page_table *pt)
B
Ben Widawsky 已提交
1729
{
1730
	/* Caller needs to make sure the write completes if necessary */
C
Chris Wilson 已提交
1731 1732
	writel_relaxed(GEN6_PDE_ADDR_ENCODE(px_dma(pt)) | GEN6_PDE_VALID,
		       ppgtt->pd_addr + pde);
1733
}
B
Ben Widawsky 已提交
1734

1735 1736
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
C
Chris Wilson 已提交
1737
static void gen6_write_page_range(struct i915_hw_ppgtt *ppgtt,
1738
				  u32 start, u32 length)
1739
{
1740
	struct i915_page_table *pt;
C
Chris Wilson 已提交
1741
	unsigned int pde;
1742

C
Chris Wilson 已提交
1743 1744
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde)
		gen6_write_pde(ppgtt, pde, pt);
1745

C
Chris Wilson 已提交
1746
	mark_tlbs_dirty(ppgtt);
1747
	wmb();
B
Ben Widawsky 已提交
1748 1749
}

1750
static inline u32 get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1751
{
1752 1753
	GEM_BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
	return ppgtt->pd.base.ggtt_offset << 10;
1754 1755
}

1756
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1757
			 struct i915_request *rq)
1758
{
1759
	struct intel_engine_cs *engine = rq->engine;
1760
	u32 *cs;
1761 1762

	/* NB: TLBs must be flushed and invalidated before a switch */
1763
	cs = intel_ring_begin(rq, 6);
1764 1765
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1766

1767 1768 1769 1770 1771 1772
	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
1773
	intel_ring_advance(rq, cs);
1774 1775 1776 1777

	return 0;
}

1778
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1779
			  struct i915_request *rq)
1780
{
1781
	struct intel_engine_cs *engine = rq->engine;
1782
	u32 *cs;
1783 1784

	/* NB: TLBs must be flushed and invalidated before a switch */
1785
	cs = intel_ring_begin(rq, 6);
1786 1787 1788 1789 1790 1791 1792 1793 1794
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
1795
	intel_ring_advance(rq, cs);
1796 1797 1798 1799

	return 0;
}

1800
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1801
			  struct i915_request *rq)
1802
{
1803 1804
	struct intel_engine_cs *engine = rq->engine;
	struct drm_i915_private *dev_priv = rq->i915;
1805

1806 1807
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1808 1809 1810
	return 0;
}

1811
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1812
{
1813
	struct intel_engine_cs *engine;
1814
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1815

1816
	for_each_engine(engine, dev_priv, id) {
1817 1818
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1819
		I915_WRITE(RING_MODE_GEN7(engine),
1820
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1821 1822
	}
}
B
Ben Widawsky 已提交
1823

1824
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1825
{
1826
	struct intel_engine_cs *engine;
1827
	u32 ecochk, ecobits;
1828
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1829

1830 1831
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1832

1833
	ecochk = I915_READ(GAM_ECOCHK);
1834
	if (IS_HASWELL(dev_priv)) {
1835 1836 1837 1838 1839 1840
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1841

1842
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1843
		/* GFX_MODE is per-ring on gen7+ */
1844
		I915_WRITE(RING_MODE_GEN7(engine),
1845
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1846
	}
1847
}
B
Ben Widawsky 已提交
1848

1849
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1850
{
1851
	u32 ecochk, gab_ctl, ecobits;
1852

1853 1854 1855
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1856

1857 1858 1859 1860 1861 1862 1863
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1864 1865
}

1866
/* PPGTT support for Sandybdrige/Gen6 and later */
1867
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1868
				   u64 start, u64 length)
1869
{
1870
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1871 1872 1873 1874 1875 1876
	unsigned int first_entry = start >> PAGE_SHIFT;
	unsigned int pde = first_entry / GEN6_PTES;
	unsigned int pte = first_entry % GEN6_PTES;
	unsigned int num_entries = length >> PAGE_SHIFT;
	gen6_pte_t scratch_pte =
		vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0);
1877

1878
	while (num_entries) {
1879 1880 1881
		struct i915_page_table *pt = ppgtt->pd.page_table[pde++];
		unsigned int end = min(pte + num_entries, GEN6_PTES);
		gen6_pte_t *vaddr;
1882

1883
		num_entries -= end - pte;
1884

1885 1886 1887 1888 1889
		/* Note that the hw doesn't support removing PDE on the fly
		 * (they are cached inside the context with no means to
		 * invalidate the cache), so we can only reset the PTE
		 * entries back to scratch.
		 */
1890

1891 1892 1893 1894 1895
		vaddr = kmap_atomic_px(pt);
		do {
			vaddr[pte++] = scratch_pte;
		} while (pte < end);
		kunmap_atomic(vaddr);
1896

1897
		pte = 0;
1898
	}
1899 1900
}

1901
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
1902
				      struct i915_vma *vma,
1903 1904
				      enum i915_cache_level cache_level,
				      u32 flags)
D
Daniel Vetter 已提交
1905
{
1906
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1907
	unsigned first_entry = vma->node.start >> PAGE_SHIFT;
1908 1909
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1910
	const u32 pte_encode = vm->pte_encode(0, cache_level, flags);
1911
	struct sgt_dma iter = sgt_dma(vma);
1912 1913
	gen6_pte_t *vaddr;

1914
	vaddr = kmap_atomic_px(ppgtt->pd.page_table[act_pt]);
1915 1916
	do {
		vaddr[act_pte] = pte_encode | GEN6_PTE_ADDR_ENCODE(iter.dma);
1917

1918 1919 1920 1921 1922
		iter.dma += PAGE_SIZE;
		if (iter.dma == iter.max) {
			iter.sg = __sg_next(iter.sg);
			if (!iter.sg)
				break;
1923

1924 1925 1926
			iter.dma = sg_dma_address(iter.sg);
			iter.max = iter.dma + iter.sg->length;
		}
1927

1928
		if (++act_pte == GEN6_PTES) {
1929 1930
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic_px(ppgtt->pd.page_table[++act_pt]);
1931
			act_pte = 0;
D
Daniel Vetter 已提交
1932
		}
1933
	} while (1);
1934
	kunmap_atomic(vaddr);
1935 1936

	vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;
D
Daniel Vetter 已提交
1937 1938
}

1939
static int gen6_alloc_va_range(struct i915_address_space *vm,
1940
			       u64 start, u64 length)
1941
{
1942
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1943
	struct i915_page_table *pt;
1944 1945 1946
	u64 from = start;
	unsigned int pde;
	bool flush = false;
1947

1948
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1949 1950 1951 1952
		if (pt == vm->scratch_pt) {
			pt = alloc_pt(vm);
			if (IS_ERR(pt))
				goto unwind_out;
1953

1954 1955 1956 1957
			gen6_initialize_pt(vm, pt);
			ppgtt->pd.page_table[pde] = pt;
			gen6_write_pde(ppgtt, pde, pt);
			flush = true;
1958 1959 1960
		}
	}

1961 1962 1963
	if (flush) {
		mark_tlbs_dirty(ppgtt);
		wmb();
1964 1965 1966
	}

	return 0;
1967 1968

unwind_out:
1969 1970
	gen6_ppgtt_clear_range(vm, from, start);
	return -ENOMEM;
1971 1972
}

1973 1974
static int gen6_init_scratch(struct i915_address_space *vm)
{
1975
	int ret;
1976

1977
	ret = setup_scratch_page(vm, I915_GFP_DMA);
1978 1979
	if (ret)
		return ret;
1980

1981
	vm->scratch_pt = alloc_pt(vm);
1982
	if (IS_ERR(vm->scratch_pt)) {
1983
		cleanup_scratch_page(vm);
1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
1994 1995
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1996 1997
}

1998
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1999
{
2000
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
2001
	struct i915_page_directory *pd = &ppgtt->pd;
2002
	struct i915_page_table *pt;
2003
	u32 pde;
2004

2005 2006
	drm_mm_remove_node(&ppgtt->node);

2007
	gen6_for_all_pdes(pt, pd, pde)
2008
		if (pt != vm->scratch_pt)
2009
			free_pt(vm, pt);
2010

2011
	gen6_free_scratch(vm);
2012 2013
}

2014
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
2015
{
2016
	struct i915_address_space *vm = &ppgtt->base;
2017
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2018
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2019
	int ret;
2020

B
Ben Widawsky 已提交
2021 2022 2023 2024
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2025
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2026

2027 2028 2029
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2030

2031 2032 2033 2034 2035
	ret = i915_gem_gtt_insert(&ggtt->base, &ppgtt->node,
				  GEN6_PD_SIZE, GEN6_PD_ALIGN,
				  I915_COLOR_UNEVICTABLE,
				  0, ggtt->base.total,
				  PIN_HIGH);
2036
	if (ret)
2037 2038
		goto err_out;

2039
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2040
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2041

2042 2043 2044 2045 2046 2047
	ppgtt->pd.base.ggtt_offset =
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);

	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);

2048
	return 0;
2049 2050

err_out:
2051
	gen6_free_scratch(vm);
2052
	return ret;
2053 2054 2055 2056
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2057
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2058
}
2059

2060
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2061
				  u64 start, u64 length)
2062
{
2063
	struct i915_page_table *unused;
2064
	u32 pde;
2065

2066
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2067
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2068 2069
}

2070
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2071
{
2072
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2073
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2074 2075
	int ret;

2076
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2077
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2078
		ppgtt->switch_mm = gen6_mm_switch;
2079
	else if (IS_HASWELL(dev_priv))
2080
		ppgtt->switch_mm = hsw_mm_switch;
2081
	else if (IS_GEN7(dev_priv))
2082
		ppgtt->switch_mm = gen7_mm_switch;
2083
	else
2084 2085 2086 2087 2088 2089
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2090
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
2091

2092
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
C
Chris Wilson 已提交
2093
	gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
2094

2095 2096 2097 2098 2099 2100
	ret = gen6_alloc_va_range(&ppgtt->base, 0, ppgtt->base.total);
	if (ret) {
		gen6_ppgtt_cleanup(&ppgtt->base);
		return ret;
	}

2101 2102 2103 2104
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2105 2106
	ppgtt->base.set_pages = ppgtt_set_pages;
	ppgtt->base.clear_pages = clear_pages;
2107 2108 2109
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->debug_dump = gen6_dump_ppgtt;

2110
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2111 2112
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2113

2114 2115
	DRM_DEBUG_DRIVER("Adding PPGTT at offset %x\n",
			 ppgtt->pd.base.ggtt_offset << 10);
2116

2117
	return 0;
2118 2119
}

2120 2121
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2122
{
2123
	ppgtt->base.i915 = dev_priv;
2124
	ppgtt->base.dma = &dev_priv->drm.pdev->dev;
2125

2126
	if (INTEL_GEN(dev_priv) < 8)
2127
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2128
	else
2129
		return gen8_ppgtt_init(ppgtt);
2130
}
2131

2132
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
2133 2134
				    struct drm_i915_private *dev_priv,
				    const char *name)
2135
{
2136
	drm_mm_init(&vm->mm, 0, vm->total);
2137 2138
	vm->mm.head_node.color = I915_COLOR_UNEVICTABLE;

2139 2140
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2141
	INIT_LIST_HEAD(&vm->unbound_list);
2142

2143
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
2144
	pagevec_init(&vm->free_pages);
2145 2146
}

2147 2148
static void i915_address_space_fini(struct i915_address_space *vm)
{
2149
	if (pagevec_count(&vm->free_pages))
2150
		vm_free_pages_release(vm, true);
2151

2152 2153 2154 2155
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

2156
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
2157 2158 2159 2160 2161
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
2162
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt,kbl,glk,cfl,cnl,icl */
2163
	if (IS_BROADWELL(dev_priv))
2164
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2165
	else if (IS_CHERRYVIEW(dev_priv))
2166
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2167
	else if (IS_GEN9_LP(dev_priv))
2168
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2169 2170
	else if (INTEL_GEN(dev_priv) >= 9)
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187

	/*
	 * To support 64K PTEs we need to first enable the use of the
	 * Intermediate-Page-Size(IPS) bit of the PDE field via some magical
	 * mmio, otherwise the page-walker will simply ignore the IPS bit. This
	 * shouldn't be needed after GEN10.
	 *
	 * 64K pages were first introduced from BDW+, although technically they
	 * only *work* from gen9+. For pre-BDW we instead have the option for
	 * 32K pages, but we don't currently have any support for it in our
	 * driver.
	 */
	if (HAS_PAGE_SIZES(dev_priv, I915_GTT_PAGE_SIZE_64K) &&
	    INTEL_GEN(dev_priv) <= 10)
		I915_WRITE(GEN8_GAMW_ECO_DEV_RW_IA,
			   I915_READ(GEN8_GAMW_ECO_DEV_RW_IA) |
			   GAMW_ECO_ENABLE_64K_IPS_FIELD);
2188 2189
}

2190
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
2191
{
2192
	gtt_write_workarounds(dev_priv);
2193

2194 2195 2196
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
2197
	if (HAS_LOGICAL_RING_CONTEXTS(dev_priv))
2198 2199
		return 0;

2200
	if (!USES_PPGTT(dev_priv))
2201 2202
		return 0;

2203
	if (IS_GEN6(dev_priv))
2204
		gen6_ppgtt_enable(dev_priv);
2205
	else if (IS_GEN7(dev_priv))
2206 2207 2208
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
2209
	else
2210
		MISSING_CASE(INTEL_GEN(dev_priv));
2211

2212 2213
	return 0;
}
2214

2215
struct i915_hw_ppgtt *
2216
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2217 2218
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2219 2220 2221 2222 2223 2224 2225 2226
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

2227
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2228 2229 2230 2231 2232
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2233 2234 2235 2236
	kref_init(&ppgtt->ref);
	i915_address_space_init(&ppgtt->base, dev_priv, name);
	ppgtt->base.file = fpriv;

2237 2238
	trace_i915_ppgtt_create(&ppgtt->base);

2239 2240 2241
	return ppgtt;
}

2242
void i915_ppgtt_close(struct i915_address_space *vm)
2243 2244 2245 2246 2247 2248
{
	GEM_BUG_ON(vm->closed);
	vm->closed = true;
}

static void ppgtt_destroy_vma(struct i915_address_space *vm)
2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	vm->closed = true;
	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
2262
			i915_vma_destroy(vma);
2263 2264 2265
	}
}

2266
void i915_ppgtt_release(struct kref *kref)
2267 2268 2269 2270
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2271 2272
	trace_i915_ppgtt_release(&ppgtt->base);

2273 2274
	ppgtt_destroy_vma(&ppgtt->base);

2275 2276 2277
	GEM_BUG_ON(!list_empty(&ppgtt->base.active_list));
	GEM_BUG_ON(!list_empty(&ppgtt->base.inactive_list));
	GEM_BUG_ON(!list_empty(&ppgtt->base.unbound_list));
2278 2279

	ppgtt->base.cleanup(&ppgtt->base);
2280
	i915_address_space_fini(&ppgtt->base);
2281 2282
	kfree(ppgtt);
}
2283

2284 2285 2286
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2287
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2288 2289 2290 2291
{
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2292
	return IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_vtd_active();
2293 2294
}

2295
static void gen6_check_and_clear_faults(struct drm_i915_private *dev_priv)
2296
{
2297
	struct intel_engine_cs *engine;
2298
	enum intel_engine_id id;
2299
	u32 fault;
2300

2301
	for_each_engine(engine, dev_priv, id) {
2302 2303
		fault = I915_READ(RING_FAULT_REG(engine));
		if (fault & RING_FAULT_VALID) {
2304
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2305
					 "\tAddr: 0x%08lx\n"
2306 2307 2308
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
2309 2310 2311 2312
					 fault & PAGE_MASK,
					 fault & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault),
					 RING_FAULT_FAULT_TYPE(fault));
2313
			I915_WRITE(RING_FAULT_REG(engine),
2314
				   fault & ~RING_FAULT_VALID);
2315 2316
		}
	}
2317

2318 2319 2320 2321 2322 2323 2324 2325
	POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
}

static void gen8_check_and_clear_faults(struct drm_i915_private *dev_priv)
{
	u32 fault = I915_READ(GEN8_RING_FAULT_REG);

	if (fault & RING_FAULT_VALID) {
2326 2327 2328 2329 2330 2331 2332 2333
		u32 fault_data0, fault_data1;
		u64 fault_addr;

		fault_data0 = I915_READ(GEN8_FAULT_TLB_DATA0);
		fault_data1 = I915_READ(GEN8_FAULT_TLB_DATA1);
		fault_addr = ((u64)(fault_data1 & FAULT_VA_HIGH_BITS) << 44) |
			     ((u64)fault_data0 << 12);

2334
		DRM_DEBUG_DRIVER("Unexpected fault\n"
2335 2336
				 "\tAddr: 0x%08x_%08x\n"
				 "\tAddress space: %s\n"
2337 2338 2339
				 "\tEngine ID: %d\n"
				 "\tSource ID: %d\n"
				 "\tType: %d\n",
2340 2341 2342
				 upper_32_bits(fault_addr),
				 lower_32_bits(fault_addr),
				 fault_data1 & FAULT_GTT_SEL ? "GGTT" : "PPGTT",
2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361
				 GEN8_RING_FAULT_ENGINE_ID(fault),
				 RING_FAULT_SRCID(fault),
				 RING_FAULT_FAULT_TYPE(fault));
		I915_WRITE(GEN8_RING_FAULT_REG,
			   fault & ~RING_FAULT_VALID);
	}

	POSTING_READ(GEN8_RING_FAULT_REG);
}

void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
{
	/* From GEN8 onwards we only have one 'All Engine Fault Register' */
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_check_and_clear_faults(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_check_and_clear_faults(dev_priv);
	else
		return;
2362 2363
}

2364
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2365
{
2366
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2367 2368 2369 2370

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2371
	if (INTEL_GEN(dev_priv) < 6)
2372 2373
		return;

2374
	i915_check_and_clear_faults(dev_priv);
2375

2376
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
2377

2378
	i915_ggtt_invalidate(dev_priv);
2379 2380
}

2381 2382
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2383
{
2384
	do {
2385 2386 2387 2388
		if (dma_map_sg_attrs(&obj->base.dev->pdev->dev,
				     pages->sgl, pages->nents,
				     PCI_DMA_BIDIRECTIONAL,
				     DMA_ATTR_NO_WARN))
2389 2390 2391 2392 2393 2394 2395 2396 2397 2398
			return 0;

		/* If the DMA remap fails, one cause can be that we have
		 * too many objects pinned in a small remapping table,
		 * such as swiotlb. Incrementally purge all other objects and
		 * try again - if there are no more pages to remove from
		 * the DMA remapper, i915_gem_shrink will return 0.
		 */
		GEM_BUG_ON(obj->mm.pages == pages);
	} while (i915_gem_shrink(to_i915(obj->base.dev),
2399
				 obj->base.size >> PAGE_SHIFT, NULL,
2400 2401 2402
				 I915_SHRINK_BOUND |
				 I915_SHRINK_UNBOUND |
				 I915_SHRINK_ACTIVE));
2403

2404
	return -ENOSPC;
2405 2406
}

2407
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2408 2409 2410 2411
{
	writeq(pte, addr);
}

2412 2413
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2414
				  u64 offset,
2415 2416 2417
				  enum i915_cache_level level,
				  u32 unused)
{
2418
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2419
	gen8_pte_t __iomem *pte =
2420
		(gen8_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2421

2422
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2423

2424
	ggtt->invalidate(vm->i915);
2425 2426
}

B
Ben Widawsky 已提交
2427
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2428
				     struct i915_vma *vma,
2429 2430
				     enum i915_cache_level level,
				     u32 unused)
B
Ben Widawsky 已提交
2431
{
2432
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2433 2434
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
2435
	const gen8_pte_t pte_encode = gen8_pte_encode(0, level);
2436
	dma_addr_t addr;
2437

2438
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm;
2439 2440
	gtt_entries += vma->node.start >> PAGE_SHIFT;
	for_each_sgt_dma(addr, sgt_iter, vma->pages)
2441
		gen8_set_pte(gtt_entries++, pte_encode | addr);
2442

2443 2444 2445
	/*
	 * We want to flush the TLBs only after we're certain all the PTE
	 * updates have finished.
B
Ben Widawsky 已提交
2446
	 */
2447
	ggtt->invalidate(vm->i915);
B
Ben Widawsky 已提交
2448 2449
}

2450 2451
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2452
				  u64 offset,
2453 2454 2455
				  enum i915_cache_level level,
				  u32 flags)
{
2456
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2457
	gen6_pte_t __iomem *pte =
2458
		(gen6_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2459

2460
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2461

2462
	ggtt->invalidate(vm->i915);
2463 2464
}

2465 2466 2467 2468 2469 2470
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2471
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2472
				     struct i915_vma *vma,
2473 2474
				     enum i915_cache_level level,
				     u32 flags)
2475
{
2476
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2477
	gen6_pte_t __iomem *entries = (gen6_pte_t __iomem *)ggtt->gsm;
2478
	unsigned int i = vma->node.start >> PAGE_SHIFT;
2479
	struct sgt_iter iter;
2480
	dma_addr_t addr;
2481
	for_each_sgt_dma(addr, iter, vma->pages)
2482
		iowrite32(vm->pte_encode(addr, level, flags), &entries[i++]);
2483

2484 2485 2486
	/*
	 * We want to flush the TLBs only after we're certain all the PTE
	 * updates have finished.
2487
	 */
2488
	ggtt->invalidate(vm->i915);
2489 2490
}

2491
static void nop_clear_range(struct i915_address_space *vm,
2492
			    u64 start, u64 length)
2493 2494 2495
{
}

B
Ben Widawsky 已提交
2496
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2497
				  u64 start, u64 length)
B
Ben Widawsky 已提交
2498
{
2499
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2500 2501
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2502 2503 2504
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t __iomem *gtt_base =
2505 2506
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
}

2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
static void bxt_vtd_ggtt_wa(struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = vm->i915;

	/*
	 * Make sure the internal GAM fifo has been cleared of all GTT
	 * writes before exiting stop_machine(). This guarantees that
	 * any aperture accesses waiting to start in another process
	 * cannot back up behind the GTT writes causing a hang.
	 * The register can be any arbitrary GAM register.
	 */
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

struct insert_page {
	struct i915_address_space *vm;
	dma_addr_t addr;
	u64 offset;
	enum i915_cache_level level;
};

static int bxt_vtd_ggtt_insert_page__cb(void *_arg)
{
	struct insert_page *arg = _arg;

	gen8_ggtt_insert_page(arg->vm, arg->addr, arg->offset, arg->level, 0);
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_insert_page__BKL(struct i915_address_space *vm,
					  dma_addr_t addr,
					  u64 offset,
					  enum i915_cache_level level,
					  u32 unused)
{
	struct insert_page arg = { vm, addr, offset, level };

	stop_machine(bxt_vtd_ggtt_insert_page__cb, &arg, NULL);
}

struct insert_entries {
	struct i915_address_space *vm;
2562
	struct i915_vma *vma;
2563 2564 2565 2566 2567 2568 2569
	enum i915_cache_level level;
};

static int bxt_vtd_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;

2570
	gen8_ggtt_insert_entries(arg->vm, arg->vma, arg->level, 0);
2571 2572 2573 2574 2575 2576
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2577
					     struct i915_vma *vma,
2578 2579 2580
					     enum i915_cache_level level,
					     u32 unused)
{
2581
	struct insert_entries arg = { vm, vma, level };
2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610

	stop_machine(bxt_vtd_ggtt_insert_entries__cb, &arg, NULL);
}

struct clear_range {
	struct i915_address_space *vm;
	u64 start;
	u64 length;
};

static int bxt_vtd_ggtt_clear_range__cb(void *_arg)
{
	struct clear_range *arg = _arg;

	gen8_ggtt_clear_range(arg->vm, arg->start, arg->length);
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_clear_range__BKL(struct i915_address_space *vm,
					  u64 start,
					  u64 length)
{
	struct clear_range arg = { vm, start, length };

	stop_machine(bxt_vtd_ggtt_clear_range__cb, &arg, NULL);
}

2611
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2612
				  u64 start, u64 length)
2613
{
2614
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2615 2616
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2617
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2618 2619
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2620 2621 2622 2623 2624 2625 2626
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2627
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2628
				     I915_CACHE_LLC, 0);
2629

2630 2631 2632 2633
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
}

2634 2635
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2636
				  u64 offset,
2637 2638 2639 2640 2641 2642 2643 2644 2645
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2646
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2647
				     struct i915_vma *vma,
2648 2649
				     enum i915_cache_level cache_level,
				     u32 unused)
2650 2651 2652 2653
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2654 2655
	intel_gtt_insert_sg_entries(vma->pages, vma->node.start >> PAGE_SHIFT,
				    flags);
2656 2657
}

2658
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2659
				  u64 start, u64 length)
2660
{
2661
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2662 2663
}

2664 2665 2666
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2667
{
2668
	struct drm_i915_private *i915 = vma->vm->i915;
2669
	struct drm_i915_gem_object *obj = vma->obj;
2670
	u32 pte_flags;
2671 2672

	/* Currently applicable only to VLV */
2673
	pte_flags = 0;
2674 2675 2676
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2677
	intel_runtime_pm_get(i915);
2678
	vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
2679
	intel_runtime_pm_put(i915);
2680

2681 2682
	vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;

2683 2684 2685 2686 2687
	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2688
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2689 2690 2691 2692

	return 0;
}

2693 2694 2695 2696 2697 2698 2699 2700 2701
static void ggtt_unbind_vma(struct i915_vma *vma)
{
	struct drm_i915_private *i915 = vma->vm->i915;

	intel_runtime_pm_get(i915);
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
	intel_runtime_pm_put(i915);
}

2702 2703 2704
static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2705
{
2706
	struct drm_i915_private *i915 = vma->vm->i915;
2707
	u32 pte_flags;
2708
	int ret;
2709

2710
	/* Currently applicable only to VLV */
2711 2712
	pte_flags = 0;
	if (vma->obj->gt_ro)
2713
		pte_flags |= PTE_READ_ONLY;
2714

2715 2716 2717
	if (flags & I915_VMA_LOCAL_BIND) {
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;

2718 2719
		if (!(vma->flags & I915_VMA_LOCAL_BIND) &&
		    appgtt->base.allocate_va_range) {
2720 2721
			ret = appgtt->base.allocate_va_range(&appgtt->base,
							     vma->node.start,
2722
							     vma->size);
2723
			if (ret)
2724
				return ret;
2725 2726
		}

2727 2728
		appgtt->base.insert_entries(&appgtt->base, vma, cache_level,
					    pte_flags);
2729 2730
	}

2731
	if (flags & I915_VMA_GLOBAL_BIND) {
2732
		intel_runtime_pm_get(i915);
2733
		vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
2734
		intel_runtime_pm_put(i915);
2735
	}
2736

2737
	return 0;
2738 2739
}

2740
static void aliasing_gtt_unbind_vma(struct i915_vma *vma)
2741
{
2742
	struct drm_i915_private *i915 = vma->vm->i915;
2743

2744 2745
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2746
		vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
2747 2748
		intel_runtime_pm_put(i915);
	}
2749

2750 2751 2752 2753 2754
	if (vma->flags & I915_VMA_LOCAL_BIND) {
		struct i915_address_space *vm = &i915->mm.aliasing_ppgtt->base;

		vm->clear_range(vm, vma->node.start, vma->size);
	}
2755 2756
}

2757 2758
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2759
{
D
David Weinehall 已提交
2760 2761
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2762
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2763

2764
	if (unlikely(ggtt->do_idle_maps)) {
2765
		if (i915_gem_wait_for_idle(dev_priv, 0)) {
2766 2767 2768 2769 2770
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2771

2772
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2773
}
2774

2775 2776 2777 2778 2779 2780 2781 2782 2783 2784
static int ggtt_set_pages(struct i915_vma *vma)
{
	int ret;

	GEM_BUG_ON(vma->pages);

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

2785 2786
	vma->page_sizes = vma->obj->mm.page_sizes;

2787 2788 2789
	return 0;
}

C
Chris Wilson 已提交
2790
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2791
				  unsigned long color,
2792 2793
				  u64 *start,
				  u64 *end)
2794
{
2795
	if (node->allocated && node->color != color)
2796
		*start += I915_GTT_PAGE_SIZE;
2797

2798 2799 2800 2801 2802
	/* Also leave a space between the unallocated reserved node after the
	 * GTT and any objects within the GTT, i.e. we use the color adjustment
	 * to insert a guard page to prevent prefetches crossing over the
	 * GTT boundary.
	 */
2803
	node = list_next_entry(node, node_list);
2804
	if (node->color != color)
2805
		*end -= I915_GTT_PAGE_SIZE;
2806
}
B
Ben Widawsky 已提交
2807

2808 2809 2810 2811 2812 2813
int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;
	int err;

2814
	ppgtt = i915_ppgtt_create(i915, ERR_PTR(-EPERM), "[alias]");
2815 2816
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);
2817

2818 2819 2820 2821 2822
	if (WARN_ON(ppgtt->base.total < ggtt->base.total)) {
		err = -ENODEV;
		goto err_ppgtt;
	}

2823
	if (ppgtt->base.allocate_va_range) {
2824 2825 2826 2827 2828
		/* Note we only pre-allocate as far as the end of the global
		 * GTT. On 48b / 4-level page-tables, the difference is very,
		 * very significant! We have to preallocate as GVT/vgpu does
		 * not like the page directory disappearing.
		 */
2829
		err = ppgtt->base.allocate_va_range(&ppgtt->base,
2830
						    0, ggtt->base.total);
2831
		if (err)
2832
			goto err_ppgtt;
2833 2834 2835
	}

	i915->mm.aliasing_ppgtt = ppgtt;
2836

2837
	GEM_BUG_ON(ggtt->base.bind_vma != ggtt_bind_vma);
2838 2839
	ggtt->base.bind_vma = aliasing_gtt_bind_vma;

2840
	GEM_BUG_ON(ggtt->base.unbind_vma != ggtt_unbind_vma);
2841 2842
	ggtt->base.unbind_vma = aliasing_gtt_unbind_vma;

2843 2844 2845
	return 0;

err_ppgtt:
2846
	i915_ppgtt_put(ppgtt);
2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858
	return err;
}

void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;

	ppgtt = fetch_and_zero(&i915->mm.aliasing_ppgtt);
	if (!ppgtt)
		return;

2859
	i915_ppgtt_put(ppgtt);
2860 2861

	ggtt->base.bind_vma = ggtt_bind_vma;
2862
	ggtt->base.unbind_vma = ggtt_unbind_vma;
2863 2864
}

2865
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2866
{
2867 2868 2869 2870 2871 2872 2873 2874 2875
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2876
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2877
	unsigned long hole_start, hole_end;
2878
	struct drm_mm_node *entry;
2879
	int ret;
2880

2881 2882 2883
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2884

2885
	/* Reserve a mappable slot for our lockless error capture */
2886 2887 2888 2889
	ret = drm_mm_insert_node_in_range(&ggtt->base.mm, &ggtt->error_capture,
					  PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
					  0, ggtt->mappable_end,
					  DRM_MM_INSERT_LOW);
2890 2891 2892
	if (ret)
		return ret;

2893
	/* Clear any non-preallocated blocks */
2894
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2895 2896
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2897
		ggtt->base.clear_range(&ggtt->base, hole_start,
2898
				       hole_end - hole_start);
2899 2900 2901
	}

	/* And finally clear the reserved guard page */
2902
	ggtt->base.clear_range(&ggtt->base,
2903
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2904

2905
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2906
		ret = i915_gem_init_aliasing_ppgtt(dev_priv);
2907
		if (ret)
2908
			goto err;
2909 2910
	}

2911
	return 0;
2912 2913 2914 2915

err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2916 2917
}

2918 2919
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2920
 * @dev_priv: i915 device
2921
 */
2922
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2923
{
2924
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2925
	struct i915_vma *vma, *vn;
2926
	struct pagevec *pvec;
2927 2928 2929 2930

	ggtt->base.closed = true;

	mutex_lock(&dev_priv->drm.struct_mutex);
2931
	GEM_BUG_ON(!list_empty(&ggtt->base.active_list));
2932 2933 2934
	list_for_each_entry_safe(vma, vn, &ggtt->base.inactive_list, vm_link)
		WARN_ON(i915_vma_unbind(vma));
	mutex_unlock(&dev_priv->drm.struct_mutex);
2935

2936
	i915_gem_cleanup_stolen(&dev_priv->drm);
2937

2938 2939 2940
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_gem_fini_aliasing_ppgtt(dev_priv);

2941 2942 2943
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2944
	if (drm_mm_initialized(&ggtt->base.mm)) {
2945
		intel_vgt_deballoon(dev_priv);
2946
		i915_address_space_fini(&ggtt->base);
2947 2948
	}

2949
	ggtt->base.cleanup(&ggtt->base);
2950 2951 2952 2953 2954 2955 2956

	pvec = &dev_priv->mm.wc_stash;
	if (pvec->nr) {
		set_pages_array_wb(pvec->pages, pvec->nr);
		__pagevec_release(pvec);
	}

2957
	mutex_unlock(&dev_priv->drm.struct_mutex);
2958 2959

	arch_phys_wc_del(ggtt->mtrr);
2960
	io_mapping_fini(&ggtt->iomap);
2961
}
2962

2963
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2964 2965 2966 2967 2968 2969
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2970
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2971 2972 2973 2974 2975
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2976 2977 2978 2979 2980 2981 2982

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2983 2984 2985
	return bdw_gmch_ctl << 20;
}

2986
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2987 2988 2989 2990 2991 2992 2993 2994 2995 2996
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2997
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2998
{
2999 3000
	struct drm_i915_private *dev_priv = ggtt->base.i915;
	struct pci_dev *pdev = dev_priv->drm.pdev;
3001
	phys_addr_t phys_addr;
3002
	int ret;
B
Ben Widawsky 已提交
3003 3004

	/* For Modern GENs the PTEs and register space are split in the BAR */
3005
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
3006

I
Imre Deak 已提交
3007
	/*
3008 3009 3010
	 * On BXT+/CNL+ writes larger than 64 bit to the GTT pagetable range
	 * will be dropped. For WC mappings in general we have 64 byte burst
	 * writes when the WC buffer is flushed, so we can't use it, but have to
I
Imre Deak 已提交
3011 3012 3013
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
3014
	if (IS_GEN9_LP(dev_priv) || INTEL_GEN(dev_priv) >= 10)
3015
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
3016
	else
3017
		ggtt->gsm = ioremap_wc(phys_addr, size);
3018
	if (!ggtt->gsm) {
3019
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
3020 3021 3022
		return -ENOMEM;
	}

3023
	ret = setup_scratch_page(&ggtt->base, GFP_DMA32);
3024
	if (ret) {
B
Ben Widawsky 已提交
3025 3026
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
3027
		iounmap(ggtt->gsm);
3028
		return ret;
B
Ben Widawsky 已提交
3029 3030
	}

3031
	return 0;
B
Ben Widawsky 已提交
3032 3033
}

3034 3035
static struct intel_ppat_entry *
__alloc_ppat_entry(struct intel_ppat *ppat, unsigned int index, u8 value)
R
Rodrigo Vivi 已提交
3036
{
3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079
	struct intel_ppat_entry *entry = &ppat->entries[index];

	GEM_BUG_ON(index >= ppat->max_entries);
	GEM_BUG_ON(test_bit(index, ppat->used));

	entry->ppat = ppat;
	entry->value = value;
	kref_init(&entry->ref);
	set_bit(index, ppat->used);
	set_bit(index, ppat->dirty);

	return entry;
}

static void __free_ppat_entry(struct intel_ppat_entry *entry)
{
	struct intel_ppat *ppat = entry->ppat;
	unsigned int index = entry - ppat->entries;

	GEM_BUG_ON(index >= ppat->max_entries);
	GEM_BUG_ON(!test_bit(index, ppat->used));

	entry->value = ppat->clear_value;
	clear_bit(index, ppat->used);
	set_bit(index, ppat->dirty);
}

/**
 * intel_ppat_get - get a usable PPAT entry
 * @i915: i915 device instance
 * @value: the PPAT value required by the caller
 *
 * The function tries to search if there is an existing PPAT entry which
 * matches with the required value. If perfectly matched, the existing PPAT
 * entry will be used. If only partially matched, it will try to check if
 * there is any available PPAT index. If yes, it will allocate a new PPAT
 * index for the required entry and update the HW. If not, the partially
 * matched entry will be used.
 */
const struct intel_ppat_entry *
intel_ppat_get(struct drm_i915_private *i915, u8 value)
{
	struct intel_ppat *ppat = &i915->ppat;
3080
	struct intel_ppat_entry *entry = NULL;
3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102
	unsigned int scanned, best_score;
	int i;

	GEM_BUG_ON(!ppat->max_entries);

	scanned = best_score = 0;
	for_each_set_bit(i, ppat->used, ppat->max_entries) {
		unsigned int score;

		score = ppat->match(ppat->entries[i].value, value);
		if (score > best_score) {
			entry = &ppat->entries[i];
			if (score == INTEL_PPAT_PERFECT_MATCH) {
				kref_get(&entry->ref);
				return entry;
			}
			best_score = score;
		}
		scanned++;
	}

	if (scanned == ppat->max_entries) {
3103
		if (!entry)
3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179
			return ERR_PTR(-ENOSPC);

		kref_get(&entry->ref);
		return entry;
	}

	i = find_first_zero_bit(ppat->used, ppat->max_entries);
	entry = __alloc_ppat_entry(ppat, i, value);
	ppat->update_hw(i915);
	return entry;
}

static void release_ppat(struct kref *kref)
{
	struct intel_ppat_entry *entry =
		container_of(kref, struct intel_ppat_entry, ref);
	struct drm_i915_private *i915 = entry->ppat->i915;

	__free_ppat_entry(entry);
	entry->ppat->update_hw(i915);
}

/**
 * intel_ppat_put - put back the PPAT entry got from intel_ppat_get()
 * @entry: an intel PPAT entry
 *
 * Put back the PPAT entry got from intel_ppat_get(). If the PPAT index of the
 * entry is dynamically allocated, its reference count will be decreased. Once
 * the reference count becomes into zero, the PPAT index becomes free again.
 */
void intel_ppat_put(const struct intel_ppat_entry *entry)
{
	struct intel_ppat *ppat = entry->ppat;
	unsigned int index = entry - ppat->entries;

	GEM_BUG_ON(!ppat->max_entries);

	kref_put(&ppat->entries[index].ref, release_ppat);
}

static void cnl_private_pat_update_hw(struct drm_i915_private *dev_priv)
{
	struct intel_ppat *ppat = &dev_priv->ppat;
	int i;

	for_each_set_bit(i, ppat->dirty, ppat->max_entries) {
		I915_WRITE(GEN10_PAT_INDEX(i), ppat->entries[i].value);
		clear_bit(i, ppat->dirty);
	}
}

static void bdw_private_pat_update_hw(struct drm_i915_private *dev_priv)
{
	struct intel_ppat *ppat = &dev_priv->ppat;
	u64 pat = 0;
	int i;

	for (i = 0; i < ppat->max_entries; i++)
		pat |= GEN8_PPAT(i, ppat->entries[i].value);

	bitmap_clear(ppat->dirty, 0, ppat->max_entries);

	I915_WRITE(GEN8_PRIVATE_PAT_LO, lower_32_bits(pat));
	I915_WRITE(GEN8_PRIVATE_PAT_HI, upper_32_bits(pat));
}

static unsigned int bdw_private_pat_match(u8 src, u8 dst)
{
	unsigned int score = 0;
	enum {
		AGE_MATCH = BIT(0),
		TC_MATCH = BIT(1),
		CA_MATCH = BIT(2),
	};

	/* Cache attribute has to be matched. */
3180
	if (GEN8_PPAT_GET_CA(src) != GEN8_PPAT_GET_CA(dst))
3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217
		return 0;

	score |= CA_MATCH;

	if (GEN8_PPAT_GET_TC(src) == GEN8_PPAT_GET_TC(dst))
		score |= TC_MATCH;

	if (GEN8_PPAT_GET_AGE(src) == GEN8_PPAT_GET_AGE(dst))
		score |= AGE_MATCH;

	if (score == (AGE_MATCH | TC_MATCH | CA_MATCH))
		return INTEL_PPAT_PERFECT_MATCH;

	return score;
}

static unsigned int chv_private_pat_match(u8 src, u8 dst)
{
	return (CHV_PPAT_GET_SNOOP(src) == CHV_PPAT_GET_SNOOP(dst)) ?
		INTEL_PPAT_PERFECT_MATCH : 0;
}

static void cnl_setup_private_ppat(struct intel_ppat *ppat)
{
	ppat->max_entries = 8;
	ppat->update_hw = cnl_private_pat_update_hw;
	ppat->match = bdw_private_pat_match;
	ppat->clear_value = GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3);

	__alloc_ppat_entry(ppat, 0, GEN8_PPAT_WB | GEN8_PPAT_LLC);
	__alloc_ppat_entry(ppat, 1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC);
	__alloc_ppat_entry(ppat, 2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC);
	__alloc_ppat_entry(ppat, 3, GEN8_PPAT_UC);
	__alloc_ppat_entry(ppat, 4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0));
	__alloc_ppat_entry(ppat, 5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1));
	__alloc_ppat_entry(ppat, 6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2));
	__alloc_ppat_entry(ppat, 7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
R
Rodrigo Vivi 已提交
3218 3219
}

B
Ben Widawsky 已提交
3220 3221 3222
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
3223
static void bdw_setup_private_ppat(struct intel_ppat *ppat)
B
Ben Widawsky 已提交
3224
{
3225 3226 3227 3228
	ppat->max_entries = 8;
	ppat->update_hw = bdw_private_pat_update_hw;
	ppat->match = bdw_private_pat_match;
	ppat->clear_value = GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3);
B
Ben Widawsky 已提交
3229

3230
	if (!USES_PPGTT(ppat->i915)) {
3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
3244 3245 3246
		__alloc_ppat_entry(ppat, 0, GEN8_PPAT_UC);
		return;
	}
3247

3248 3249 3250 3251 3252 3253 3254 3255
	__alloc_ppat_entry(ppat, 0, GEN8_PPAT_WB | GEN8_PPAT_LLC);      /* for normal objects, no eLLC */
	__alloc_ppat_entry(ppat, 1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC);  /* for something pointing to ptes? */
	__alloc_ppat_entry(ppat, 2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC);  /* for scanout with eLLC */
	__alloc_ppat_entry(ppat, 3, GEN8_PPAT_UC);                      /* Uncached objects, mostly for scanout */
	__alloc_ppat_entry(ppat, 4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0));
	__alloc_ppat_entry(ppat, 5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1));
	__alloc_ppat_entry(ppat, 6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2));
	__alloc_ppat_entry(ppat, 7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
B
Ben Widawsky 已提交
3256 3257
}

3258
static void chv_setup_private_ppat(struct intel_ppat *ppat)
3259
{
3260 3261 3262 3263
	ppat->max_entries = 8;
	ppat->update_hw = bdw_private_pat_update_hw;
	ppat->match = chv_private_pat_match;
	ppat->clear_value = CHV_PPAT_SNOOP;
3264 3265 3266 3267 3268 3269 3270

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3282 3283
	 */

3284 3285 3286 3287 3288 3289 3290 3291
	__alloc_ppat_entry(ppat, 0, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 1, 0);
	__alloc_ppat_entry(ppat, 2, 0);
	__alloc_ppat_entry(ppat, 3, 0);
	__alloc_ppat_entry(ppat, 4, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 5, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 6, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 7, CHV_PPAT_SNOOP);
3292 3293
}

3294 3295 3296 3297 3298
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3299
	cleanup_scratch_page(vm);
3300 3301
}

3302 3303
static void setup_private_pat(struct drm_i915_private *dev_priv)
{
3304 3305 3306 3307 3308
	struct intel_ppat *ppat = &dev_priv->ppat;
	int i;

	ppat->i915 = dev_priv;

3309
	if (INTEL_GEN(dev_priv) >= 10)
3310
		cnl_setup_private_ppat(ppat);
3311
	else if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3312
		chv_setup_private_ppat(ppat);
3313
	else
3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324
		bdw_setup_private_ppat(ppat);

	GEM_BUG_ON(ppat->max_entries > INTEL_MAX_PPAT_ENTRIES);

	for_each_clear_bit(i, ppat->used, ppat->max_entries) {
		ppat->entries[i].value = ppat->clear_value;
		ppat->entries[i].ppat = ppat;
		set_bit(i, ppat->dirty);
	}

	ppat->update_hw(dev_priv);
3325 3326
}

3327
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3328
{
3329
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3330
	struct pci_dev *pdev = dev_priv->drm.pdev;
3331
	unsigned int size;
B
Ben Widawsky 已提交
3332
	u16 snb_gmch_ctl;
3333
	int err;
B
Ben Widawsky 已提交
3334 3335

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3336 3337 3338 3339
	ggtt->gmadr =
		(struct resource) DEFINE_RES_MEM(pci_resource_start(pdev, 2),
						 pci_resource_len(pdev, 2));
	ggtt->mappable_end = resource_size(&ggtt->gmadr);
B
Ben Widawsky 已提交
3340

3341 3342 3343 3344 3345
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(39));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
	if (err)
		DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
B
Ben Widawsky 已提交
3346

3347
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3348
	if (IS_CHERRYVIEW(dev_priv))
3349
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3350
	else
3351
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
B
Ben Widawsky 已提交
3352

3353 3354
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
	ggtt->base.cleanup = gen6_gmch_remove;
3355 3356
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3357 3358
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3359
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3360
	ggtt->base.clear_range = nop_clear_range;
3361
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3362 3363 3364 3365
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;

3366 3367 3368 3369 3370 3371 3372 3373
	/* Serialize GTT updates with aperture access on BXT if VT-d is on. */
	if (intel_ggtt_update_needs_vtd_wa(dev_priv)) {
		ggtt->base.insert_entries = bxt_vtd_ggtt_insert_entries__BKL;
		ggtt->base.insert_page    = bxt_vtd_ggtt_insert_page__BKL;
		if (ggtt->base.clear_range != nop_clear_range)
			ggtt->base.clear_range = bxt_vtd_ggtt_clear_range__BKL;
	}

3374 3375
	ggtt->invalidate = gen6_ggtt_invalidate;

3376 3377
	setup_private_pat(dev_priv);

3378
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3379 3380
}

3381
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3382
{
3383
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3384
	struct pci_dev *pdev = dev_priv->drm.pdev;
3385
	unsigned int size;
3386
	u16 snb_gmch_ctl;
3387
	int err;
3388

3389 3390 3391 3392
	ggtt->gmadr =
		(struct resource) DEFINE_RES_MEM(pci_resource_start(pdev, 2),
						 pci_resource_len(pdev, 2));
	ggtt->mappable_end = resource_size(&ggtt->gmadr);
3393

3394 3395
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3396
	 */
3397
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3398
		DRM_ERROR("Unknown GMADR size (%pa)\n", &ggtt->mappable_end);
3399
		return -ENXIO;
3400 3401
	}

3402 3403 3404 3405 3406
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(40));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	if (err)
		DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
3407
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3408

3409 3410
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3411

3412
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3413
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3414 3415 3416
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3417 3418
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3419 3420
	ggtt->base.cleanup = gen6_gmch_remove;

3421 3422
	ggtt->invalidate = gen6_ggtt_invalidate;

3423 3424 3425 3426 3427 3428 3429 3430 3431 3432
	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3433

3434
	return ggtt_probe_common(ggtt, size);
3435 3436
}

3437
static void i915_gmch_remove(struct i915_address_space *vm)
3438
{
3439
	intel_gmch_remove();
3440
}
3441

3442
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3443
{
3444
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3445
	phys_addr_t gmadr_base;
3446 3447
	int ret;

3448
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3449 3450 3451 3452 3453
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3454
	intel_gtt_get(&ggtt->base.total,
3455
		      &gmadr_base,
3456
		      &ggtt->mappable_end);
3457

3458 3459 3460 3461
	ggtt->gmadr =
		(struct resource) DEFINE_RES_MEM(gmadr_base,
						 ggtt->mappable_end);

3462
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3463
	ggtt->base.insert_page = i915_ggtt_insert_page;
3464 3465 3466 3467
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3468 3469
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3470
	ggtt->base.cleanup = i915_gmch_remove;
3471

3472 3473
	ggtt->invalidate = gmch_ggtt_invalidate;

3474
	if (unlikely(ggtt->do_idle_maps))
3475 3476
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3477 3478 3479
	return 0;
}

3480
/**
3481
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3482
 * @dev_priv: i915 device
3483
 */
3484
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3485
{
3486
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3487 3488
	int ret;

3489
	ggtt->base.i915 = dev_priv;
3490
	ggtt->base.dma = &dev_priv->drm.pdev->dev;
3491

3492 3493 3494 3495 3496 3497
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3498
	if (ret)
3499 3500
		return ret;

3501 3502 3503 3504 3505
	/* Trim the GGTT to fit the GuC mappable upper range (when enabled).
	 * This is easier than doing range restriction on the fly, as we
	 * currently don't have any bits spare to pass in this upper
	 * restriction!
	 */
3506
	if (USES_GUC(dev_priv)) {
3507
		ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
3508
		ggtt->mappable_end = min_t(u64, ggtt->mappable_end, ggtt->base.total);
3509 3510
	}

3511 3512
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3513
			  " of address space! Found %lldM!\n",
3514 3515
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
3516
		ggtt->mappable_end = min_t(u64, ggtt->mappable_end, ggtt->base.total);
3517 3518
	}

3519 3520
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
3521 3522
			  " aperture=%pa, total=%llx\n",
			  &ggtt->mappable_end, ggtt->base.total);
3523 3524 3525
		ggtt->mappable_end = ggtt->base.total;
	}

3526
	/* GMADR is the PCI mmio aperture into the global GTT. */
3527
	DRM_DEBUG_DRIVER("GGTT size = %lluM\n", ggtt->base.total >> 20);
3528
	DRM_DEBUG_DRIVER("GMADR size = %lluM\n", (u64)ggtt->mappable_end >> 20);
3529
	DRM_DEBUG_DRIVER("DSM size = %lluM\n",
3530
			 (u64)resource_size(&intel_graphics_stolen_res) >> 20);
3531
	if (intel_vtd_active())
3532
		DRM_INFO("VT-d active for gfx access\n");
3533 3534

	return 0;
3535 3536 3537 3538
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3539
 * @dev_priv: i915 device
3540
 */
3541
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3542 3543 3544 3545
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3546 3547
	INIT_LIST_HEAD(&dev_priv->vm_list);

3548 3549 3550 3551
	/* Note that we use page colouring to enforce a guard page at the
	 * end of the address space. This is required as the CS may prefetch
	 * beyond the end of the batch buffer, across the page boundary,
	 * and beyond the end of the GTT if we do not provide a guard.
3552
	 */
C
Chris Wilson 已提交
3553 3554
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3555
	if (!HAS_LLC(dev_priv) && !USES_PPGTT(dev_priv))
3556
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3557
	mutex_unlock(&dev_priv->drm.struct_mutex);
3558

3559 3560
	if (!io_mapping_init_wc(&dev_priv->ggtt.iomap,
				dev_priv->ggtt.gmadr.start,
3561
				dev_priv->ggtt.mappable_end)) {
3562 3563 3564 3565
		ret = -EIO;
		goto out_gtt_cleanup;
	}

3566
	ggtt->mtrr = arch_phys_wc_add(ggtt->gmadr.start, ggtt->mappable_end);
3567

3568 3569 3570 3571
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3572
	ret = i915_gem_init_stolen(dev_priv);
3573 3574 3575 3576
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3577 3578

out_gtt_cleanup:
3579
	ggtt->base.cleanup(&ggtt->base);
3580
	return ret;
3581
}
3582

3583
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3584
{
3585
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3586 3587 3588 3589 3590
		return -EIO;

	return 0;
}

3591 3592
void i915_ggtt_enable_guc(struct drm_i915_private *i915)
{
3593 3594
	GEM_BUG_ON(i915->ggtt.invalidate != gen6_ggtt_invalidate);

3595
	i915->ggtt.invalidate = guc_ggtt_invalidate;
3596 3597

	i915_ggtt_invalidate(i915);
3598 3599 3600 3601
}

void i915_ggtt_disable_guc(struct drm_i915_private *i915)
{
3602 3603 3604 3605
	/* We should only be called after i915_ggtt_enable_guc() */
	GEM_BUG_ON(i915->ggtt.invalidate != guc_ggtt_invalidate);

	i915->ggtt.invalidate = gen6_ggtt_invalidate;
3606 3607

	i915_ggtt_invalidate(i915);
3608 3609
}

3610
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3611
{
3612
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3613
	struct drm_i915_gem_object *obj, *on;
3614

3615
	i915_check_and_clear_faults(dev_priv);
3616 3617

	/* First fill our portion of the GTT with scratch pages */
3618
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
3619

3620 3621 3622
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
3623
	list_for_each_entry_safe(obj, on, &dev_priv->mm.bound_list, mm.link) {
3624 3625 3626
		bool ggtt_bound = false;
		struct i915_vma *vma;

3627
		for_each_ggtt_vma(vma, obj) {
3628 3629 3630
			if (!i915_vma_unbind(vma))
				continue;

3631 3632
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3633
			ggtt_bound = true;
3634 3635
		}

3636
		if (ggtt_bound)
3637
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3638
	}
3639

3640 3641
	ggtt->base.closed = false;

3642
	if (INTEL_GEN(dev_priv) >= 8) {
3643
		struct intel_ppat *ppat = &dev_priv->ppat;
3644

3645 3646
		bitmap_set(ppat->dirty, 0, ppat->max_entries);
		dev_priv->ppat.update_hw(dev_priv);
3647 3648 3649
		return;
	}

3650
	if (USES_PPGTT(dev_priv)) {
3651 3652
		struct i915_address_space *vm;

3653
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3654
			struct i915_hw_ppgtt *ppgtt;
3655

3656
			if (i915_is_ggtt(vm))
3657
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3658 3659
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3660

C
Chris Wilson 已提交
3661
			gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
3662 3663 3664
		}
	}

3665
	i915_ggtt_invalidate(dev_priv);
3666 3667
}

3668
static struct scatterlist *
3669
rotate_pages(const dma_addr_t *in, unsigned int offset,
3670
	     unsigned int width, unsigned int height,
3671
	     unsigned int stride,
3672
	     struct sg_table *st, struct scatterlist *sg)
3673 3674 3675 3676 3677
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3678
		src_idx = stride * (height - 1) + column;
3679 3680 3681 3682 3683 3684 3685
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3686
			sg_dma_address(sg) = in[offset + src_idx];
3687 3688
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3689
			src_idx -= stride;
3690 3691
		}
	}
3692 3693

	return sg;
3694 3695
}

3696 3697 3698
static noinline struct sg_table *
intel_rotate_pages(struct intel_rotation_info *rot_info,
		   struct drm_i915_gem_object *obj)
3699
{
3700
	const unsigned long n_pages = obj->base.size / PAGE_SIZE;
3701
	unsigned int size = intel_rotation_info_size(rot_info);
3702 3703
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3704 3705 3706
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3707
	struct scatterlist *sg;
3708
	int ret = -ENOMEM;
3709 3710

	/* Allocate a temporary list of source pages for random access. */
M
Michal Hocko 已提交
3711
	page_addr_list = kvmalloc_array(n_pages,
3712
					sizeof(dma_addr_t),
3713
					GFP_KERNEL);
3714 3715 3716 3717 3718 3719 3720 3721
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3722
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3723 3724 3725 3726 3727
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3728
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3729
		page_addr_list[i++] = dma_addr;
3730

3731
	GEM_BUG_ON(i != n_pages);
3732 3733 3734
	st->nents = 0;
	sg = st->sgl;

3735 3736 3737 3738
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3739 3740
	}

M
Michal Hocko 已提交
3741
	kvfree(page_addr_list);
3742 3743 3744 3745 3746 3747

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
M
Michal Hocko 已提交
3748
	kvfree(page_addr_list);
3749

3750 3751
	DRM_DEBUG_DRIVER("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
			 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3752

3753 3754
	return ERR_PTR(ret);
}
3755

3756
static noinline struct sg_table *
3757 3758 3759 3760
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3761
	struct scatterlist *sg, *iter;
3762
	unsigned int count = view->partial.size;
3763
	unsigned int offset;
3764 3765 3766 3767 3768 3769
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3770
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3771 3772 3773
	if (ret)
		goto err_sg_alloc;

3774
	iter = i915_gem_object_get_sg(obj, view->partial.offset, &offset);
3775 3776
	GEM_BUG_ON(!iter);

3777 3778
	sg = st->sgl;
	st->nents = 0;
3779 3780
	do {
		unsigned int len;
3781

3782 3783 3784 3785 3786 3787
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3788 3789

		st->nents++;
3790 3791 3792 3793 3794
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3795

3796 3797 3798 3799
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3800 3801 3802 3803 3804 3805 3806

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3807
static int
3808
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3809
{
3810
	int ret;
3811

3812 3813 3814 3815 3816 3817 3818
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3819
	switch (vma->ggtt_view.type) {
3820 3821 3822
	default:
		GEM_BUG_ON(vma->ggtt_view.type);
		/* fall through */
3823 3824
	case I915_GGTT_VIEW_NORMAL:
		vma->pages = vma->obj->mm.pages;
3825 3826
		return 0;

3827
	case I915_GGTT_VIEW_ROTATED:
3828
		vma->pages =
3829 3830 3831 3832
			intel_rotate_pages(&vma->ggtt_view.rotated, vma->obj);
		break;

	case I915_GGTT_VIEW_PARTIAL:
3833
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3834 3835
		break;
	}
3836

3837 3838
	ret = 0;
	if (unlikely(IS_ERR(vma->pages))) {
3839 3840
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3841 3842
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3843
	}
3844
	return ret;
3845 3846
}

3847 3848
/**
 * i915_gem_gtt_reserve - reserve a node in an address_space (GTT)
3849 3850 3851 3852 3853 3854 3855 3856 3857 3858
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.mode)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @offset: where to insert inside the GTT,
 *          must be #I915_GTT_MIN_ALIGNMENT aligned, and the node
 *          (@offset + @size) must fit within the address space
 * @color: color to apply to node, if this node is not from a VMA,
 *         color must be #I915_COLOR_UNEVICTABLE
 * @flags: control search and eviction behaviour
3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882
 *
 * i915_gem_gtt_reserve() tries to insert the @node at the exact @offset inside
 * the address space (using @size and @color). If the @node does not fit, it
 * tries to evict any overlapping nodes from the GTT, including any
 * neighbouring nodes if the colors do not match (to ensure guard pages between
 * differing domains). See i915_gem_evict_for_node() for the gory details
 * on the eviction algorithm. #PIN_NONBLOCK may used to prevent waiting on
 * evicting active overlapping objects, and any overlapping node that is pinned
 * or marked as unevictable will also result in failure.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags)
{
	int err;

	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(!IS_ALIGNED(offset, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(range_overflows(offset, size, vm->total));
3883
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3884
	GEM_BUG_ON(drm_mm_node_allocated(node));
3885 3886 3887 3888 3889 3890 3891 3892 3893

	node->size = size;
	node->start = offset;
	node->color = color;

	err = drm_mm_reserve_node(&vm->mm, node);
	if (err != -ENOSPC)
		return err;

3894 3895 3896
	if (flags & PIN_NOEVICT)
		return -ENOSPC;

3897 3898 3899 3900 3901 3902 3903
	err = i915_gem_evict_for_node(vm, node, flags);
	if (err == 0)
		err = drm_mm_reserve_node(&vm->mm, node);

	return err;
}

3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928
static u64 random_offset(u64 start, u64 end, u64 len, u64 align)
{
	u64 range, addr;

	GEM_BUG_ON(range_overflows(start, len, end));
	GEM_BUG_ON(round_up(start, align) > round_down(end - len, align));

	range = round_down(end - len, align) - round_up(start, align);
	if (range) {
		if (sizeof(unsigned long) == sizeof(u64)) {
			addr = get_random_long();
		} else {
			addr = get_random_int();
			if (range > U32_MAX) {
				addr <<= 32;
				addr |= get_random_int();
			}
		}
		div64_u64_rem(addr, range, &addr);
		start += addr;
	}

	return round_up(start, align);
}

3929 3930
/**
 * i915_gem_gtt_insert - insert a node into an address_space (GTT)
3931 3932 3933 3934 3935 3936 3937 3938 3939
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.node)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @alignment: required alignment of starting offset, may be 0 but
 *             if specified, this must be a power-of-two and at least
 *             #I915_GTT_MIN_ALIGNMENT
 * @color: color to apply to node
 * @start: start of any range restriction inside GTT (0 for all),
3940
 *         must be #I915_GTT_PAGE_SIZE aligned
3941 3942 3943
 * @end: end of any range restriction inside GTT (U64_MAX for all),
 *       must be #I915_GTT_PAGE_SIZE aligned if not U64_MAX
 * @flags: control search and eviction behaviour
3944 3945 3946 3947 3948 3949
 *
 * i915_gem_gtt_insert() first searches for an available hole into which
 * is can insert the node. The hole address is aligned to @alignment and
 * its @size must then fit entirely within the [@start, @end] bounds. The
 * nodes on either side of the hole must match @color, or else a guard page
 * will be inserted between the two nodes (or the node evicted). If no
3950 3951
 * suitable hole is found, first a victim is randomly selected and tested
 * for eviction, otherwise then the LRU list of objects within the GTT
3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967
 * is scanned to find the first set of replacement nodes to create the hole.
 * Those old overlapping nodes are evicted from the GTT (and so must be
 * rebound before any future use). Any node that is currently pinned cannot
 * be evicted (see i915_vma_pin()). Similar if the node's VMA is currently
 * active and #PIN_NONBLOCK is specified, that node is also skipped when
 * searching for an eviction candidate. See i915_gem_evict_something() for
 * the gory details on the eviction algorithm.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags)
{
3968
	enum drm_mm_insert_mode mode;
3969
	u64 offset;
3970 3971 3972 3973 3974 3975 3976 3977 3978 3979
	int err;

	lockdep_assert_held(&vm->i915->drm.struct_mutex);
	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(alignment && !is_power_of_2(alignment));
	GEM_BUG_ON(alignment && !IS_ALIGNED(alignment, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(start >= end);
	GEM_BUG_ON(start > 0  && !IS_ALIGNED(start, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(end < U64_MAX && !IS_ALIGNED(end, I915_GTT_PAGE_SIZE));
3980
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3981
	GEM_BUG_ON(drm_mm_node_allocated(node));
3982 3983 3984 3985 3986 3987 3988

	if (unlikely(range_overflows(start, size, end)))
		return -ENOSPC;

	if (unlikely(round_up(start, alignment) > round_down(end - size, alignment)))
		return -ENOSPC;

3989 3990 3991 3992 3993
	mode = DRM_MM_INSERT_BEST;
	if (flags & PIN_HIGH)
		mode = DRM_MM_INSERT_HIGH;
	if (flags & PIN_MAPPABLE)
		mode = DRM_MM_INSERT_LOW;
3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004

	/* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
	 * so we know that we always have a minimum alignment of 4096.
	 * The drm_mm range manager is optimised to return results
	 * with zero alignment, so where possible use the optimal
	 * path.
	 */
	BUILD_BUG_ON(I915_GTT_MIN_ALIGNMENT > I915_GTT_PAGE_SIZE);
	if (alignment <= I915_GTT_MIN_ALIGNMENT)
		alignment = 0;

4005 4006 4007
	err = drm_mm_insert_node_in_range(&vm->mm, node,
					  size, alignment, color,
					  start, end, mode);
4008 4009 4010
	if (err != -ENOSPC)
		return err;

4011 4012 4013
	if (flags & PIN_NOEVICT)
		return -ENOSPC;

4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042
	/* No free space, pick a slot at random.
	 *
	 * There is a pathological case here using a GTT shared between
	 * mmap and GPU (i.e. ggtt/aliasing_ppgtt but not full-ppgtt):
	 *
	 *    |<-- 256 MiB aperture -->||<-- 1792 MiB unmappable -->|
	 *         (64k objects)             (448k objects)
	 *
	 * Now imagine that the eviction LRU is ordered top-down (just because
	 * pathology meets real life), and that we need to evict an object to
	 * make room inside the aperture. The eviction scan then has to walk
	 * the 448k list before it finds one within range. And now imagine that
	 * it has to search for a new hole between every byte inside the memcpy,
	 * for several simultaneous clients.
	 *
	 * On a full-ppgtt system, if we have run out of available space, there
	 * will be lots and lots of objects in the eviction list! Again,
	 * searching that LRU list may be slow if we are also applying any
	 * range restrictions (e.g. restriction to low 4GiB) and so, for
	 * simplicity and similarilty between different GTT, try the single
	 * random replacement first.
	 */
	offset = random_offset(start, end,
			       size, alignment ?: I915_GTT_MIN_ALIGNMENT);
	err = i915_gem_gtt_reserve(vm, node, size, offset, color, flags);
	if (err != -ENOSPC)
		return err;

	/* Randomly selected placement is pinned, do a search */
4043 4044 4045 4046 4047
	err = i915_gem_evict_something(vm, size, alignment, color,
				       start, end, flags);
	if (err)
		return err;

4048 4049 4050
	return drm_mm_insert_node_in_range(&vm->mm, node,
					   size, alignment, color,
					   start, end, DRM_MM_INSERT_EVICT);
4051
}
4052 4053 4054

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_gtt.c"
4055
#include "selftests/i915_gem_gtt.c"
4056
#endif