renesas_sdhi_core.c 21.1 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2
/*
3
 * Renesas SDHI
4
 *
5 6 7
 * Copyright (C) 2015-17 Renesas Electronics Corporation
 * Copyright (C) 2016-17 Sang Engineering, Wolfram Sang
 * Copyright (C) 2016-17 Horms Solutions, Simon Horman
8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
 * Copyright (C) 2009 Magnus Damm
 *
 * Based on "Compaq ASIC3 support":
 *
 * Copyright 2001 Compaq Computer Corporation.
 * Copyright 2004-2005 Phil Blundell
 * Copyright 2007-2008 OpenedHand Ltd.
 *
 * Authors: Phil Blundell <pb@handhelds.org>,
 *	    Samuel Ortiz <sameo@openedhand.com>
 *
 */

#include <linux/kernel.h>
#include <linux/clk.h>
23
#include <linux/slab.h>
24
#include <linux/module.h>
25
#include <linux/of_device.h>
26
#include <linux/platform_device.h>
27
#include <linux/mmc/host.h>
28
#include <linux/mmc/slot-gpio.h>
29
#include <linux/mfd/tmio.h>
30
#include <linux/sh_dma.h>
S
Simon Horman 已提交
31
#include <linux/delay.h>
32 33 34
#include <linux/pinctrl/consumer.h>
#include <linux/pinctrl/pinctrl-state.h>
#include <linux/regulator/consumer.h>
35

36
#include "renesas_sdhi.h"
37 38
#include "tmio_mmc.h"

39
#define HOST_MODE		0xe4
40

41
#define SDHI_VER_GEN2_SDR50	0x490c
42
#define SDHI_VER_RZ_A1		0x820b
43 44 45 46 47
/* very old datasheets said 0x490c for SDR104, too. They are wrong! */
#define SDHI_VER_GEN2_SDR104	0xcb0d
#define SDHI_VER_GEN3_SD	0xcc10
#define SDHI_VER_GEN3_SDMMC	0xcd10

48
static void renesas_sdhi_sdbuf_width(struct tmio_mmc_host *host, int width)
49 50 51 52 53
{
	u32 val;

	/*
	 * see also
54
	 *	renesas_sdhi_of_data :: dma_buswidth
55 56
	 */
	switch (sd_ctrl_read16(host, CTL_VERSION)) {
57
	case SDHI_VER_GEN2_SDR50:
58 59
		val = (width == 32) ? 0x0001 : 0x0000;
		break;
60
	case SDHI_VER_GEN2_SDR104:
61 62
		val = (width == 32) ? 0x0000 : 0x0001;
		break;
63 64
	case SDHI_VER_GEN3_SD:
	case SDHI_VER_GEN3_SDMMC:
W
Wolfram Sang 已提交
65 66 67 68 69 70 71
		if (width == 64)
			val = 0x0000;
		else if (width == 32)
			val = 0x0101;
		else
			val = 0x0001;
		break;
72 73 74 75 76
	default:
		/* nothing to do */
		return;
	}

77
	sd_ctrl_write16(host, HOST_MODE, val);
78 79
}

80
static int renesas_sdhi_clk_enable(struct tmio_mmc_host *host)
81
{
82
	struct mmc_host *mmc = host->mmc;
83
	struct renesas_sdhi *priv = host_to_priv(host);
84
	int ret = clk_prepare_enable(priv->clk);
85

86 87 88
	if (ret < 0)
		return ret;

89 90 91 92 93 94
	ret = clk_prepare_enable(priv->clk_cd);
	if (ret < 0) {
		clk_disable_unprepare(priv->clk);
		return ret;
	}

95 96 97 98 99 100 101 102 103 104 105 106 107 108
	/*
	 * The clock driver may not know what maximum frequency
	 * actually works, so it should be set with the max-frequency
	 * property which will already have been read to f_max.  If it
	 * was missing, assume the current frequency is the maximum.
	 */
	if (!mmc->f_max)
		mmc->f_max = clk_get_rate(priv->clk);

	/*
	 * Minimum frequency is the minimum input clock frequency
	 * divided by our maximum divider.
	 */
	mmc->f_min = max(clk_round_rate(priv->clk, 1) / 512, 1L);
109 110

	/* enable 16bit data access on SDBUF as default */
111
	renesas_sdhi_sdbuf_width(host, 16);
112

113 114 115
	return 0;
}

116
static unsigned int renesas_sdhi_clk_update(struct tmio_mmc_host *host,
117
					    unsigned int new_clock)
118
{
119
	struct renesas_sdhi *priv = host_to_priv(host);
120
	unsigned int freq, diff, best_freq = 0, diff_min = ~0;
121
	int i, ret;
122

123
	/* tested only on R-Car Gen2+ currently; may work for others */
124 125 126
	if (!(host->pdata->flags & TMIO_MMC_MIN_RCAR2))
		return clk_get_rate(priv->clk);

127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149
	/*
	 * We want the bus clock to be as close as possible to, but no
	 * greater than, new_clock.  As we can divide by 1 << i for
	 * any i in [0, 9] we want the input clock to be as close as
	 * possible, but no greater than, new_clock << i.
	 */
	for (i = min(9, ilog2(UINT_MAX / new_clock)); i >= 0; i--) {
		freq = clk_round_rate(priv->clk, new_clock << i);
		if (freq > (new_clock << i)) {
			/* Too fast; look for a slightly slower option */
			freq = clk_round_rate(priv->clk,
					      (new_clock << i) / 4 * 3);
			if (freq > (new_clock << i))
				continue;
		}

		diff = new_clock - (freq >> i);
		if (diff <= diff_min) {
			best_freq = freq;
			diff_min = diff;
		}
	}

150
	ret = clk_set_rate(priv->clk, best_freq);
151

152
	return ret == 0 ? best_freq : clk_get_rate(priv->clk);
153 154
}

155
static void renesas_sdhi_clk_disable(struct tmio_mmc_host *host)
156
{
157
	struct renesas_sdhi *priv = host_to_priv(host);
158

159
	clk_disable_unprepare(priv->clk);
160
	clk_disable_unprepare(priv->clk_cd);
161 162
}

163
static int renesas_sdhi_card_busy(struct mmc_host *mmc)
164 165 166
{
	struct tmio_mmc_host *host = mmc_priv(mmc);

167 168
	return !(sd_ctrl_read16_and_16_as_32(host, CTL_STATUS) &
		 TMIO_STAT_DAT0);
169 170
}

171
static int renesas_sdhi_start_signal_voltage_switch(struct mmc_host *mmc,
172
						    struct mmc_ios *ios)
173 174
{
	struct tmio_mmc_host *host = mmc_priv(mmc);
175
	struct renesas_sdhi *priv = host_to_priv(host);
176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
	struct pinctrl_state *pin_state;
	int ret;

	switch (ios->signal_voltage) {
	case MMC_SIGNAL_VOLTAGE_330:
		pin_state = priv->pins_default;
		break;
	case MMC_SIGNAL_VOLTAGE_180:
		pin_state = priv->pins_uhs;
		break;
	default:
		return -EINVAL;
	}

	/*
	 * If anything is missing, assume signal voltage is fixed at
	 * 3.3V and succeed/fail accordingly.
	 */
	if (IS_ERR(priv->pinctrl) || IS_ERR(pin_state))
		return ios->signal_voltage ==
			MMC_SIGNAL_VOLTAGE_330 ? 0 : -EINVAL;

	ret = mmc_regulator_set_vqmmc(host->mmc, ios);
	if (ret)
		return ret;

202
	return pinctrl_select_state(priv->pinctrl, pin_state);
203 204
}

205 206 207 208 209 210 211
/* SCC registers */
#define SH_MOBILE_SDHI_SCC_DTCNTL	0x000
#define SH_MOBILE_SDHI_SCC_TAPSET	0x002
#define SH_MOBILE_SDHI_SCC_DT2FF	0x004
#define SH_MOBILE_SDHI_SCC_CKSEL	0x006
#define SH_MOBILE_SDHI_SCC_RVSCNTL	0x008
#define SH_MOBILE_SDHI_SCC_RVSREQ	0x00A
212
#define SH_MOBILE_SDHI_SCC_TMPPORT2	0x00E
213 214 215 216 217 218 219 220 221 222 223 224

/* Definitions for values the SH_MOBILE_SDHI_SCC_DTCNTL register */
#define SH_MOBILE_SDHI_SCC_DTCNTL_TAPEN		BIT(0)
#define SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT	16
#define SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_MASK	0xff

/* Definitions for values the SH_MOBILE_SDHI_SCC_CKSEL register */
#define SH_MOBILE_SDHI_SCC_CKSEL_DTSEL		BIT(0)
/* Definitions for values the SH_MOBILE_SDHI_SCC_RVSCNTL register */
#define SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN	BIT(0)
/* Definitions for values the SH_MOBILE_SDHI_SCC_RVSREQ register */
#define SH_MOBILE_SDHI_SCC_RVSREQ_RVSERR	BIT(2)
225 226 227
/* Definitions for values the SH_MOBILE_SDHI_SCC_TMPPORT2 register */
#define SH_MOBILE_SDHI_SCC_TMPPORT2_HS400OSEL	BIT(4)
#define SH_MOBILE_SDHI_SCC_TMPPORT2_HS400EN	BIT(31)
228 229

static inline u32 sd_scc_read32(struct tmio_mmc_host *host,
230
				struct renesas_sdhi *priv, int addr)
231 232 233 234 235
{
	return readl(priv->scc_ctl + (addr << host->bus_shift));
}

static inline void sd_scc_write32(struct tmio_mmc_host *host,
236
				  struct renesas_sdhi *priv,
237 238 239 240 241
				  int addr, u32 val)
{
	writel(val, priv->scc_ctl + (addr << host->bus_shift));
}

242
static unsigned int renesas_sdhi_init_tuning(struct tmio_mmc_host *host)
243
{
244
	struct renesas_sdhi *priv;
245 246 247 248 249 250 251 252 253

	priv = host_to_priv(host);

	/* Initialize SCC */
	sd_ctrl_write32_as_16_and_16(host, CTL_STATUS, 0x0);

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

254 255 256 257 258
	/* set sampling clock selection range */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL,
		       SH_MOBILE_SDHI_SCC_DTCNTL_TAPEN |
		       0x8 << SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT);

259 260 261 262 263 264 265 266
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL,
		       SH_MOBILE_SDHI_SCC_CKSEL_DTSEL |
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
		       ~SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));

267
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DT2FF, priv->scc_tappos);
268

269 270 271
	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

272 273 274 275 276 277
	/* Read TAPNUM */
	return (sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL) >>
		SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT) &
		SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_MASK;
}

278
static void renesas_sdhi_prepare_tuning(struct tmio_mmc_host *host,
279
					unsigned long tap)
280
{
281
	struct renesas_sdhi *priv = host_to_priv(host);
282 283 284 285 286

	/* Set sampling clock position */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TAPSET, tap);
}

287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
static void renesas_sdhi_hs400_complete(struct tmio_mmc_host *host)
{
	struct renesas_sdhi *priv = host_to_priv(host);

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
		sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

	/* Set HS400 mode */
	sd_ctrl_write16(host, CTL_SDIF_MODE, 0x0001 |
			sd_ctrl_read16(host, CTL_SDIF_MODE));
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TMPPORT2,
		       (SH_MOBILE_SDHI_SCC_TMPPORT2_HS400EN |
			SH_MOBILE_SDHI_SCC_TMPPORT2_HS400OSEL) |
			sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_TMPPORT2));

	/* Set the sampling clock selection range of HS400 mode */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL,
		       SH_MOBILE_SDHI_SCC_DTCNTL_TAPEN |
		       0x4 << SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT);


	if (host->pdata->flags & TMIO_MMC_HAVE_4TAP_HS400)
		sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TAPSET,
			       host->tap_set / 2);

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL,
		       SH_MOBILE_SDHI_SCC_CKSEL_DTSEL |
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL));

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
}

static void renesas_sdhi_reset_scc(struct tmio_mmc_host *host,
				   struct renesas_sdhi *priv)
{
	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL,
		       ~SH_MOBILE_SDHI_SCC_CKSEL_DTSEL &
		       sd_scc_read32(host, priv,
				     SH_MOBILE_SDHI_SCC_CKSEL));
}

static void renesas_sdhi_disable_scc(struct tmio_mmc_host *host)
{
	struct renesas_sdhi *priv = host_to_priv(host);

	renesas_sdhi_reset_scc(host, priv);

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL,
		       ~SH_MOBILE_SDHI_SCC_DTCNTL_TAPEN &
		       sd_scc_read32(host, priv,
				     SH_MOBILE_SDHI_SCC_DTCNTL));

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
}

static void renesas_sdhi_reset_hs400_mode(struct tmio_mmc_host *host,
					  struct renesas_sdhi *priv)
{
	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

	/* Reset HS400 mode */
	sd_ctrl_write16(host, CTL_SDIF_MODE, ~0x0001 &
			sd_ctrl_read16(host, CTL_SDIF_MODE));
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TMPPORT2,
		       ~(SH_MOBILE_SDHI_SCC_TMPPORT2_HS400EN |
			 SH_MOBILE_SDHI_SCC_TMPPORT2_HS400OSEL) &
			sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_TMPPORT2));

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
}

static void renesas_sdhi_prepare_hs400_tuning(struct tmio_mmc_host *host)
{
	renesas_sdhi_reset_hs400_mode(host, host_to_priv(host));
}

370 371
#define SH_MOBILE_SDHI_MAX_TAP 3

372
static int renesas_sdhi_select_tuning(struct tmio_mmc_host *host)
373
{
374
	struct renesas_sdhi *priv = host_to_priv(host);
375 376 377 378 379 380 381 382 383
	unsigned long tap_cnt;  /* counter of tuning success */
	unsigned long tap_start;/* start position of tuning success */
	unsigned long tap_end;  /* end position of tuning success */
	unsigned long ntap;     /* temporary counter of tuning success */
	unsigned long i;

	/* Clear SCC_RVSREQ */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSREQ, 0);

384 385 386 387 388 389 390 391 392 393 394 395
	/*
	 * When tuning CMD19 is issued twice for each tap, merge the
	 * result requiring the tap to be good in both runs before
	 * considering it for tuning selection.
	 */
	for (i = 0; i < host->tap_num * 2; i++) {
		int offset = host->tap_num * (i < host->tap_num ? 1 : -1);

		if (!test_bit(i, host->taps))
			clear_bit(i + offset, host->taps);
	}

396 397 398 399 400 401 402 403 404 405
	/*
	 * Find the longest consecutive run of successful probes.  If that
	 * is more than SH_MOBILE_SDHI_MAX_TAP probes long then use the
	 * center index as the tap.
	 */
	tap_cnt = 0;
	ntap = 0;
	tap_start = 0;
	tap_end = 0;
	for (i = 0; i < host->tap_num * 2; i++) {
406
		if (test_bit(i, host->taps)) {
407
			ntap++;
408
		} else {
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
			if (ntap > tap_cnt) {
				tap_start = i - ntap;
				tap_end = i - 1;
				tap_cnt = ntap;
			}
			ntap = 0;
		}
	}

	if (ntap > tap_cnt) {
		tap_start = i - ntap;
		tap_end = i - 1;
		tap_cnt = ntap;
	}

	if (tap_cnt >= SH_MOBILE_SDHI_MAX_TAP)
425
		host->tap_set = (tap_start + tap_end) / 2 % host->tap_num;
426 427 428 429
	else
		return -EIO;

	/* Set SCC */
430
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TAPSET, host->tap_set);
431 432 433 434 435 436 437 438 439

	/* Enable auto re-tuning */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
		       SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN |
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));

	return 0;
}

440
static bool renesas_sdhi_check_scc_error(struct tmio_mmc_host *host)
441
{
442
	struct renesas_sdhi *priv = host_to_priv(host);
443 444 445 446 447 448 449 450 451 452 453 454 455 456

	/* Check SCC error */
	if (sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL) &
	    SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &&
	    sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSREQ) &
	    SH_MOBILE_SDHI_SCC_RVSREQ_RVSERR) {
		/* Clear SCC error */
		sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSREQ, 0);
		return true;
	}

	return false;
}

457
static void renesas_sdhi_hw_reset(struct tmio_mmc_host *host)
458
{
459
	struct renesas_sdhi *priv;
460 461 462

	priv = host_to_priv(host);

463 464
	renesas_sdhi_reset_scc(host, priv);
	renesas_sdhi_reset_hs400_mode(host, priv);
465 466 467 468 469 470 471 472 473 474 475 476 477

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
		       ~SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
		       ~SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));
}

478
static int renesas_sdhi_wait_idle(struct tmio_mmc_host *host, u32 bit)
S
Simon Horman 已提交
479 480
{
	int timeout = 1000;
481 482
	/* CBSY is set when busy, SCLKDIVEN is cleared when busy */
	u32 wait_state = (bit == TMIO_STAT_CMD_BUSY ? TMIO_STAT_CMD_BUSY : 0);
S
Simon Horman 已提交
483

484 485
	while (--timeout && (sd_ctrl_read16_and_16_as_32(host, CTL_STATUS)
			      & bit) == wait_state)
S
Simon Horman 已提交
486 487 488
		udelay(1);

	if (!timeout) {
489
		dev_warn(&host->pdev->dev, "timeout waiting for SD bus idle\n");
S
Simon Horman 已提交
490 491 492 493 494 495
		return -EBUSY;
	}

	return 0;
}

496
static int renesas_sdhi_write16_hook(struct tmio_mmc_host *host, int addr)
S
Simon Horman 已提交
497
{
498 499
	u32 bit = TMIO_STAT_SCLKDIVEN;

500
	switch (addr) {
S
Simon Horman 已提交
501 502 503 504 505 506 507
	case CTL_SD_CMD:
	case CTL_STOP_INTERNAL_ACTION:
	case CTL_XFER_BLK_COUNT:
	case CTL_SD_XFER_LEN:
	case CTL_SD_MEM_CARD_OPT:
	case CTL_TRANSACTION_CTL:
	case CTL_DMA_ENABLE:
508
	case HOST_MODE:
509
		if (host->pdata->flags & TMIO_MMC_HAVE_CBSY)
510 511 512 513
			bit = TMIO_STAT_CMD_BUSY;
		/* fallthrough */
	case CTL_SD_CARD_CLK_CTL:
		return renesas_sdhi_wait_idle(host, bit);
S
Simon Horman 已提交
514 515 516 517 518
	}

	return 0;
}

519
static int renesas_sdhi_multi_io_quirk(struct mmc_card *card,
520
				       unsigned int direction, int blk_size)
521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
{
	/*
	 * In Renesas controllers, when performing a
	 * multiple block read of one or two blocks,
	 * depending on the timing with which the
	 * response register is read, the response
	 * value may not be read properly.
	 * Use single block read for this HW bug
	 */
	if ((direction == MMC_DATA_READ) &&
	    blk_size == 2)
		return 1;

	return blk_size;
}

537
static void renesas_sdhi_enable_dma(struct tmio_mmc_host *host, bool enable)
538
{
539 540
	/* Iff regs are 8 byte apart, sdbuf is 64 bit. Otherwise always 32. */
	int width = (host->bus_shift == 2) ? 64 : 32;
541

542 543
	sd_ctrl_write16(host, CTL_DMA_ENABLE, enable ? DMA_ENABLE_DMASDRW : 0);
	renesas_sdhi_sdbuf_width(host, enable ? width : 16);
544 545
}

546 547
int renesas_sdhi_probe(struct platform_device *pdev,
		       const struct tmio_mmc_dma_ops *dma_ops)
548
{
549
	struct tmio_mmc_data *mmd = pdev->dev.platform_data;
550 551 552
	const struct renesas_sdhi_of_data *of_data;
	struct tmio_mmc_data *mmc_data;
	struct tmio_mmc_dma *dma_priv;
553
	struct tmio_mmc_host *host;
554
	struct renesas_sdhi *priv;
555
	struct resource *res;
556
	int irq, ret, i;
557 558

	of_data = of_device_get_match_data(&pdev->dev);
559

560 561 562 563
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res)
		return -EINVAL;

564 565
	priv = devm_kzalloc(&pdev->dev, sizeof(struct renesas_sdhi),
			    GFP_KERNEL);
566
	if (!priv)
567 568
		return -ENOMEM;

569
	mmc_data = &priv->mmc_data;
570
	dma_priv = &priv->dma_priv;
571

572
	priv->clk = devm_clk_get(&pdev->dev, NULL);
573 574
	if (IS_ERR(priv->clk)) {
		ret = PTR_ERR(priv->clk);
575
		dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
576
		return ret;
577 578
	}

579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
	/*
	 * Some controllers provide a 2nd clock just to run the internal card
	 * detection logic. Unfortunately, the existing driver architecture does
	 * not support a separation of clocks for runtime PM usage. When
	 * native hotplug is used, the tmio driver assumes that the core
	 * must continue to run for card detect to stay active, so we cannot
	 * disable it.
	 * Additionally, it is prohibited to supply a clock to the core but not
	 * to the card detect circuit. That leaves us with if separate clocks
	 * are presented, we must treat them both as virtually 1 clock.
	 */
	priv->clk_cd = devm_clk_get(&pdev->dev, "cd");
	if (IS_ERR(priv->clk_cd))
		priv->clk_cd = NULL;

594 595 596 597 598 599 600 601
	priv->pinctrl = devm_pinctrl_get(&pdev->dev);
	if (!IS_ERR(priv->pinctrl)) {
		priv->pins_default = pinctrl_lookup_state(priv->pinctrl,
						PINCTRL_STATE_DEFAULT);
		priv->pins_uhs = pinctrl_lookup_state(priv->pinctrl,
						"state_uhs");
	}

602
	host = tmio_mmc_host_alloc(pdev, mmc_data);
603 604
	if (IS_ERR(host))
		return PTR_ERR(host);
605

606
	if (of_data) {
W
Wolfram Sang 已提交
607
		mmc_data->flags |= of_data->tmio_flags;
608
		mmc_data->ocr_mask = of_data->tmio_ocr_mask;
W
Wolfram Sang 已提交
609 610 611
		mmc_data->capabilities |= of_data->capabilities;
		mmc_data->capabilities2 |= of_data->capabilities2;
		mmc_data->dma_rx_offset = of_data->dma_rx_offset;
612 613
		mmc_data->max_blk_count = of_data->max_blk_count;
		mmc_data->max_segs = of_data->max_segs;
W
Wolfram Sang 已提交
614 615 616 617
		dma_priv->dma_buswidth = of_data->dma_buswidth;
		host->bus_shift = of_data->bus_shift;
	}

618 619 620 621 622
	host->write16_hook	= renesas_sdhi_write16_hook;
	host->clk_enable	= renesas_sdhi_clk_enable;
	host->clk_update	= renesas_sdhi_clk_update;
	host->clk_disable	= renesas_sdhi_clk_disable;
	host->multi_io_quirk	= renesas_sdhi_multi_io_quirk;
623
	host->dma_ops		= dma_ops;
624

625 626 627 628
	/* For some SoC, we disable internal WP. GPIO may override this */
	if (mmc_can_gpio_ro(host->mmc))
		mmc_data->capabilities2 &= ~MMC_CAP2_NO_WRITE_PROTECT;

629 630 631
	/* SDR speeds are only available on Gen2+ */
	if (mmc_data->flags & TMIO_MMC_MIN_RCAR2) {
		/* card_busy caused issues on r8a73a4 (pre-Gen2) CD-less SDHI */
632 633
		host->ops.card_busy = renesas_sdhi_card_busy;
		host->ops.start_signal_voltage_switch =
634
			renesas_sdhi_start_signal_voltage_switch;
635
	}
W
Wolfram Sang 已提交
636 637 638

	/* Orginally registers were 16 bit apart, could be 32 or 64 nowadays */
	if (!host->bus_shift && resource_size(res) > 0x100) /* old way to determine the shift */
639
		host->bus_shift = 1;
640

641
	if (mmd)
642
		*mmc_data = *mmd;
643

644
	dma_priv->filter = shdma_chan_filter;
645
	dma_priv->enable = renesas_sdhi_enable_dma;
646

647
	mmc_data->alignment_shift = 1; /* 2-byte alignment */
648
	mmc_data->capabilities |= MMC_CAP_MMC_HIGHSPEED;
649

650 651 652 653 654 655
	/*
	 * All SDHI blocks support 2-byte and larger block sizes in 4-bit
	 * bus width mode.
	 */
	mmc_data->flags |= TMIO_MMC_BLKSZ_2BYTES;

656 657 658 659 660
	/*
	 * All SDHI blocks support SDIO IRQ signalling.
	 */
	mmc_data->flags |= TMIO_MMC_SDIO_IRQ;

661
	/* All SDHI have CMD12 control bit */
662 663
	mmc_data->flags |= TMIO_MMC_HAVE_CMD12_CTRL;

664 665
	/* All SDHI have SDIO status bits which must be 1 */
	mmc_data->flags |= TMIO_MMC_SDIO_STATUS_SETBITS;
666

667 668
	ret = renesas_sdhi_clk_enable(host);
	if (ret)
669
		goto efree;
670

671
	ret = tmio_mmc_host_probe(host);
672 673 674
	if (ret < 0)
		goto edisclk;

675 676 677 678
	/* One Gen2 SDHI incarnation does NOT have a CBSY bit */
	if (sd_ctrl_read16(host, CTL_VERSION) == SDHI_VER_GEN2_SDR50)
		mmc_data->flags &= ~TMIO_MMC_HAVE_CBSY;

679
	/* Enable tuning iff we have an SCC and a supported mode */
W
Wolfram Sang 已提交
680 681
	if (of_data && of_data->scc_offset &&
	    (host->mmc->caps & MMC_CAP_UHS_SDR104 ||
682 683
	     host->mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR |
				 MMC_CAP2_HS400_1_8V))) {
684
		const struct renesas_sdhi_scc *taps = of_data->taps;
685 686
		bool hit = false;

687 688
		host->mmc->caps |= MMC_CAP_HW_RESET;

689 690 691
		for (i = 0; i < of_data->taps_num; i++) {
			if (taps[i].clk_rate == 0 ||
			    taps[i].clk_rate == host->mmc->f_max) {
692
				priv->scc_tappos = taps->tap;
693 694
				hit = true;
				break;
695
			}
696
		}
697

698 699
		if (!hit)
			dev_warn(&host->pdev->dev, "Unknown clock rate for SDR104\n");
700

701
		priv->scc_ctl = host->ctl + of_data->scc_offset;
702 703 704 705 706
		host->init_tuning = renesas_sdhi_init_tuning;
		host->prepare_tuning = renesas_sdhi_prepare_tuning;
		host->select_tuning = renesas_sdhi_select_tuning;
		host->check_scc_error = renesas_sdhi_check_scc_error;
		host->hw_reset = renesas_sdhi_hw_reset;
707 708 709 710
		host->prepare_hs400_tuning =
			renesas_sdhi_prepare_hs400_tuning;
		host->hs400_downgrade = renesas_sdhi_disable_scc;
		host->hs400_complete = renesas_sdhi_hs400_complete;
711 712 713
	}

	i = 0;
714 715 716 717 718 719
	while (1) {
		irq = platform_get_irq(pdev, i);
		if (irq < 0)
			break;
		i++;
		ret = devm_request_irq(&pdev->dev, irq, tmio_mmc_irq, 0,
720
				       dev_name(&pdev->dev), host);
721
		if (ret)
722
			goto eirq;
723 724
	}

725 726
	/* There must be at least one IRQ source */
	if (!i) {
727
		ret = irq;
728
		goto eirq;
729 730
	}

731
	dev_info(&pdev->dev, "%s base at 0x%08lx max clock rate %u MHz\n",
732
		 mmc_hostname(host->mmc), (unsigned long)
733
		 (platform_get_resource(pdev, IORESOURCE_MEM, 0)->start),
734
		 host->mmc->f_max / 1000000);
735

736
	return ret;
737

738
eirq:
739
	tmio_mmc_host_remove(host);
740 741
edisclk:
	renesas_sdhi_clk_disable(host);
742 743
efree:
	tmio_mmc_host_free(host);
744

745 746
	return ret;
}
747
EXPORT_SYMBOL_GPL(renesas_sdhi_probe);
748

749
int renesas_sdhi_remove(struct platform_device *pdev)
750
{
751
	struct tmio_mmc_host *host = platform_get_drvdata(pdev);
752

753
	tmio_mmc_host_remove(host);
754
	renesas_sdhi_clk_disable(host);
755

756 757
	return 0;
}
758
EXPORT_SYMBOL_GPL(renesas_sdhi_remove);
759 760

MODULE_LICENSE("GPL v2");