mpc85xx_mds.c 7.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10
/*
 * Copyright (C) Freescale Semicondutor, Inc. 2006-2007. All rights reserved.
 *
 * Author: Andy Fleming <afleming@freescale.com>
 *
 * Based on 83xx/mpc8360e_pb.c by:
 *	   Li Yang <LeoLi@freescale.com>
 *	   Yin Olivia <Hong-hua.Yin@freescale.com>
 *
 * Description:
11
 * MPC85xx MDS board specific routines.
12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */

#include <linux/stddef.h>
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/errno.h>
#include <linux/reboot.h>
#include <linux/pci.h>
#include <linux/kdev_t.h>
#include <linux/major.h>
#include <linux/console.h>
#include <linux/delay.h>
#include <linux/seq_file.h>
#include <linux/initrd.h>
#include <linux/module.h>
#include <linux/fsl_devices.h>
33 34
#include <linux/of_platform.h>
#include <linux/of_device.h>
35
#include <linux/phy.h>
36 37 38 39 40 41 42 43 44 45 46 47

#include <asm/system.h>
#include <asm/atomic.h>
#include <asm/time.h>
#include <asm/io.h>
#include <asm/machdep.h>
#include <asm/pci-bridge.h>
#include <asm/irq.h>
#include <mm/mmu_decl.h>
#include <asm/prom.h>
#include <asm/udbg.h>
#include <sysdev/fsl_soc.h>
48
#include <sysdev/fsl_pci.h>
49 50 51 52 53 54 55 56 57 58 59
#include <asm/qe.h>
#include <asm/qe_ic.h>
#include <asm/mpic.h>

#undef DEBUG
#ifdef DEBUG
#define DBG(fmt...) udbg_printf(fmt)
#else
#define DBG(fmt...)
#endif

60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
#define MV88E1111_SCR	0x10
#define MV88E1111_SCR_125CLK	0x0010
static int mpc8568_fixup_125_clock(struct phy_device *phydev)
{
	int scr;
	int err;

	/* Workaround for the 125 CLK Toggle */
	scr = phy_read(phydev, MV88E1111_SCR);

	if (scr < 0)
		return scr;

	err = phy_write(phydev, MV88E1111_SCR, scr & ~(MV88E1111_SCR_125CLK));

	if (err)
		return err;

	err = phy_write(phydev, MII_BMCR, BMCR_RESET);

	if (err)
		return err;

	scr = phy_read(phydev, MV88E1111_SCR);

	if (scr < 0)
		return err;

	err = phy_write(phydev, MV88E1111_SCR, scr | 0x0008);

	return err;
}

static int mpc8568_mds_phy_fixups(struct phy_device *phydev)
{
	int temp;
	int err;

	/* Errata */
	err = phy_write(phydev,29, 0x0006);

	if (err)
		return err;

	temp = phy_read(phydev, 30);

	if (temp < 0)
		return temp;

	temp = (temp & (~0x8000)) | 0x4000;
	err = phy_write(phydev,30, temp);

	if (err)
		return err;

	err = phy_write(phydev,29, 0x000a);

	if (err)
		return err;

	temp = phy_read(phydev, 30);

	if (temp < 0)
		return temp;

	temp = phy_read(phydev, 30);

	if (temp < 0)
		return temp;

	temp &= ~0x0020;

	err = phy_write(phydev,30,temp);

	if (err)
		return err;

	/* Disable automatic MDI/MDIX selection */
	temp = phy_read(phydev, 16);

	if (temp < 0)
		return temp;

	temp &= ~0x0060;
	err = phy_write(phydev,16,temp);

	return err;
}

149 150 151 152 153
/* ************************************************************************
 *
 * Setup the architecture
 *
 */
154
static void __init mpc85xx_mds_setup_arch(void)
155 156
{
	struct device_node *np;
157
	static u8 __iomem *bcsr_regs = NULL;
158 159

	if (ppc_md.progress)
160
		ppc_md.progress("mpc85xx_mds_setup_arch()", 0);
161 162 163 164 165 166 167 168 169 170 171 172

	/* Map BCSR area */
	np = of_find_node_by_name(NULL, "bcsr");
	if (np != NULL) {
		struct resource res;

		of_address_to_resource(np, 0, &res);
		bcsr_regs = ioremap(res.start, res.end - res.start +1);
		of_node_put(np);
	}

#ifdef CONFIG_PCI
173 174 175 176 177 178 179 180 181 182 183
	for_each_node_by_type(np, "pci") {
		if (of_device_is_compatible(np, "fsl,mpc8540-pci") ||
		    of_device_is_compatible(np, "fsl,mpc8548-pcie")) {
			struct resource rsrc;
			of_address_to_resource(np, 0, &rsrc);
			if ((rsrc.start & 0xfffff) == 0x8000)
				fsl_add_bridge(np, 1);
			else
				fsl_add_bridge(np, 0);
		}
	}
184 185 186
#endif

#ifdef CONFIG_QUICC_ENGINE
187 188 189 190 191
	np = of_find_compatible_node(NULL, NULL, "fsl,qe");
	if (!np) {
		np = of_find_node_by_name(NULL, "qe");
		if (!np)
			return;
192 193
	}

194 195 196 197 198 199
	qe_reset();
	of_node_put(np);

	np = of_find_node_by_name(NULL, "par_io");
	if (np) {
		struct device_node *ucc;
200 201 202 203

		par_io_init(np);
		of_node_put(np);

204
		for_each_node_by_name(ucc, "ucc")
205 206 207 208
			par_io_of_config(ucc);
	}

	if (bcsr_regs) {
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
#define BCSR_UCC1_GETH_EN	(0x1 << 7)
#define BCSR_UCC2_GETH_EN	(0x1 << 7)
#define BCSR_UCC1_MODE_MSK	(0x3 << 4)
#define BCSR_UCC2_MODE_MSK	(0x3 << 0)

		/* Turn off UCC1 & UCC2 */
		clrbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
		clrbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);

		/* Mode is RGMII, all bits clear */
		clrbits8(&bcsr_regs[11], BCSR_UCC1_MODE_MSK |
					 BCSR_UCC2_MODE_MSK);

		/* Turn UCC1 & UCC2 on */
		setbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
		setbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
225 226 227 228 229 230

		iounmap(bcsr_regs);
	}
#endif	/* CONFIG_QUICC_ENGINE */
}

231 232 233 234 235 236 237 238 239 240 241 242 243

static int __init board_fixups(void)
{
	char phy_id[BUS_ID_SIZE];
	char *compstrs[2] = {"fsl,gianfar-mdio", "fsl,ucc-mdio"};
	struct device_node *mdio;
	struct resource res;
	int i;

	for (i = 0; i < ARRAY_SIZE(compstrs); i++) {
		mdio = of_find_compatible_node(NULL, NULL, compstrs[i]);

		of_address_to_resource(mdio, 0, &res);
244 245
		snprintf(phy_id, BUS_ID_SIZE, "%llx:%02x",
			(unsigned long long)res.start, 1);
246 247 248 249 250

		phy_register_fixup_for_id(phy_id, mpc8568_fixup_125_clock);
		phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);

		/* Register a workaround for errata */
251 252
		snprintf(phy_id, BUS_ID_SIZE, "%llx:%02x",
			(unsigned long long)res.start, 7);
253 254 255 256 257 258 259 260 261
		phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);

		of_node_put(mdio);
	}

	return 0;
}
machine_arch_initcall(mpc85xx_mds, board_fixups);

262
static struct of_device_id mpc85xx_ids[] = {
263 264
	{ .type = "soc", },
	{ .compatible = "soc", },
265
	{ .compatible = "simple-bus", },
266
	{ .type = "qe", },
267
	{ .compatible = "fsl,qe", },
268 269 270
	{},
};

271
static int __init mpc85xx_publish_devices(void)
272 273
{
	/* Publish the QE devices */
274
	of_platform_bus_probe(NULL, mpc85xx_ids, NULL);
275 276 277

	return 0;
}
278
machine_device_initcall(mpc85xx_mds, mpc85xx_publish_devices);
279

280
static void __init mpc85xx_mds_pic_init(void)
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
{
	struct mpic *mpic;
	struct resource r;
	struct device_node *np = NULL;

	np = of_find_node_by_type(NULL, "open-pic");
	if (!np)
		return;

	if (of_address_to_resource(np, 0, &r)) {
		printk(KERN_ERR "Failed to map mpic register space\n");
		of_node_put(np);
		return;
	}

	mpic = mpic_alloc(np, r.start,
			MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN,
298
			0, 256, " OpenPIC  ");
299 300 301 302 303 304
	BUG_ON(mpic == NULL);
	of_node_put(np);

	mpic_init(mpic);

#ifdef CONFIG_QUICC_ENGINE
305 306 307 308 309 310
	np = of_find_compatible_node(NULL, NULL, "fsl,qe-ic");
	if (!np) {
		np = of_find_node_by_type(NULL, "qeic");
		if (!np)
			return;
	}
311
	qe_ic_init(np, 0, qe_ic_cascade_muxed_mpic, NULL);
312 313 314 315
	of_node_put(np);
#endif				/* CONFIG_QUICC_ENGINE */
}

316
static int __init mpc85xx_mds_probe(void)
317
{
318
        unsigned long root = of_get_flat_dt_root();
319

320
        return of_flat_dt_is_compatible(root, "MPC85xxMDS");
321 322
}

323
define_machine(mpc85xx_mds) {
324
	.name		= "MPC85xx MDS",
325 326 327
	.probe		= mpc85xx_mds_probe,
	.setup_arch	= mpc85xx_mds_setup_arch,
	.init_IRQ	= mpc85xx_mds_pic_init,
328
	.get_irq	= mpic_get_irq,
329
	.restart	= fsl_rstcr_restart,
330 331
	.calibrate_decr	= generic_calibrate_decr,
	.progress	= udbg_progress,
332
#ifdef CONFIG_PCI
333
	.pcibios_fixup_bus	= fsl_pcibios_fixup_bus,
334
#endif
335
};