mc.h 4.6 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0-only */
2 3 4 5 6 7 8
/*
 * Copyright (C) 2014 NVIDIA Corporation
 */

#ifndef __SOC_TEGRA_MC_H__
#define __SOC_TEGRA_MC_H__

9
#include <linux/bits.h>
10
#include <linux/debugfs.h>
11
#include <linux/err.h>
12
#include <linux/interconnect-provider.h>
13
#include <linux/reset-controller.h>
14 15 16 17 18 19 20 21 22 23 24
#include <linux/types.h>

struct clk;
struct device;
struct page;

struct tegra_smmu_enable {
	unsigned int reg;
	unsigned int bit;
};

25 26 27 28 29 30
struct tegra_mc_timing {
	unsigned long rate;

	u32 *emem_data;
};

31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
/* latency allowance */
struct tegra_mc_la {
	unsigned int reg;
	unsigned int shift;
	unsigned int mask;
	unsigned int def;
};

struct tegra_mc_client {
	unsigned int id;
	const char *name;
	unsigned int swgroup;

	unsigned int fifo_size;

	struct tegra_smmu_enable smmu;
	struct tegra_mc_la la;
};

struct tegra_smmu_swgroup {
51
	const char *name;
52 53 54 55
	unsigned int swgroup;
	unsigned int reg;
};

56 57 58 59 60 61
struct tegra_smmu_group_soc {
	const char *name;
	const unsigned int *swgroups;
	unsigned int num_swgroups;
};

62 63 64 65 66 67 68
struct tegra_smmu_soc {
	const struct tegra_mc_client *clients;
	unsigned int num_clients;

	const struct tegra_smmu_swgroup *swgroups;
	unsigned int num_swgroups;

69 70 71
	const struct tegra_smmu_group_soc *groups;
	unsigned int num_groups;

72 73 74
	bool supports_round_robin_arbitration;
	bool supports_request_limit;

75
	unsigned int num_tlb_lines;
76 77 78 79 80
	unsigned int num_asids;
};

struct tegra_mc;
struct tegra_smmu;
81
struct gart_device;
82 83 84 85 86

#ifdef CONFIG_TEGRA_IOMMU_SMMU
struct tegra_smmu *tegra_smmu_probe(struct device *dev,
				    const struct tegra_smmu_soc *soc,
				    struct tegra_mc *mc);
87
void tegra_smmu_remove(struct tegra_smmu *smmu);
88 89 90 91 92 93 94
#else
static inline struct tegra_smmu *
tegra_smmu_probe(struct device *dev, const struct tegra_smmu_soc *soc,
		 struct tegra_mc *mc)
{
	return NULL;
}
95 96 97 98

static inline void tegra_smmu_remove(struct tegra_smmu *smmu)
{
}
99 100
#endif

101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122
#ifdef CONFIG_TEGRA_IOMMU_GART
struct gart_device *tegra_gart_probe(struct device *dev, struct tegra_mc *mc);
int tegra_gart_suspend(struct gart_device *gart);
int tegra_gart_resume(struct gart_device *gart);
#else
static inline struct gart_device *
tegra_gart_probe(struct device *dev, struct tegra_mc *mc)
{
	return ERR_PTR(-ENODEV);
}

static inline int tegra_gart_suspend(struct gart_device *gart)
{
	return -ENODEV;
}

static inline int tegra_gart_resume(struct gart_device *gart)
{
	return -ENODEV;
}
#endif

123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146
struct tegra_mc_reset {
	const char *name;
	unsigned long id;
	unsigned int control;
	unsigned int status;
	unsigned int reset;
	unsigned int bit;
};

struct tegra_mc_reset_ops {
	int (*hotreset_assert)(struct tegra_mc *mc,
			       const struct tegra_mc_reset *rst);
	int (*hotreset_deassert)(struct tegra_mc *mc,
				 const struct tegra_mc_reset *rst);
	int (*block_dma)(struct tegra_mc *mc,
			 const struct tegra_mc_reset *rst);
	bool (*dma_idling)(struct tegra_mc *mc,
			   const struct tegra_mc_reset *rst);
	int (*unblock_dma)(struct tegra_mc *mc,
			   const struct tegra_mc_reset *rst);
	int (*reset_status)(struct tegra_mc *mc,
			    const struct tegra_mc_reset *rst);
};

147 148 149 150 151 152 153 154 155 156 157
#define TEGRA_MC_ICC_TAG_DEFAULT				0
#define TEGRA_MC_ICC_TAG_ISO					BIT(0)

struct tegra_mc_icc_ops {
	int (*set)(struct icc_node *src, struct icc_node *dst);
	int (*aggregate)(struct icc_node *node, u32 tag, u32 avg_bw,
			 u32 peak_bw, u32 *agg_avg, u32 *agg_peak);
	struct icc_node_data *(*xlate_extended)(struct of_phandle_args *spec,
						void *data);
};

158 159 160 161
struct tegra_mc_soc {
	const struct tegra_mc_client *clients;
	unsigned int num_clients;

162
	const unsigned long *emem_regs;
163 164 165 166 167
	unsigned int num_emem_regs;

	unsigned int num_address_bits;
	unsigned int atom_size;

168 169
	u8 client_id_mask;

170
	const struct tegra_smmu_soc *smmu;
171 172

	u32 intmask;
173 174 175 176

	const struct tegra_mc_reset_ops *reset_ops;
	const struct tegra_mc_reset *resets;
	unsigned int num_resets;
177 178

	const struct tegra_mc_icc_ops *icc_ops;
179 180

	int (*init)(struct tegra_mc *mc);
181 182 183 184 185
};

struct tegra_mc {
	struct device *dev;
	struct tegra_smmu *smmu;
186
	struct gart_device *gart;
187
	void __iomem *regs;
188 189 190 191 192
	struct clk *clk;
	int irq;

	const struct tegra_mc_soc *soc;
	unsigned long tick;
193 194 195

	struct tegra_mc_timing *timings;
	unsigned int num_timings;
196 197 198

	struct reset_controller_dev reset;

199 200
	struct icc_provider provider;

201
	spinlock_t lock;
202 203 204 205

	struct {
		struct dentry *root;
	} debugfs;
206 207
};

208
int tegra_mc_write_emem_configuration(struct tegra_mc *mc, unsigned long rate);
209 210
unsigned int tegra_mc_get_emem_device_count(struct tegra_mc *mc);

211 212 213 214 215 216
#ifdef CONFIG_TEGRA_MC
struct tegra_mc *devm_tegra_memory_controller_get(struct device *dev);
#else
static inline struct tegra_mc *
devm_tegra_memory_controller_get(struct device *dev)
{
217
	return ERR_PTR(-ENODEV);
218 219 220
}
#endif

221
#endif /* __SOC_TEGRA_MC_H__ */