intel_ringbuffer.c 80.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}
52

53
int __intel_ring_space(int head, int tail, int size)
54
{
55 56
	int space = head - tail;
	if (space <= 0)
57
		space += size;
58
	return space - I915_RING_FREE_SPACE;
59 60
}

61 62 63 64 65 66 67 68 69 70 71
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

72
int intel_ring_space(struct intel_ringbuffer *ringbuf)
73
{
74 75
	intel_ring_update_space(ringbuf);
	return ringbuf->space;
76 77
}

78
bool intel_ring_stopped(struct intel_engine_cs *ring)
79 80
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
81 82
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
83

84
static void __intel_ring_advance(struct intel_engine_cs *ring)
85
{
86 87
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
88
	if (intel_ring_stopped(ring))
89
		return;
90
	ring->write_tail(ring, ringbuf->tail);
91 92
}

93
static int
94
gen2_render_ring_flush(struct drm_i915_gem_request *req,
95 96 97
		       u32	invalidate_domains,
		       u32	flush_domains)
{
98
	struct intel_engine_cs *ring = req->ring;
99 100 101 102
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
103
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
121
gen4_render_ring_flush(struct drm_i915_gem_request *req,
122 123
		       u32	invalidate_domains,
		       u32	flush_domains)
124
{
125
	struct intel_engine_cs *ring = req->ring;
126
	struct drm_device *dev = ring->dev;
127
	u32 cmd;
128
	int ret;
129

130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
159
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
160 161 162
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
163

164 165 166
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
167

168 169 170
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
171

172 173 174
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
175 176

	return 0;
177 178
}

179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
217
intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
218
{
219
	struct intel_engine_cs *ring = req->ring;
220
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
253 254
gen6_render_ring_flush(struct drm_i915_gem_request *req,
		       u32 invalidate_domains, u32 flush_domains)
255
{
256
	struct intel_engine_cs *ring = req->ring;
257
	u32 flags = 0;
258
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
259 260
	int ret;

261
	/* Force SNB workarounds for PIPE_CONTROL flushes */
262
	ret = intel_emit_post_sync_nonzero_flush(req);
263 264 265
	if (ret)
		return ret;

266 267 268 269
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
270 271 272 273 274 275 276
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
277
		flags |= PIPE_CONTROL_CS_STALL;
278 279 280 281 282 283 284 285 286 287 288
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
289
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
290
	}
291

292
	ret = intel_ring_begin(ring, 4);
293 294 295
	if (ret)
		return ret;

296
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
297 298
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
299
	intel_ring_emit(ring, 0);
300 301 302 303 304
	intel_ring_advance(ring);

	return 0;
}

305
static int
306
gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
307
{
308
	struct intel_engine_cs *ring = req->ring;
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

325
static int
326
gen7_render_ring_flush(struct drm_i915_gem_request *req,
327 328
		       u32 invalidate_domains, u32 flush_domains)
{
329
	struct intel_engine_cs *ring = req->ring;
330
	u32 flags = 0;
331
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
332 333
	int ret;

334 335 336 337 338 339 340 341 342 343
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
359
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
360 361 362 363
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
364
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
365

366 367
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

368 369 370
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
371
		gen7_render_ring_cs_stall_wa(req);
372 373 374 375 376 377 378 379
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
380
	intel_ring_emit(ring, scratch_addr);
381 382 383 384 385 386
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

387
static int
388
gen8_emit_pipe_control(struct drm_i915_gem_request *req,
389 390
		       u32 flags, u32 scratch_addr)
{
391
	struct intel_engine_cs *ring = req->ring;
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
409
static int
410
gen8_render_ring_flush(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
411 412 413
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
414
	u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
415
	int ret;
B
Ben Widawsky 已提交
416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
432 433

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
434
		ret = gen8_emit_pipe_control(req,
435 436 437 438 439
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
440 441
	}

442
	return gen8_emit_pipe_control(req, flags, scratch_addr);
B
Ben Widawsky 已提交
443 444
}

445
static void ring_write_tail(struct intel_engine_cs *ring,
446
			    u32 value)
447
{
448
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
449
	I915_WRITE_TAIL(ring, value);
450 451
}

452
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
453
{
454
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
455
	u64 acthd;
456

457 458 459 460 461 462 463 464 465
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
466 467
}

468
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
469 470 471 472 473 474 475 476 477 478
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540
static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
		case RCS:
			mmio = RENDER_HWS_PGA_GEN7;
			break;
		case BCS:
			mmio = BLT_HWS_PGA_GEN7;
			break;
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
		case VCS:
			mmio = BSD_HWS_PGA_GEN7;
			break;
		case VECS:
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		/* XXX: gen8 returns to sanity */
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);

	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
		u32 reg = RING_INSTPM(ring->mmio_base);

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
}

541
static bool stop_ring(struct intel_engine_cs *ring)
542
{
543
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
544

545 546
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
547 548
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
549 550 551 552 553 554
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
555 556
		}
	}
557

558
	I915_WRITE_CTL(ring, 0);
559
	I915_WRITE_HEAD(ring, 0);
560
	ring->write_tail(ring, 0);
561

562 563 564 565
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
566

567 568
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
569

570
static int init_ring_common(struct intel_engine_cs *ring)
571 572 573
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
574 575
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
576 577
	int ret = 0;

578
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
579 580 581

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
582 583 584 585 586 587 588
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
589

590
		if (!stop_ring(ring)) {
591 592 593 594 595 596 597
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
598 599
			ret = -EIO;
			goto out;
600
		}
601 602
	}

603 604 605 606 607
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

608 609 610
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

611 612 613 614
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
615
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
616 617 618 619 620 621 622 623

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
	if (I915_READ_HEAD(ring))
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
			  ring->name, I915_READ_HEAD(ring));
	I915_WRITE_HEAD(ring, 0);
	(void)I915_READ_HEAD(ring);

624
	I915_WRITE_CTL(ring,
625
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
626
			| RING_VALID);
627 628

	/* If the head is still not zero, the ring is dead */
629
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
630
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
631
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
632
		DRM_ERROR("%s initialization failed "
633 634 635 636 637
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
638 639
		ret = -EIO;
		goto out;
640 641
	}

642
	ringbuf->last_retired_head = -1;
643 644
	ringbuf->head = I915_READ_HEAD(ring);
	ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
645
	intel_ring_update_space(ringbuf);
646

647 648
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

649
out:
650
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
651 652

	return ret;
653 654
}

655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
674 675 676
{
	int ret;

677
	WARN_ON(ring->scratch.obj);
678

679 680
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
681 682 683 684
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
685

686 687 688
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
689

690
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
691 692 693
	if (ret)
		goto err_unref;

694 695 696
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
697
		ret = -ENOMEM;
698
		goto err_unpin;
699
	}
700

701
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
702
			 ring->name, ring->scratch.gtt_offset);
703 704 705
	return 0;

err_unpin:
B
Ben Widawsky 已提交
706
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
707
err_unref:
708
	drm_gem_object_unreference(&ring->scratch.obj->base);
709 710 711 712
err:
	return ret;
}

713
static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
714
{
715
	int ret, i;
716
	struct intel_engine_cs *ring = req->ring;
717 718
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
719
	struct i915_workarounds *w = &dev_priv->workarounds;
720

721
	if (WARN_ON_ONCE(w->count == 0))
722
		return 0;
723

724
	ring->gpu_caches_dirty = true;
725
	ret = intel_ring_flush_all_caches(req);
726 727
	if (ret)
		return ret;
728

729
	ret = intel_ring_begin(ring, (w->count * 2 + 2));
730 731 732
	if (ret)
		return ret;

733
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
734 735 736 737
	for (i = 0; i < w->count; i++) {
		intel_ring_emit(ring, w->reg[i].addr);
		intel_ring_emit(ring, w->reg[i].value);
	}
738
	intel_ring_emit(ring, MI_NOOP);
739 740 741 742

	intel_ring_advance(ring);

	ring->gpu_caches_dirty = true;
743
	ret = intel_ring_flush_all_caches(req);
744 745
	if (ret)
		return ret;
746

747
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
748

749
	return 0;
750 751
}

752
static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
753 754 755
{
	int ret;

756
	ret = intel_ring_workarounds_emit(req);
757 758 759
	if (ret != 0)
		return ret;

760
	ret = i915_gem_render_state_init(req);
761 762 763 764 765 766
	if (ret)
		DRM_ERROR("init render state: %d\n", ret);

	return ret;
}

767
static int wa_add(struct drm_i915_private *dev_priv,
768
		  const u32 addr, const u32 mask, const u32 val)
769 770 771 772 773 774 775 776 777 778 779 780 781
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
782 783
}

784 785
#define WA_REG(addr, mask, val) { \
		const int r = wa_add(dev_priv, (addr), (mask), (val)); \
786 787 788 789 790
		if (r) \
			return r; \
	}

#define WA_SET_BIT_MASKED(addr, mask) \
791
	WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
792 793

#define WA_CLR_BIT_MASKED(addr, mask) \
794
	WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
795

796
#define WA_SET_FIELD_MASKED(addr, mask, value) \
797
	WA_REG(addr, mask, _MASKED_FIELD(mask, value))
798

799 800
#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
801

802
#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
803

804
static int bdw_init_workarounds(struct intel_engine_cs *ring)
805
{
806 807
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
808

809 810
	WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);

811 812 813
	/* WaDisableAsyncFlipPerfMode:bdw */
	WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);

814
	/* WaDisablePartialInstShootdown:bdw */
815
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
816 817 818
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
819

820
	/* WaDisableDopClockGating:bdw */
821 822
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
823

824 825
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
826 827 828 829 830

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
831
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
832
			  /* WaForceEnableNonCoherent:bdw */
833
			  HDC_FORCE_NON_COHERENT |
834 835 836
			  /* WaForceContextSaveRestoreNonCoherent:bdw */
			  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
			  /* WaHdcDisableFetchWhenMasked:bdw */
837
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED |
838
			  /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
839
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
840

841 842 843 844 845 846 847 848 849 850
	/* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
	 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
	 *  polygons in the same 8x4 pixel/sample area to be processed without
	 *  stalling waiting for the earlier ones to write to Hierarchical Z
	 *  buffer."
	 *
	 * This optimization is off by default for Broadwell; turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

851
	/* Wa4x4STCOptimizationDisable:bdw */
852 853
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);
854 855 856 857 858 859 860 861 862

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
863 864 865
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);
866

867 868 869
	return 0;
}

870 871 872 873 874
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

875 876
	WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);

877 878 879
	/* WaDisableAsyncFlipPerfMode:chv */
	WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);

880 881
	/* WaDisablePartialInstShootdown:chv */
	/* WaDisableThreadStallDopClockGating:chv */
882
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
883 884
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
885

886 887 888 889 890 891 892 893 894 895
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:chv */
	/* WaHdcDisableFetchWhenMasked:chv */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED);

896 897 898 899 900
	/* According to the CACHE_MODE_0 default value documentation, some
	 * CHV platforms disable this optimization by default.  Turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

901 902 903 904
	/* Wa4x4STCOptimizationDisable:chv */
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);

905 906 907
	/* Improve HiZ throughput on CHV. */
	WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);

908 909 910 911 912 913 914 915 916 917 918 919
	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);

920 921 922
	return 0;
}

923 924
static int gen9_init_workarounds(struct intel_engine_cs *ring)
{
925 926
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
927
	uint32_t tmp;
928

929
	/* WaDisablePartialInstShootdown:skl,bxt */
930 931 932
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

933
	/* Syncing dependencies between camera and graphics:skl,bxt */
934 935 936
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);

937 938 939 940
	if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
	    INTEL_REVID(dev) == SKL_REVID_B0)) ||
	    (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
		/* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
941 942
		WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
				  GEN9_DG_MIRROR_FIX_ENABLE);
943 944
	}

945 946 947
	if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
	    (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
		/* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
948 949 950 951 952 953
		WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
				  GEN9_RHWO_OPTIMIZATION_DISABLE);
		WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
				  DISABLE_PIXEL_MASK_CAMMING);
	}

954 955 956
	if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
	    IS_BROXTON(dev)) {
		/* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
957 958 959 960
		WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
				  GEN9_ENABLE_YV12_BUGFIX);
	}

961
	/* Wa4x4STCOptimizationDisable:skl,bxt */
962 963
	WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);

964
	/* WaDisablePartialResolveInVc:skl,bxt */
965 966
	WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);

967
	/* WaCcsTlbPrefetchDisable:skl,bxt */
968 969 970
	WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
			  GEN9_CCS_TLB_PREFETCH_ENABLE);

971 972 973
	/* WaDisableMaskBasedCammingInRCC:skl,bxt */
	if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
	    (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
974 975 976
		WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
				  PIXEL_MASK_CAMMING_DISABLE);

977 978 979 980 981 982 983
	/* WaForceContextSaveRestoreNonCoherent:skl,bxt */
	tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
	if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
	    (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
		tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
	WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);

984 985 986
	return 0;
}

987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 vals[3] = { 0, 0, 0 };
	unsigned int i;

	for (i = 0; i < 3; i++) {
		u8 ss;

		/*
		 * Only consider slices where one, and only one, subslice has 7
		 * EUs
		 */
		if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
			continue;

		/*
		 * subslice_7eu[i] != 0 (because of the check above) and
		 * ss_max == 4 (maximum number of subslices possible per slice)
		 *
		 * ->    0 <= ss <= 3;
		 */
		ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
		vals[i] = 3 - ss;
	}

	if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
		return 0;

	/* Tune IZ hashing. See intel_device_info_runtime_init() */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN9_IZ_HASHING_MASK(2) |
			    GEN9_IZ_HASHING_MASK(1) |
			    GEN9_IZ_HASHING_MASK(0),
			    GEN9_IZ_HASHING(2, vals[2]) |
			    GEN9_IZ_HASHING(1, vals[1]) |
			    GEN9_IZ_HASHING(0, vals[0]));

	return 0;
}


1030 1031
static int skl_init_workarounds(struct intel_engine_cs *ring)
{
1032 1033 1034
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1035 1036
	gen9_init_workarounds(ring);

1037 1038 1039 1040 1041
	/* WaDisablePowerCompilerClockGating:skl */
	if (INTEL_REVID(dev) == SKL_REVID_B0)
		WA_SET_BIT_MASKED(HIZ_CHICKEN,
				  BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);

1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
	if (INTEL_REVID(dev) <= SKL_REVID_D0) {
		/*
		 *Use Force Non-Coherent whenever executing a 3D context. This
		 * is a workaround for a possible hang in the unlikely event
		 * a TLB invalidation occurs during a PSD flush.
		 */
		/* WaForceEnableNonCoherent:skl */
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FORCE_NON_COHERENT);
	}

1053 1054 1055 1056 1057 1058 1059
	if (INTEL_REVID(dev) == SKL_REVID_C0 ||
	    INTEL_REVID(dev) == SKL_REVID_D0)
		/* WaBarrierPerformanceFixDisable:skl */
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FENCE_DEST_SLM_DISABLE |
				  HDC_BARRIER_PERFORMANCE_DISABLE);

1060
	return skl_tune_iz_hashing(ring);
1061 1062
}

1063 1064
static int bxt_init_workarounds(struct intel_engine_cs *ring)
{
1065 1066 1067
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1068 1069
	gen9_init_workarounds(ring);

1070 1071 1072 1073
	/* WaDisableThreadStallDopClockGating:bxt */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  STALL_DOP_GATING_DISABLE);

1074 1075 1076 1077 1078 1079 1080
	/* WaDisableSbeCacheDispatchPortSharing:bxt */
	if (INTEL_REVID(dev) <= BXT_REVID_B0) {
		WA_SET_BIT_MASKED(
			GEN7_HALF_SLICE_CHICKEN1,
			GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
	}

1081 1082 1083
	return 0;
}

1084
int init_workarounds_ring(struct intel_engine_cs *ring)
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(ring->id != RCS);

	dev_priv->workarounds.count = 0;

	if (IS_BROADWELL(dev))
		return bdw_init_workarounds(ring);

	if (IS_CHERRYVIEW(dev))
		return chv_init_workarounds(ring);
1098

1099 1100
	if (IS_SKYLAKE(dev))
		return skl_init_workarounds(ring);
1101 1102 1103

	if (IS_BROXTON(dev))
		return bxt_init_workarounds(ring);
1104

1105 1106 1107
	return 0;
}

1108
static int init_render_ring(struct intel_engine_cs *ring)
1109
{
1110
	struct drm_device *dev = ring->dev;
1111
	struct drm_i915_private *dev_priv = dev->dev_private;
1112
	int ret = init_ring_common(ring);
1113 1114
	if (ret)
		return ret;
1115

1116 1117
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
1118
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1119 1120 1121 1122

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
1123
	 *
1124
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
1125
	 */
1126
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
1127 1128
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

1129
	/* Required for the hardware to program scanline values for waiting */
1130
	/* WaEnableFlushTlbInvalidationMode:snb */
1131 1132
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
1133
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
1134

1135
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
1136 1137
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
1138
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1139
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
1140

1141
	if (IS_GEN6(dev)) {
1142 1143 1144 1145 1146 1147
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
1148
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
1149 1150
	}

1151
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
1152
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1153

1154
	if (HAS_L3_DPF(dev))
1155
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1156

1157
	return init_workarounds_ring(ring);
1158 1159
}

1160
static void render_ring_cleanup(struct intel_engine_cs *ring)
1161
{
1162
	struct drm_device *dev = ring->dev;
1163 1164 1165 1166 1167 1168 1169
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
1170

1171
	intel_fini_pipe_control(ring);
1172 1173
}

1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
1192
		u32 seqno;
1193 1194 1195 1196
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1197 1198
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1199 1200 1201 1202 1203 1204
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1205
		intel_ring_emit(signaller, seqno);
1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
1233
		u32 seqno;
1234 1235 1236 1237
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1238 1239
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1240 1241 1242 1243 1244
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1245
		intel_ring_emit(signaller, seqno);
1246 1247 1248 1249 1250 1251 1252 1253
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1254
static int gen6_signal(struct intel_engine_cs *signaller,
1255
		       unsigned int num_dwords)
1256
{
1257 1258
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1259
	struct intel_engine_cs *useless;
1260
	int i, ret, num_rings;
1261

1262 1263 1264 1265
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
1266 1267 1268 1269 1270

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

1271 1272 1273
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
1274 1275
			u32 seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1276 1277
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
1278
			intel_ring_emit(signaller, seqno);
1279 1280
		}
	}
1281

1282 1283 1284 1285
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1286
	return 0;
1287 1288
}

1289 1290
/**
 * gen6_add_request - Update the semaphore mailbox registers
1291 1292
 *
 * @request - request to write to the ring
1293 1294 1295 1296
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1297
static int
1298
gen6_add_request(struct drm_i915_gem_request *req)
1299
{
1300
	struct intel_engine_cs *ring = req->ring;
1301
	int ret;
1302

B
Ben Widawsky 已提交
1303 1304 1305 1306 1307
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

1308 1309 1310 1311 1312
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1313
	intel_ring_emit(ring, i915_gem_request_get_seqno(req));
1314
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1315
	__intel_ring_advance(ring);
1316 1317 1318 1319

	return 0;
}

1320 1321 1322 1323 1324 1325 1326
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1327 1328 1329 1330 1331 1332 1333
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1349
				MI_SEMAPHORE_POLL |
1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1360
static int
1361 1362
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
1363
	       u32 seqno)
1364
{
1365 1366 1367
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1368 1369
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1370

1371 1372 1373 1374 1375 1376
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1377
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1378

1379
	ret = intel_ring_begin(waiter, 4);
1380 1381 1382
	if (ret)
		return ret;

1383 1384
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1385
		intel_ring_emit(waiter, dw1 | wait_mbox);
1386 1387 1388 1389 1390 1391 1392 1393 1394
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1395
	intel_ring_advance(waiter);
1396 1397 1398 1399

	return 0;
}

1400 1401
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1402 1403
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1404 1405 1406 1407 1408 1409
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1410
pc_render_add_request(struct drm_i915_gem_request *req)
1411
{
1412
	struct intel_engine_cs *ring = req->ring;
1413
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

1428
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1429 1430
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1431
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1432
	intel_ring_emit(ring, i915_gem_request_get_seqno(req));
1433 1434
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1435
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1436
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1437
	scratch_addr += 2 * CACHELINE_BYTES;
1438
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1439
	scratch_addr += 2 * CACHELINE_BYTES;
1440
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1441
	scratch_addr += 2 * CACHELINE_BYTES;
1442
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1443
	scratch_addr += 2 * CACHELINE_BYTES;
1444
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1445

1446
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1447 1448
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1449
			PIPE_CONTROL_NOTIFY);
1450
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1451
	intel_ring_emit(ring, i915_gem_request_get_seqno(req));
1452
	intel_ring_emit(ring, 0);
1453
	__intel_ring_advance(ring);
1454 1455 1456 1457

	return 0;
}

1458
static u32
1459
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1460 1461 1462 1463
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1464 1465 1466 1467 1468
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1469 1470 1471
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1472
static u32
1473
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1474
{
1475 1476 1477
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1478
static void
1479
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1480 1481 1482 1483
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1484
static u32
1485
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1486
{
1487
	return ring->scratch.cpu_page[0];
1488 1489
}

M
Mika Kuoppala 已提交
1490
static void
1491
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1492
{
1493
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1494 1495
}

1496
static bool
1497
gen5_ring_get_irq(struct intel_engine_cs *ring)
1498 1499
{
	struct drm_device *dev = ring->dev;
1500
	struct drm_i915_private *dev_priv = dev->dev_private;
1501
	unsigned long flags;
1502

1503
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1504 1505
		return false;

1506
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1507
	if (ring->irq_refcount++ == 0)
1508
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1509
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1510 1511 1512 1513 1514

	return true;
}

static void
1515
gen5_ring_put_irq(struct intel_engine_cs *ring)
1516 1517
{
	struct drm_device *dev = ring->dev;
1518
	struct drm_i915_private *dev_priv = dev->dev_private;
1519
	unsigned long flags;
1520

1521
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1522
	if (--ring->irq_refcount == 0)
1523
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1524
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1525 1526
}

1527
static bool
1528
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1529
{
1530
	struct drm_device *dev = ring->dev;
1531
	struct drm_i915_private *dev_priv = dev->dev_private;
1532
	unsigned long flags;
1533

1534
	if (!intel_irqs_enabled(dev_priv))
1535 1536
		return false;

1537
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1538
	if (ring->irq_refcount++ == 0) {
1539 1540 1541 1542
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1543
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1544 1545

	return true;
1546 1547
}

1548
static void
1549
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1550
{
1551
	struct drm_device *dev = ring->dev;
1552
	struct drm_i915_private *dev_priv = dev->dev_private;
1553
	unsigned long flags;
1554

1555
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1556
	if (--ring->irq_refcount == 0) {
1557 1558 1559 1560
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1561
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1562 1563
}

C
Chris Wilson 已提交
1564
static bool
1565
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1566 1567
{
	struct drm_device *dev = ring->dev;
1568
	struct drm_i915_private *dev_priv = dev->dev_private;
1569
	unsigned long flags;
C
Chris Wilson 已提交
1570

1571
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1572 1573
		return false;

1574
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1575
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1576 1577 1578 1579
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1580
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1581 1582 1583 1584 1585

	return true;
}

static void
1586
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1587 1588
{
	struct drm_device *dev = ring->dev;
1589
	struct drm_i915_private *dev_priv = dev->dev_private;
1590
	unsigned long flags;
C
Chris Wilson 已提交
1591

1592
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1593
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1594 1595 1596 1597
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1598
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1599 1600
}

1601
static int
1602
bsd_ring_flush(struct drm_i915_gem_request *req,
1603 1604
	       u32     invalidate_domains,
	       u32     flush_domains)
1605
{
1606
	struct intel_engine_cs *ring = req->ring;
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1617 1618
}

1619
static int
1620
i9xx_add_request(struct drm_i915_gem_request *req)
1621
{
1622
	struct intel_engine_cs *ring = req->ring;
1623 1624 1625 1626 1627
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1628

1629 1630
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1631
	intel_ring_emit(ring, i915_gem_request_get_seqno(req));
1632
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1633
	__intel_ring_advance(ring);
1634

1635
	return 0;
1636 1637
}

1638
static bool
1639
gen6_ring_get_irq(struct intel_engine_cs *ring)
1640 1641
{
	struct drm_device *dev = ring->dev;
1642
	struct drm_i915_private *dev_priv = dev->dev_private;
1643
	unsigned long flags;
1644

1645 1646
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1647

1648
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1649
	if (ring->irq_refcount++ == 0) {
1650
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1651 1652
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1653
					 GT_PARITY_ERROR(dev)));
1654 1655
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1656
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1657
	}
1658
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1659 1660 1661 1662 1663

	return true;
}

static void
1664
gen6_ring_put_irq(struct intel_engine_cs *ring)
1665 1666
{
	struct drm_device *dev = ring->dev;
1667
	struct drm_i915_private *dev_priv = dev->dev_private;
1668
	unsigned long flags;
1669

1670
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1671
	if (--ring->irq_refcount == 0) {
1672
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1673
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1674 1675
		else
			I915_WRITE_IMR(ring, ~0);
1676
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1677
	}
1678
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1679 1680
}

B
Ben Widawsky 已提交
1681
static bool
1682
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1683 1684 1685 1686 1687
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1688
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1689 1690
		return false;

1691
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1692
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1693
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1694
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1695
	}
1696
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1697 1698 1699 1700 1701

	return true;
}

static void
1702
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1703 1704 1705 1706 1707
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1708
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1709
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1710
		I915_WRITE_IMR(ring, ~0);
1711
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1712
	}
1713
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1714 1715
}

1716
static bool
1717
gen8_ring_get_irq(struct intel_engine_cs *ring)
1718 1719 1720 1721 1722
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1723
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1743
gen8_ring_put_irq(struct intel_engine_cs *ring)
1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1762
static int
1763
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1764
			 u64 offset, u32 length,
1765
			 unsigned dispatch_flags)
1766
{
1767
	int ret;
1768

1769 1770 1771 1772
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1773
	intel_ring_emit(ring,
1774 1775
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1776 1777
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
1778
	intel_ring_emit(ring, offset);
1779 1780
	intel_ring_advance(ring);

1781 1782 1783
	return 0;
}

1784 1785
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1786 1787
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1788
static int
1789
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
1790 1791
			 u64 offset, u32 len,
			 unsigned dispatch_flags)
1792
{
1793
	u32 cs_offset = ring->scratch.gtt_offset;
1794
	int ret;
1795

1796 1797 1798
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;
1799

1800 1801 1802 1803 1804 1805 1806 1807
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1808

1809
	if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
1810 1811 1812
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1813
		ret = intel_ring_begin(ring, 6 + 2);
1814 1815
		if (ret)
			return ret;
1816 1817 1818 1819 1820 1821 1822

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1823
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1824 1825 1826
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1827

1828
		intel_ring_emit(ring, MI_FLUSH);
1829 1830
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1831 1832

		/* ... and execute it. */
1833
		offset = cs_offset;
1834
	}
1835

1836 1837 1838 1839 1840
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_BATCH_BUFFER);
1841 1842
	intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					0 : MI_BATCH_NON_SECURE));
1843 1844 1845 1846
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1847 1848 1849 1850
	return 0;
}

static int
1851
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1852
			 u64 offset, u32 len,
1853
			 unsigned dispatch_flags)
1854 1855 1856 1857 1858 1859 1860
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1861
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1862 1863
	intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					0 : MI_BATCH_NON_SECURE));
1864
	intel_ring_advance(ring);
1865 1866 1867 1868

	return 0;
}

1869
static void cleanup_status_page(struct intel_engine_cs *ring)
1870
{
1871
	struct drm_i915_gem_object *obj;
1872

1873 1874
	obj = ring->status_page.obj;
	if (obj == NULL)
1875 1876
		return;

1877
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1878
	i915_gem_object_ggtt_unpin(obj);
1879
	drm_gem_object_unreference(&obj->base);
1880
	ring->status_page.obj = NULL;
1881 1882
}

1883
static int init_status_page(struct intel_engine_cs *ring)
1884
{
1885
	struct drm_i915_gem_object *obj;
1886

1887
	if ((obj = ring->status_page.obj) == NULL) {
1888
		unsigned flags;
1889
		int ret;
1890

1891 1892 1893 1894 1895
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1896

1897 1898 1899 1900
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1915 1916 1917 1918 1919 1920 1921 1922
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1923

1924
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1925
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1926
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1927

1928 1929
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1930 1931 1932 1933

	return 0;
}

1934
static int init_phys_status_page(struct intel_engine_cs *ring)
1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1951
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1952 1953
{
	iounmap(ringbuf->virtual_start);
1954
	ringbuf->virtual_start = NULL;
1955
	i915_gem_object_ggtt_unpin(ringbuf->obj);
1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986
}

int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct drm_i915_gem_object *obj = ringbuf->obj;
	int ret;

	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
	if (ret)
		return ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret) {
		i915_gem_object_ggtt_unpin(obj);
		return ret;
	}

	ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
			i915_gem_obj_ggtt_offset(obj), ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
		i915_gem_object_ggtt_unpin(obj);
		return -EINVAL;
	}

	return 0;
}

void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
{
1987 1988 1989 1990
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

1991 1992
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf)
1993
{
1994
	struct drm_i915_gem_object *obj;
1995

1996 1997
	obj = NULL;
	if (!HAS_LLC(dev))
1998
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1999
	if (obj == NULL)
2000
		obj = i915_gem_alloc_object(dev, ringbuf->size);
2001 2002
	if (obj == NULL)
		return -ENOMEM;
2003

2004 2005 2006
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

2007
	ringbuf->obj = obj;
2008

2009
	return 0;
2010 2011 2012
}

static int intel_init_ring_buffer(struct drm_device *dev,
2013
				  struct intel_engine_cs *ring)
2014
{
2015
	struct intel_ringbuffer *ringbuf;
2016 2017
	int ret;

2018 2019 2020 2021 2022 2023
	WARN_ON(ring->buffer);

	ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
	if (!ringbuf)
		return -ENOMEM;
	ring->buffer = ringbuf;
2024

2025 2026 2027
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
2028
	INIT_LIST_HEAD(&ring->execlist_queue);
2029
	i915_gem_batch_pool_init(dev, &ring->batch_pool);
2030
	ringbuf->size = 32 * PAGE_SIZE;
2031
	ringbuf->ring = ring;
2032
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
2033 2034 2035 2036 2037 2038

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
2039
			goto error;
2040 2041 2042 2043
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
2044
			goto error;
2045 2046
	}

2047
	WARN_ON(ringbuf->obj);
2048

2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061
	ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
				ring->name, ret);
		goto error;
	}

	ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
				ring->name, ret);
		intel_destroy_ringbuffer_obj(ringbuf);
		goto error;
2062
	}
2063

2064 2065 2066 2067
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
2068
	ringbuf->effective_size = ringbuf->size;
2069
	if (IS_I830(dev) || IS_845G(dev))
2070
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
2071

2072 2073
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
2074 2075 2076
		goto error;

	return 0;
2077

2078 2079 2080 2081
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
2082 2083
}

2084
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
2085
{
2086 2087
	struct drm_i915_private *dev_priv;
	struct intel_ringbuffer *ringbuf;
2088

2089
	if (!intel_ring_initialized(ring))
2090 2091
		return;

2092 2093 2094
	dev_priv = to_i915(ring->dev);
	ringbuf = ring->buffer;

2095
	intel_stop_ring_buffer(ring);
2096
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
2097

2098
	intel_unpin_ringbuffer_obj(ringbuf);
2099
	intel_destroy_ringbuffer_obj(ringbuf);
2100
	i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
2101

Z
Zou Nan hai 已提交
2102 2103 2104
	if (ring->cleanup)
		ring->cleanup(ring);

2105
	cleanup_status_page(ring);
2106 2107

	i915_cmd_parser_fini_ring(ring);
2108
	i915_gem_batch_pool_fini(&ring->batch_pool);
2109

2110
	kfree(ringbuf);
2111
	ring->buffer = NULL;
2112 2113
}

2114
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
2115
{
2116
	struct intel_ringbuffer *ringbuf = ring->buffer;
2117
	struct drm_i915_gem_request *request;
2118 2119
	unsigned space;
	int ret;
2120

2121 2122 2123
	/* The whole point of reserving space is to not wait! */
	WARN_ON(ringbuf->reserved_in_use);

2124 2125
	if (intel_ring_space(ringbuf) >= n)
		return 0;
2126 2127

	list_for_each_entry(request, &ring->request_list, list) {
2128 2129 2130
		space = __intel_ring_space(request->postfix, ringbuf->tail,
					   ringbuf->size);
		if (space >= n)
2131 2132 2133
			break;
	}

2134
	if (WARN_ON(&request->list == &ring->request_list))
2135 2136
		return -ENOSPC;

2137
	ret = i915_wait_request(request);
2138 2139 2140
	if (ret)
		return ret;

2141
	ringbuf->space = space;
2142 2143 2144
	return 0;
}

2145
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
2146 2147
{
	uint32_t __iomem *virt;
2148 2149
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
2150

2151 2152 2153
	/* Can't wrap if space has already been reserved! */
	WARN_ON(ringbuf->reserved_in_use);

2154
	if (ringbuf->space < rem) {
2155 2156 2157 2158 2159
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

2160
	virt = ringbuf->virtual_start + ringbuf->tail;
2161 2162 2163 2164
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

2165
	ringbuf->tail = 0;
2166
	intel_ring_update_space(ringbuf);
2167 2168 2169 2170

	return 0;
}

2171
int intel_ring_idle(struct intel_engine_cs *ring)
2172
{
2173
	struct drm_i915_gem_request *req;
2174 2175

	/* We need to add any requests required to flush the objects and ring */
2176
	WARN_ON(ring->outstanding_lazy_request);
2177
	if (ring->outstanding_lazy_request)
2178
		i915_add_request(ring->outstanding_lazy_request);
2179 2180 2181 2182 2183

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

2184
	req = list_entry(ring->request_list.prev,
2185 2186 2187 2188 2189 2190 2191 2192
			struct drm_i915_gem_request,
			list);

	/* Make sure we do not trigger any retires */
	return __i915_wait_request(req,
				   atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
				   to_i915(ring->dev)->mm.interruptible,
				   NULL, NULL);
2193 2194
}

2195
int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
2196
{
2197
	request->ringbuf = request->ring->buffer;
2198
	return 0;
2199 2200
}

2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
{
	/* NB: Until request management is fully tidied up and the OLR is
	 * removed, there are too many ways for get false hits on this
	 * anti-recursion check! */
	/*WARN_ON(ringbuf->reserved_size);*/
	WARN_ON(ringbuf->reserved_in_use);

	ringbuf->reserved_size = size;

	/*
	 * Really need to call _begin() here but that currently leads to
	 * recursion problems! This will be fixed later but for now just
	 * return and hope for the best. Note that there is only a real
	 * problem if the create of the request never actually calls _begin()
	 * but if they are not submitting any work then why did they create
	 * the request in the first place?
	 */
}

void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
{
	WARN_ON(ringbuf->reserved_in_use);

	ringbuf->reserved_size   = 0;
	ringbuf->reserved_in_use = false;
}

void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
{
	WARN_ON(ringbuf->reserved_in_use);

	ringbuf->reserved_in_use = true;
	ringbuf->reserved_tail   = ringbuf->tail;
}

void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
{
	WARN_ON(!ringbuf->reserved_in_use);
	WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
	     "request reserved size too small: %d vs %d!\n",
	     ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);

	ringbuf->reserved_size   = 0;
	ringbuf->reserved_in_use = false;
}

static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
M
Mika Kuoppala 已提交
2249
{
2250
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
2251 2252
	int ret;

2253 2254 2255 2256 2257 2258 2259 2260
	/*
	 * Add on the reserved size to the request to make sure that after
	 * the intended commands have been emitted, there is guaranteed to
	 * still be enough free space to send them to the hardware.
	 */
	if (!ringbuf->reserved_in_use)
		bytes += ringbuf->reserved_size;

2261
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
2262 2263 2264
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
2265 2266 2267 2268 2269 2270 2271

		if(ringbuf->reserved_size) {
			uint32_t size = ringbuf->reserved_size;

			intel_ring_reserved_space_cancel(ringbuf);
			intel_ring_reserved_space_reserve(ringbuf, size);
		}
M
Mika Kuoppala 已提交
2272 2273
	}

2274
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
2275 2276 2277 2278 2279 2280 2281 2282
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

2283
int intel_ring_begin(struct intel_engine_cs *ring,
2284
		     int num_dwords)
2285
{
2286
	struct drm_i915_gem_request *req;
2287
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2288
	int ret;
2289

2290 2291
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2292 2293
	if (ret)
		return ret;
2294

2295 2296 2297 2298
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2299
	/* Preallocate the olr before touching the ring */
2300
	ret = i915_gem_request_alloc(ring, ring->default_context, &req);
2301 2302 2303
	if (ret)
		return ret;

2304
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2305
	return 0;
2306
}
2307

2308
/* Align the ring tail to a cacheline boundary */
2309
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
2310
{
2311
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2312 2313 2314 2315 2316
	int ret;

	if (num_dwords == 0)
		return 0;

2317
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2330
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2331
{
2332 2333
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2334

2335
	BUG_ON(ring->outstanding_lazy_request);
2336

2337
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2338 2339
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2340
		if (HAS_VEBOX(dev))
2341
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2342
	}
2343

2344
	ring->set_seqno(ring, seqno);
2345
	ring->hangcheck.seqno = seqno;
2346
}
2347

2348
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2349
				     u32 value)
2350
{
2351
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2352 2353

       /* Every tail move must follow the sequence below */
2354 2355 2356 2357

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2358
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2359 2360 2361 2362
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2363

2364
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2365
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2366 2367 2368
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2369

2370
	/* Now that the ring is fully powered up, update the tail */
2371
	I915_WRITE_TAIL(ring, value);
2372 2373 2374 2375 2376
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2377
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2378
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2379 2380
}

2381
static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
2382
			       u32 invalidate, u32 flush)
2383
{
2384
	struct intel_engine_cs *ring = req->ring;
2385
	uint32_t cmd;
2386 2387 2388 2389 2390 2391
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

2392
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2393 2394
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2395 2396 2397 2398 2399 2400 2401 2402

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2403 2404 2405 2406 2407 2408
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2409
	if (invalidate & I915_GEM_GPU_DOMAINS)
2410 2411
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;

2412
	intel_ring_emit(ring, cmd);
2413
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2414 2415 2416 2417 2418 2419 2420
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2421 2422
	intel_ring_advance(ring);
	return 0;
2423 2424
}

2425
static int
2426
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2427
			      u64 offset, u32 len,
2428
			      unsigned dispatch_flags)
2429
{
2430 2431
	bool ppgtt = USES_PPGTT(ring->dev) &&
			!(dispatch_flags & I915_DISPATCH_SECURE);
2432 2433 2434 2435 2436 2437 2438
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
2439
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
2440 2441
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2442 2443 2444 2445 2446 2447
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2448
static int
2449
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
2450 2451
			     u64 offset, u32 len,
			     unsigned dispatch_flags)
2452 2453 2454 2455 2456 2457 2458 2459
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
2460
			MI_BATCH_BUFFER_START |
2461
			(dispatch_flags & I915_DISPATCH_SECURE ?
2462
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
2463 2464 2465 2466 2467 2468 2469
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2470
static int
2471
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2472
			      u64 offset, u32 len,
2473
			      unsigned dispatch_flags)
2474
{
2475
	int ret;
2476

2477 2478 2479
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2480

2481 2482
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
2483 2484
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
2485 2486 2487
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2488

2489
	return 0;
2490 2491
}

2492 2493
/* Blitter support (SandyBridge+) */

2494
static int gen6_ring_flush(struct drm_i915_gem_request *req,
2495
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2496
{
2497
	struct intel_engine_cs *ring = req->ring;
R
Rodrigo Vivi 已提交
2498
	struct drm_device *dev = ring->dev;
2499
	uint32_t cmd;
2500 2501
	int ret;

2502
	ret = intel_ring_begin(ring, 4);
2503 2504 2505
	if (ret)
		return ret;

2506
	cmd = MI_FLUSH_DW;
2507
	if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2508
		cmd += 1;
2509 2510 2511 2512 2513 2514 2515 2516

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2517 2518 2519 2520 2521 2522
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2523
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2524
		cmd |= MI_INVALIDATE_TLB;
2525
	intel_ring_emit(ring, cmd);
2526
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2527
	if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
2528 2529 2530 2531 2532 2533
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2534
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2535

2536
	return 0;
Z
Zou Nan hai 已提交
2537 2538
}

2539 2540
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2541
	struct drm_i915_private *dev_priv = dev->dev_private;
2542
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2543 2544
	struct drm_i915_gem_object *obj;
	int ret;
2545

2546 2547 2548 2549
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2550
	if (INTEL_INFO(dev)->gen >= 8) {
2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2567

2568
		ring->init_context = intel_rcs_ctx_init;
B
Ben Widawsky 已提交
2569 2570 2571 2572 2573 2574 2575 2576
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2577
			WARN_ON(!dev_priv->semaphore_obj);
2578
			ring->semaphore.sync_to = gen8_ring_sync;
2579 2580
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2581 2582
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2583
		ring->add_request = gen6_add_request;
2584
		ring->flush = gen7_render_ring_flush;
2585
		if (INTEL_INFO(dev)->gen == 6)
2586
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2587 2588
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2589
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2590
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2591
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2613 2614
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2615
		ring->flush = gen4_render_ring_flush;
2616
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2617
		ring->set_seqno = pc_render_set_seqno;
2618 2619
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2620 2621
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2622
	} else {
2623
		ring->add_request = i9xx_add_request;
2624 2625 2626 2627
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2628
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2629
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2630 2631 2632 2633 2634 2635 2636
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2637
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2638
	}
2639
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2640

2641 2642
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2643 2644
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2645
	else if (INTEL_INFO(dev)->gen >= 6)
2646 2647 2648 2649 2650 2651 2652
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2653
	ring->init_hw = init_render_ring;
2654 2655
	ring->cleanup = render_ring_cleanup;

2656 2657
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2658
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2659 2660 2661 2662 2663
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2664
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2665 2666 2667 2668 2669 2670
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2671 2672
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2673 2674
	}

2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685
	ret = intel_init_ring_buffer(dev, ring);
	if (ret)
		return ret;

	if (INTEL_INFO(dev)->gen >= 5) {
		ret = intel_init_pipe_control(ring);
		if (ret)
			return ret;
	}

	return 0;
2686 2687 2688 2689
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2690
	struct drm_i915_private *dev_priv = dev->dev_private;
2691
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2692

2693 2694 2695
	ring->name = "bsd ring";
	ring->id = VCS;

2696
	ring->write_tail = ring_write_tail;
2697
	if (INTEL_INFO(dev)->gen >= 6) {
2698
		ring->mmio_base = GEN6_BSD_RING_BASE;
2699 2700 2701
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2702
		ring->flush = gen6_bsd_ring_flush;
2703 2704
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2705
		ring->set_seqno = ring_set_seqno;
2706 2707 2708 2709 2710
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2711 2712
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2713
			if (i915_semaphore_is_enabled(dev)) {
2714
				ring->semaphore.sync_to = gen8_ring_sync;
2715 2716
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2717
			}
2718 2719 2720 2721
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2722 2723
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2738
		}
2739 2740 2741
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2742
		ring->add_request = i9xx_add_request;
2743
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2744
		ring->set_seqno = ring_set_seqno;
2745
		if (IS_GEN5(dev)) {
2746
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2747 2748 2749
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2750
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2751 2752 2753
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2754
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2755
	}
2756
	ring->init_hw = init_ring_common;
2757

2758
	return intel_init_ring_buffer(dev, ring);
2759
}
2760

2761
/**
2762
 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
2763 2764 2765 2766
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2767
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2768

R
Rodrigo Vivi 已提交
2769
	ring->name = "bsd2 ring";
2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2784
	if (i915_semaphore_is_enabled(dev)) {
2785
		ring->semaphore.sync_to = gen8_ring_sync;
2786 2787 2788
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2789
	ring->init_hw = init_ring_common;
2790 2791 2792 2793

	return intel_init_ring_buffer(dev, ring);
}

2794 2795
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2796
	struct drm_i915_private *dev_priv = dev->dev_private;
2797
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2798

2799 2800 2801 2802 2803
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2804
	ring->flush = gen6_ring_flush;
2805 2806
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2807
	ring->set_seqno = ring_set_seqno;
2808 2809 2810 2811 2812
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2813
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2814
		if (i915_semaphore_is_enabled(dev)) {
2815
			ring->semaphore.sync_to = gen8_ring_sync;
2816 2817
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2818
		}
2819 2820 2821 2822
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2823
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2845
	}
2846
	ring->init_hw = init_ring_common;
2847

2848
	return intel_init_ring_buffer(dev, ring);
2849
}
2850

B
Ben Widawsky 已提交
2851 2852
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2853
	struct drm_i915_private *dev_priv = dev->dev_private;
2854
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2855 2856 2857 2858 2859 2860 2861 2862 2863 2864

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2865 2866 2867

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2868
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2869 2870
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2871
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2872
		if (i915_semaphore_is_enabled(dev)) {
2873
			ring->semaphore.sync_to = gen8_ring_sync;
2874 2875
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2876
		}
2877 2878 2879 2880
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2881
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2896
	}
2897
	ring->init_hw = init_ring_common;
B
Ben Widawsky 已提交
2898 2899 2900 2901

	return intel_init_ring_buffer(dev, ring);
}

2902
int
2903
intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
2904
{
2905
	struct intel_engine_cs *ring = req->ring;
2906 2907 2908 2909 2910
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

2911
	ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
2912 2913 2914
	if (ret)
		return ret;

2915
	trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
2916 2917 2918 2919 2920 2921

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2922
intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
2923
{
2924
	struct intel_engine_cs *ring = req->ring;
2925 2926 2927 2928 2929 2930 2931
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

2932
	ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
2933 2934 2935
	if (ret)
		return ret;

2936
	trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
2937 2938 2939 2940

	ring->gpu_caches_dirty = false;
	return 0;
}
2941 2942

void
2943
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}