uic.c 8.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * arch/powerpc/sysdev/uic.c
 *
 * IBM PowerPC 4xx Universal Interrupt Controller
 *
 * Copyright 2007 David Gibson <dwg@au1.ibm.com>, IBM Corporation.
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/errno.h>
#include <linux/reboot.h>
#include <linux/slab.h>
#include <linux/stddef.h>
#include <linux/sched.h>
#include <linux/signal.h>
#include <linux/device.h>
#include <linux/bootmem.h>
#include <linux/spinlock.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
26
#include <linux/kernel_stat.h>
27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48
#include <asm/irq.h>
#include <asm/io.h>
#include <asm/prom.h>
#include <asm/dcr.h>

#define NR_UIC_INTS	32

#define UIC_SR		0x0
#define UIC_ER		0x2
#define UIC_CR		0x3
#define UIC_PR		0x4
#define UIC_TR		0x5
#define UIC_MSR		0x6
#define UIC_VR		0x7
#define UIC_VCR		0x8

struct uic *primary_uic;

struct uic {
	int index;
	int dcrbase;

49
	raw_spinlock_t lock;
50 51 52 53 54

	/* The remapper for this UIC */
	struct irq_host	*irqhost;
};

55
static void uic_unmask_irq(struct irq_data *d)
56
{
57
	struct uic *uic = irq_data_get_irq_chip_data(d);
58
	unsigned int src = irqd_to_hwirq(d);
59
	unsigned long flags;
60
	u32 er, sr;
61

62
	sr = 1 << (31-src);
63
	raw_spin_lock_irqsave(&uic->lock, flags);
64
	/* ack level-triggered interrupts here */
65
	if (irqd_is_level_type(d))
66
		mtdcr(uic->dcrbase + UIC_SR, sr);
67
	er = mfdcr(uic->dcrbase + UIC_ER);
68
	er |= sr;
69
	mtdcr(uic->dcrbase + UIC_ER, er);
70
	raw_spin_unlock_irqrestore(&uic->lock, flags);
71 72
}

73
static void uic_mask_irq(struct irq_data *d)
74
{
75
	struct uic *uic = irq_data_get_irq_chip_data(d);
76
	unsigned int src = irqd_to_hwirq(d);
77 78 79
	unsigned long flags;
	u32 er;

80
	raw_spin_lock_irqsave(&uic->lock, flags);
81 82 83
	er = mfdcr(uic->dcrbase + UIC_ER);
	er &= ~(1 << (31 - src));
	mtdcr(uic->dcrbase + UIC_ER, er);
84
	raw_spin_unlock_irqrestore(&uic->lock, flags);
85 86
}

87
static void uic_ack_irq(struct irq_data *d)
88
{
89
	struct uic *uic = irq_data_get_irq_chip_data(d);
90
	unsigned int src = irqd_to_hwirq(d);
91 92
	unsigned long flags;

93
	raw_spin_lock_irqsave(&uic->lock, flags);
94
	mtdcr(uic->dcrbase + UIC_SR, 1 << (31-src));
95
	raw_spin_unlock_irqrestore(&uic->lock, flags);
96 97
}

98
static void uic_mask_ack_irq(struct irq_data *d)
99
{
100
	struct uic *uic = irq_data_get_irq_chip_data(d);
101
	unsigned int src = irqd_to_hwirq(d);
102 103 104 105
	unsigned long flags;
	u32 er, sr;

	sr = 1 << (31-src);
106
	raw_spin_lock_irqsave(&uic->lock, flags);
107 108 109
	er = mfdcr(uic->dcrbase + UIC_ER);
	er &= ~sr;
	mtdcr(uic->dcrbase + UIC_ER, er);
110 111 112 113 114 115 116 117
 	/* On the UIC, acking (i.e. clearing the SR bit)
	 * a level irq will have no effect if the interrupt
	 * is still asserted by the device, even if
	 * the interrupt is already masked. Therefore
	 * we only ack the egde interrupts here, while
	 * level interrupts are ack'ed after the actual
	 * isr call in the uic_unmask_irq()
	 */
118
	if (!irqd_is_level_type(d))
119
		mtdcr(uic->dcrbase + UIC_SR, sr);
120
	raw_spin_unlock_irqrestore(&uic->lock, flags);
121 122
}

123
static int uic_set_irq_type(struct irq_data *d, unsigned int flow_type)
124
{
125
	struct uic *uic = irq_data_get_irq_chip_data(d);
126
	unsigned int src = irqd_to_hwirq(d);
127 128 129 130 131 132
	unsigned long flags;
	int trigger, polarity;
	u32 tr, pr, mask;

	switch (flow_type & IRQ_TYPE_SENSE_MASK) {
	case IRQ_TYPE_NONE:
133
		uic_mask_irq(d);
134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
		return 0;

	case IRQ_TYPE_EDGE_RISING:
		trigger = 1; polarity = 1;
		break;
	case IRQ_TYPE_EDGE_FALLING:
		trigger = 1; polarity = 0;
		break;
	case IRQ_TYPE_LEVEL_HIGH:
		trigger = 0; polarity = 1;
		break;
	case IRQ_TYPE_LEVEL_LOW:
		trigger = 0; polarity = 0;
		break;
	default:
		return -EINVAL;
	}

	mask = ~(1 << (31 - src));

154
	raw_spin_lock_irqsave(&uic->lock, flags);
155 156 157 158 159 160 161 162
	tr = mfdcr(uic->dcrbase + UIC_TR);
	pr = mfdcr(uic->dcrbase + UIC_PR);
	tr = (tr & mask) | (trigger << (31-src));
	pr = (pr & mask) | (polarity << (31-src));

	mtdcr(uic->dcrbase + UIC_PR, pr);
	mtdcr(uic->dcrbase + UIC_TR, tr);

163
	raw_spin_unlock_irqrestore(&uic->lock, flags);
164 165 166 167 168

	return 0;
}

static struct irq_chip uic_irq_chip = {
169
	.name		= "UIC",
170 171 172 173 174
	.irq_unmask	= uic_unmask_irq,
	.irq_mask	= uic_mask_irq,
	.irq_mask_ack	= uic_mask_ack_irq,
	.irq_ack	= uic_ack_irq,
	.irq_set_type	= uic_set_irq_type,
175 176 177 178 179 180 181
};

static int uic_host_map(struct irq_host *h, unsigned int virq,
			irq_hw_number_t hw)
{
	struct uic *uic = h->host_data;

182
	irq_set_chip_data(virq, uic);
183 184
	/* Despite the name, handle_level_irq() works for both level
	 * and edge irqs on UIC.  FIXME: check this is correct */
185
	irq_set_chip_and_handler(virq, &uic_irq_chip, handle_level_irq);
186 187

	/* Set default irq type */
188
	irq_set_irq_type(virq, IRQ_TYPE_NONE);
189 190 191 192 193

	return 0;
}

static int uic_host_xlate(struct irq_host *h, struct device_node *ct,
194
			  const u32 *intspec, unsigned int intsize,
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
			  irq_hw_number_t *out_hwirq, unsigned int *out_type)

{
	/* UIC intspecs must have 2 cells */
	BUG_ON(intsize != 2);
	*out_hwirq = intspec[0];
	*out_type = intspec[1];
	return 0;
}

static struct irq_host_ops uic_host_ops = {
	.map	= uic_host_map,
	.xlate	= uic_host_xlate,
};

210
void uic_irq_cascade(unsigned int virq, struct irq_desc *desc)
211
{
212
	struct irq_chip *chip = irq_desc_get_chip(desc);
213
	struct irq_data *idata = irq_desc_get_irq_data(desc);
214
	struct uic *uic = irq_get_handler_data(virq);
215 216 217 218
	u32 msr;
	int src;
	int subvirq;

219
	raw_spin_lock(&desc->lock);
220 221
	if (irqd_is_level_type(idata))
		chip->irq_mask(idata);
222
	else
223
		chip->irq_mask_ack(idata);
224
	raw_spin_unlock(&desc->lock);
225

226
	msr = mfdcr(uic->dcrbase + UIC_MSR);
227
	if (!msr) /* spurious interrupt */
228
		goto uic_irq_ret;
229

230 231 232 233 234
	src = 32 - ffs(msr);

	subvirq = irq_linear_revmap(uic->irqhost, src);
	generic_handle_irq(subvirq);

235
uic_irq_ret:
236
	raw_spin_lock(&desc->lock);
237 238 239 240
	if (irqd_is_level_type(idata))
		chip->irq_ack(idata);
	if (!irqd_irq_disabled(idata) && chip->irq_unmask)
		chip->irq_unmask(idata);
241
	raw_spin_unlock(&desc->lock);
242 243 244 245 246 247 248 249
}

static struct uic * __init uic_init_one(struct device_node *node)
{
	struct uic *uic;
	const u32 *indexp, *dcrreg;
	int len;

250
	BUG_ON(! of_device_is_compatible(node, "ibm,uic"));
251

252
	uic = kzalloc(sizeof(*uic), GFP_KERNEL);
253 254 255
	if (! uic)
		return NULL; /* FIXME: panic? */

256
	raw_spin_lock_init(&uic->lock);
257
	indexp = of_get_property(node, "cell-index", &len);
258 259 260 261 262 263 264
	if (!indexp || (len != sizeof(u32))) {
		printk(KERN_ERR "uic: Device node %s has missing or invalid "
		       "cell-index property\n", node->full_name);
		return NULL;
	}
	uic->index = *indexp;

265
	dcrreg = of_get_property(node, "dcr-reg", &len);
266 267 268 269 270 271 272
	if (!dcrreg || (len != 2*sizeof(u32))) {
		printk(KERN_ERR "uic: Device node %s has missing or invalid "
		       "dcr-reg property\n", node->full_name);
		return NULL;
	}
	uic->dcrbase = *dcrreg;

273
	uic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
274
				      NR_UIC_INTS, &uic_host_ops, -1);
275
	if (! uic->irqhost)
276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299
		return NULL; /* FIXME: panic? */

	uic->irqhost->host_data = uic;

	/* Start with all interrupts disabled, level and non-critical */
	mtdcr(uic->dcrbase + UIC_ER, 0);
	mtdcr(uic->dcrbase + UIC_CR, 0);
	mtdcr(uic->dcrbase + UIC_TR, 0);
	/* Clear any pending interrupts, in case the firmware left some */
	mtdcr(uic->dcrbase + UIC_SR, 0xffffffff);

	printk ("UIC%d (%d IRQ sources) at DCR 0x%x\n", uic->index,
		NR_UIC_INTS, uic->dcrbase);

	return uic;
}

void __init uic_init_tree(void)
{
	struct device_node *np;
	struct uic *uic;
	const u32 *interrupts;

	/* First locate and initialize the top-level UIC */
300
	for_each_compatible_node(np, NULL, "ibm,uic") {
301
		interrupts = of_get_property(np, "interrupts", NULL);
302
		if (!interrupts)
303 304 305 306 307 308
			break;
	}

	BUG_ON(!np); /* uic_init_tree() assumes there's a UIC as the
		      * top-level interrupt controller */
	primary_uic = uic_init_one(np);
309
	if (!primary_uic)
310 311 312 313 314 315
		panic("Unable to initialize primary UIC %s\n", np->full_name);

	irq_set_default_host(primary_uic->irqhost);
	of_node_put(np);

	/* The scan again for cascaded UICs */
316
	for_each_compatible_node(np, NULL, "ibm,uic") {
317
		interrupts = of_get_property(np, "interrupts", NULL);
318 319 320 321 322 323 324 325 326 327 328
		if (interrupts) {
			/* Secondary UIC */
			int cascade_virq;

			uic = uic_init_one(np);
			if (! uic)
				panic("Unable to initialize a secondary UIC %s\n",
				      np->full_name);

			cascade_virq = irq_of_parse_and_map(np, 0);

329 330
			irq_set_handler_data(cascade_virq, uic);
			irq_set_chained_handler(cascade_virq, uic_irq_cascade);
331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349

			/* FIXME: setup critical cascade?? */
		}
	}
}

/* Return an interrupt vector or NO_IRQ if no interrupt is pending. */
unsigned int uic_get_irq(void)
{
	u32 msr;
	int src;

	BUG_ON(! primary_uic);

	msr = mfdcr(primary_uic->dcrbase + UIC_MSR);
	src = 32 - ffs(msr);

	return irq_linear_revmap(primary_uic->irqhost, src);
}