irq-eint.c 5.3 KB
Newer Older
K
Kukjin Kim 已提交
1
/* linux/arch/arm/mach-exynos4/irq-eint.c
2
 *
K
Kukjin Kim 已提交
3
 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 5
 *		http://www.samsung.com
 *
K
Kukjin Kim 已提交
6
 * EXYNOS4 - IRQ EINT support
7 8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
*/

#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/io.h>
K
Kay Sievers 已提交
17
#include <linux/device.h>
18 19 20 21 22 23 24 25
#include <linux/gpio.h>

#include <plat/pm.h>
#include <plat/cpu.h>
#include <plat/gpio-cfg.h>

#include <mach/regs-gpio.h>

26 27
#include <asm/mach/irq.h>

28 29 30 31
static DEFINE_SPINLOCK(eint_lock);

static unsigned int eint0_15_data[16];

K
Kukjin Kim 已提交
32
static unsigned int exynos4_get_irq_nr(unsigned int number)
33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
{
	u32 ret = 0;

	switch (number) {
	case 0 ... 3:
		ret = (number + IRQ_EINT0);
		break;
	case 4 ... 7:
		ret = (number + (IRQ_EINT4 - 4));
		break;
	case 8 ... 15:
		ret = (number + (IRQ_EINT8 - 8));
		break;
	default:
		printk(KERN_ERR "number available : %d\n", number);
	}

	return ret;
}

K
Kukjin Kim 已提交
53
static inline void exynos4_irq_eint_mask(struct irq_data *data)
54 55 56 57
{
	u32 mask;

	spin_lock(&eint_lock);
58 59 60
	mask = __raw_readl(S5P_EINT_MASK(EINT_REG_NR(data->irq)));
	mask |= eint_irq_to_bit(data->irq);
	__raw_writel(mask, S5P_EINT_MASK(EINT_REG_NR(data->irq)));
61 62 63
	spin_unlock(&eint_lock);
}

K
Kukjin Kim 已提交
64
static void exynos4_irq_eint_unmask(struct irq_data *data)
65 66 67 68
{
	u32 mask;

	spin_lock(&eint_lock);
69 70 71
	mask = __raw_readl(S5P_EINT_MASK(EINT_REG_NR(data->irq)));
	mask &= ~(eint_irq_to_bit(data->irq));
	__raw_writel(mask, S5P_EINT_MASK(EINT_REG_NR(data->irq)));
72 73 74
	spin_unlock(&eint_lock);
}

K
Kukjin Kim 已提交
75
static inline void exynos4_irq_eint_ack(struct irq_data *data)
76
{
77 78
	__raw_writel(eint_irq_to_bit(data->irq),
		     S5P_EINT_PEND(EINT_REG_NR(data->irq)));
79 80
}

K
Kukjin Kim 已提交
81
static void exynos4_irq_eint_maskack(struct irq_data *data)
82
{
K
Kukjin Kim 已提交
83 84
	exynos4_irq_eint_mask(data);
	exynos4_irq_eint_ack(data);
85 86
}

K
Kukjin Kim 已提交
87
static int exynos4_irq_eint_set_type(struct irq_data *data, unsigned int type)
88
{
89
	int offs = EINT_OFFSET(data->irq);
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
	int shift;
	u32 ctrl, mask;
	u32 newvalue = 0;

	switch (type) {
	case IRQ_TYPE_EDGE_RISING:
		newvalue = S5P_IRQ_TYPE_EDGE_RISING;
		break;

	case IRQ_TYPE_EDGE_FALLING:
		newvalue = S5P_IRQ_TYPE_EDGE_FALLING;
		break;

	case IRQ_TYPE_EDGE_BOTH:
		newvalue = S5P_IRQ_TYPE_EDGE_BOTH;
		break;

	case IRQ_TYPE_LEVEL_LOW:
		newvalue = S5P_IRQ_TYPE_LEVEL_LOW;
		break;

	case IRQ_TYPE_LEVEL_HIGH:
		newvalue = S5P_IRQ_TYPE_LEVEL_HIGH;
		break;

	default:
		printk(KERN_ERR "No such irq type %d", type);
		return -EINVAL;
	}

	shift = (offs & 0x7) * 4;
	mask = 0x7 << shift;

	spin_lock(&eint_lock);
124
	ctrl = __raw_readl(S5P_EINT_CON(EINT_REG_NR(data->irq)));
125 126
	ctrl &= ~mask;
	ctrl |= newvalue << shift;
127
	__raw_writel(ctrl, S5P_EINT_CON(EINT_REG_NR(data->irq)));
128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149
	spin_unlock(&eint_lock);

	switch (offs) {
	case 0 ... 7:
		s3c_gpio_cfgpin(EINT_GPIO_0(offs & 0x7), EINT_MODE);
		break;
	case 8 ... 15:
		s3c_gpio_cfgpin(EINT_GPIO_1(offs & 0x7), EINT_MODE);
		break;
	case 16 ... 23:
		s3c_gpio_cfgpin(EINT_GPIO_2(offs & 0x7), EINT_MODE);
		break;
	case 24 ... 31:
		s3c_gpio_cfgpin(EINT_GPIO_3(offs & 0x7), EINT_MODE);
		break;
	default:
		printk(KERN_ERR "No such irq number %d", offs);
	}

	return 0;
}

K
Kukjin Kim 已提交
150 151 152 153 154 155 156
static struct irq_chip exynos4_irq_eint = {
	.name		= "exynos4-eint",
	.irq_mask	= exynos4_irq_eint_mask,
	.irq_unmask	= exynos4_irq_eint_unmask,
	.irq_mask_ack	= exynos4_irq_eint_maskack,
	.irq_ack	= exynos4_irq_eint_ack,
	.irq_set_type	= exynos4_irq_eint_set_type,
157
#ifdef CONFIG_PM
158
	.irq_set_wake	= s3c_irqext_wake,
159 160 161
#endif
};

K
Kukjin Kim 已提交
162
/* exynos4_irq_demux_eint
163 164 165 166 167 168 169
 *
 * This function demuxes the IRQ from from EINTs 16 to 31.
 * It is designed to be inlined into the specific handler
 * s5p_irq_demux_eintX_Y.
 *
 * Each EINT pend/mask registers handle eight of them.
 */
K
Kukjin Kim 已提交
170
static inline void exynos4_irq_demux_eint(unsigned int start)
171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
{
	unsigned int irq;

	u32 status = __raw_readl(S5P_EINT_PEND(EINT_REG_NR(start)));
	u32 mask = __raw_readl(S5P_EINT_MASK(EINT_REG_NR(start)));

	status &= ~mask;
	status &= 0xff;

	while (status) {
		irq = fls(status) - 1;
		generic_handle_irq(irq + start);
		status &= ~(1 << irq);
	}
}

K
Kukjin Kim 已提交
187
static void exynos4_irq_demux_eint16_31(unsigned int irq, struct irq_desc *desc)
188
{
189 190
	struct irq_chip *chip = irq_get_chip(irq);
	chained_irq_enter(chip, desc);
K
Kukjin Kim 已提交
191 192
	exynos4_irq_demux_eint(IRQ_EINT(16));
	exynos4_irq_demux_eint(IRQ_EINT(24));
193
	chained_irq_exit(chip, desc);
194 195
}

K
Kukjin Kim 已提交
196
static void exynos4_irq_eint0_15(unsigned int irq, struct irq_desc *desc)
197
{
T
Thomas Gleixner 已提交
198 199
	u32 *irq_data = irq_get_handler_data(irq);
	struct irq_chip *chip = irq_get_chip(irq);
200

201
	chained_irq_enter(chip, desc);
202
	chip->irq_mask(&desc->irq_data);
203

204 205
	if (chip->irq_ack)
		chip->irq_ack(&desc->irq_data);
206 207 208

	generic_handle_irq(*irq_data);

209
	chip->irq_unmask(&desc->irq_data);
210
	chained_irq_exit(chip, desc);
211 212
}

K
Kukjin Kim 已提交
213
int __init exynos4_init_irq_eint(void)
214 215 216 217
{
	int irq;

	for (irq = 0 ; irq <= 31 ; irq++) {
218 219
		irq_set_chip_and_handler(IRQ_EINT(irq), &exynos4_irq_eint,
					 handle_level_irq);
220 221 222
		set_irq_flags(IRQ_EINT(irq), IRQF_VALID);
	}

T
Thomas Gleixner 已提交
223
	irq_set_chained_handler(IRQ_EINT16_31, exynos4_irq_demux_eint16_31);
224 225 226 227

	for (irq = 0 ; irq <= 15 ; irq++) {
		eint0_15_data[irq] = IRQ_EINT(irq);

T
Thomas Gleixner 已提交
228 229 230
		irq_set_handler_data(exynos4_get_irq_nr(irq),
				     &eint0_15_data[irq]);
		irq_set_chained_handler(exynos4_get_irq_nr(irq),
K
Kukjin Kim 已提交
231
					exynos4_irq_eint0_15);
232 233 234 235 236
	}

	return 0;
}

K
Kukjin Kim 已提交
237
arch_initcall(exynos4_init_irq_eint);