irq-gic-v3-its.c 102.0 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
M
Marc Zyngier 已提交
2
/*
3
 * Copyright (C) 2013-2017 ARM Limited, All Rights Reserved.
M
Marc Zyngier 已提交
4 5 6
 * Author: Marc Zyngier <marc.zyngier@arm.com>
 */

7
#include <linux/acpi.h>
8
#include <linux/acpi_iort.h>
9
#include <linux/bitfield.h>
M
Marc Zyngier 已提交
10 11
#include <linux/bitmap.h>
#include <linux/cpu.h>
12
#include <linux/crash_dump.h>
M
Marc Zyngier 已提交
13
#include <linux/delay.h>
14
#include <linux/dma-iommu.h>
15
#include <linux/efi.h>
M
Marc Zyngier 已提交
16
#include <linux/interrupt.h>
17
#include <linux/irqdomain.h>
18
#include <linux/list.h>
M
Marc Zyngier 已提交
19
#include <linux/log2.h>
20
#include <linux/memblock.h>
M
Marc Zyngier 已提交
21 22 23 24 25 26 27 28 29
#include <linux/mm.h>
#include <linux/msi.h>
#include <linux/of.h>
#include <linux/of_address.h>
#include <linux/of_irq.h>
#include <linux/of_pci.h>
#include <linux/of_platform.h>
#include <linux/percpu.h>
#include <linux/slab.h>
30
#include <linux/syscore_ops.h>
M
Marc Zyngier 已提交
31

32
#include <linux/irqchip.h>
M
Marc Zyngier 已提交
33
#include <linux/irqchip/arm-gic-v3.h>
34
#include <linux/irqchip/arm-gic-v4.h>
M
Marc Zyngier 已提交
35 36 37 38

#include <asm/cputype.h>
#include <asm/exception.h>

39 40
#include "irq-gic-common.h"

41 42
#define ITS_FLAGS_CMDQ_NEEDS_FLUSHING		(1ULL << 0)
#define ITS_FLAGS_WORKAROUND_CAVIUM_22375	(1ULL << 1)
43
#define ITS_FLAGS_WORKAROUND_CAVIUM_23144	(1ULL << 2)
44
#define ITS_FLAGS_SAVE_SUSPEND_STATE		(1ULL << 3)
M
Marc Zyngier 已提交
45

46
#define RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING	(1 << 0)
47
#define RDIST_FLAGS_RD_TABLES_PREALLOCATED	(1 << 1)
48

49 50 51 52 53 54 55 56 57 58 59
static u32 lpi_id_bits;

/*
 * We allocate memory for PROPBASE to cover 2 ^ lpi_id_bits LPIs to
 * deal with (one configuration byte per interrupt). PENDBASE has to
 * be 64kB aligned (one bit per LPI, plus 8192 bits for SPI/PPI/SGI).
 */
#define LPI_NRBITS		lpi_id_bits
#define LPI_PROPBASE_SZ		ALIGN(BIT(LPI_NRBITS), SZ_64K)
#define LPI_PENDBASE_SZ		ALIGN(BIT(LPI_NRBITS) / 8, SZ_64K)

60
#define LPI_PROP_DEFAULT_PRIO	GICD_INT_DEF_PRI
61

M
Marc Zyngier 已提交
62 63 64 65 66 67 68 69 70 71
/*
 * Collection structure - just an ID, and a redistributor address to
 * ping. We use one per CPU as a bag of interrupts assigned to this
 * CPU.
 */
struct its_collection {
	u64			target_address;
	u16			col_id;
};

72
/*
73 74
 * The ITS_BASER structure - contains memory information, cached
 * value of BASER register configuration and ITS page size.
75 76 77 78 79
 */
struct its_baser {
	void		*base;
	u64		val;
	u32		order;
80
	u32		psz;
81 82
};

83 84
struct its_device;

M
Marc Zyngier 已提交
85 86
/*
 * The ITS structure - contains most of the infrastructure, with the
87 88
 * top-level MSI domain, the command queue, the collections, and the
 * list of devices writing to it.
89 90 91 92
 *
 * dev_alloc_lock has to be taken for device allocations, while the
 * spinlock must be taken to parse data structures such as the device
 * list.
M
Marc Zyngier 已提交
93 94 95
 */
struct its_node {
	raw_spinlock_t		lock;
96
	struct mutex		dev_alloc_lock;
M
Marc Zyngier 已提交
97 98
	struct list_head	entry;
	void __iomem		*base;
99
	phys_addr_t		phys_base;
M
Marc Zyngier 已提交
100 101
	struct its_cmd_block	*cmd_base;
	struct its_cmd_block	*cmd_write;
102
	struct its_baser	tables[GITS_BASER_NR_REGS];
M
Marc Zyngier 已提交
103
	struct its_collection	*collections;
104 105
	struct fwnode_handle	*fwnode_handle;
	u64			(*get_msi_base)(struct its_device *its_dev);
106
	u64			typer;
107 108
	u64			cbaser_save;
	u32			ctlr_save;
M
Marc Zyngier 已提交
109 110
	struct list_head	its_device_list;
	u64			flags;
111
	unsigned long		list_nr;
112
	int			numa_node;
113 114
	unsigned int		msi_domain_flags;
	u32			pre_its_base; /* for Socionext Synquacer */
115
	int			vlpi_redist_offset;
M
Marc Zyngier 已提交
116 117
};

118
#define is_v4(its)		(!!((its)->typer & GITS_TYPER_VLPIS))
119
#define device_ids(its)		(FIELD_GET(GITS_TYPER_DEVBITS, (its)->typer) + 1)
120

M
Marc Zyngier 已提交
121 122
#define ITS_ITT_ALIGN		SZ_256

123 124 125 126
/* The maximum number of VPEID bits supported by VLPI commands */
#define ITS_MAX_VPEID_BITS	(16)
#define ITS_MAX_VPEID		(1 << (ITS_MAX_VPEID_BITS))

127 128 129
/* Convert page order to size in bytes */
#define PAGE_ORDER_TO_SIZE(o)	(PAGE_SIZE << (o))

130 131 132 133 134
struct event_lpi_map {
	unsigned long		*lpi_map;
	u16			*col_map;
	irq_hw_number_t		lpi_base;
	int			nr_lpis;
135 136 137 138
	struct mutex		vlpi_lock;
	struct its_vm		*vm;
	struct its_vlpi_map	*vlpi_maps;
	int			nr_vlpis;
139 140
};

M
Marc Zyngier 已提交
141
/*
142 143 144 145
 * The ITS view of a device - belongs to an ITS, owns an interrupt
 * translation table, and a list of interrupts.  If it some of its
 * LPIs are injected into a guest (GICv4), the event_map.vm field
 * indicates which one.
M
Marc Zyngier 已提交
146 147 148 149
 */
struct its_device {
	struct list_head	entry;
	struct its_node		*its;
150
	struct event_lpi_map	event_map;
M
Marc Zyngier 已提交
151 152 153
	void			*itt;
	u32			nr_ites;
	u32			device_id;
154
	bool			shared;
M
Marc Zyngier 已提交
155 156
};

157 158 159 160 161 162 163
static struct {
	raw_spinlock_t		lock;
	struct its_device	*dev;
	struct its_vpe		**vpes;
	int			next_victim;
} vpe_proxy;

164
static LIST_HEAD(its_nodes);
165
static DEFINE_RAW_SPINLOCK(its_lock);
166
static struct rdists *gic_rdists;
167
static struct irq_domain *its_parent;
168

169
static unsigned long its_list_map;
170 171 172
static u16 vmovp_seq_num;
static DEFINE_RAW_SPINLOCK(vmovp_lock);

173
static DEFINE_IDA(its_vpeid_ida);
174

175
#define gic_data_rdist()		(raw_cpu_ptr(gic_rdists->rdist))
176
#define gic_data_rdist_cpu(cpu)		(per_cpu_ptr(gic_rdists->rdist, cpu))
177
#define gic_data_rdist_rd_base()	(gic_data_rdist()->rd_base)
178
#define gic_data_rdist_vlpi_base()	(gic_data_rdist_rd_base() + SZ_128K)
179

180 181 182 183 184 185
static u16 get_its_list(struct its_vm *vm)
{
	struct its_node *its;
	unsigned long its_list = 0;

	list_for_each_entry(its, &its_nodes, entry) {
186
		if (!is_v4(its))
187 188 189 190 191 192 193 194 195
			continue;

		if (vm->vlpi_count[its->list_nr])
			__set_bit(its->list_nr, &its_list);
	}

	return (u16)its_list;
}

196 197 198 199 200 201
static inline u32 its_get_event_id(struct irq_data *d)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	return d->hwirq - its_dev->event_map.lpi_base;
}

202 203 204 205 206 207 208 209
static struct its_collection *dev_event_to_col(struct its_device *its_dev,
					       u32 event)
{
	struct its_node *its = its_dev->its;

	return its->collections + its_dev->event_map.col_map[event];
}

210 211 212 213 214 215 216 217 218
static struct its_vlpi_map *dev_event_to_vlpi_map(struct its_device *its_dev,
					       u32 event)
{
	if (WARN_ON_ONCE(event >= its_dev->event_map.nr_lpis))
		return NULL;

	return &its_dev->event_map.vlpi_maps[event];
}

219 220 221 222 223 224 225
static struct its_collection *irq_to_col(struct irq_data *d)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);

	return dev_event_to_col(its_dev, its_get_event_id(d));
}

226 227
static struct its_collection *valid_col(struct its_collection *col)
{
228
	if (WARN_ON_ONCE(col->target_address & GENMASK_ULL(15, 0)))
229 230 231 232 233
		return NULL;

	return col;
}

234 235 236 237 238 239 240 241
static struct its_vpe *valid_vpe(struct its_node *its, struct its_vpe *vpe)
{
	if (valid_col(its->collections + vpe->col_idx))
		return vpe;

	return NULL;
}

M
Marc Zyngier 已提交
242 243 244 245 246 247 248 249 250 251 252
/*
 * ITS command descriptors - parameters to be encoded in a command
 * block.
 */
struct its_cmd_desc {
	union {
		struct {
			struct its_device *dev;
			u32 event_id;
		} its_inv_cmd;

253 254 255 256 257
		struct {
			struct its_device *dev;
			u32 event_id;
		} its_clear_cmd;

M
Marc Zyngier 已提交
258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
		struct {
			struct its_device *dev;
			u32 event_id;
		} its_int_cmd;

		struct {
			struct its_device *dev;
			int valid;
		} its_mapd_cmd;

		struct {
			struct its_collection *col;
			int valid;
		} its_mapc_cmd;

		struct {
			struct its_device *dev;
			u32 phys_id;
			u32 event_id;
277
		} its_mapti_cmd;
M
Marc Zyngier 已提交
278 279 280 281

		struct {
			struct its_device *dev;
			struct its_collection *col;
282
			u32 event_id;
M
Marc Zyngier 已提交
283 284 285 286 287 288 289 290 291 292
		} its_movi_cmd;

		struct {
			struct its_device *dev;
			u32 event_id;
		} its_discard_cmd;

		struct {
			struct its_collection *col;
		} its_invall_cmd;
293

294 295 296 297 298 299 300 301 302 303
		struct {
			struct its_vpe *vpe;
		} its_vinvall_cmd;

		struct {
			struct its_vpe *vpe;
			struct its_collection *col;
			bool valid;
		} its_vmapp_cmd;

304 305 306 307 308 309 310 311 312 313 314 315 316 317
		struct {
			struct its_vpe *vpe;
			struct its_device *dev;
			u32 virt_id;
			u32 event_id;
			bool db_enabled;
		} its_vmapti_cmd;

		struct {
			struct its_vpe *vpe;
			struct its_device *dev;
			u32 event_id;
			bool db_enabled;
		} its_vmovi_cmd;
318 319 320 321 322 323 324

		struct {
			struct its_vpe *vpe;
			struct its_collection *col;
			u16 seq_num;
			u16 its_list;
		} its_vmovp_cmd;
M
Marc Zyngier 已提交
325 326 327 328 329 330 331
	};
};

/*
 * The ITS command block, which is what the ITS actually parses.
 */
struct its_cmd_block {
332 333 334 335
	union {
		u64	raw_cmd[4];
		__le64	raw_cmd_le[4];
	};
M
Marc Zyngier 已提交
336 337 338 339 340
};

#define ITS_CMD_QUEUE_SZ		SZ_64K
#define ITS_CMD_QUEUE_NR_ENTRIES	(ITS_CMD_QUEUE_SZ / sizeof(struct its_cmd_block))

341 342
typedef struct its_collection *(*its_cmd_builder_t)(struct its_node *,
						    struct its_cmd_block *,
M
Marc Zyngier 已提交
343 344
						    struct its_cmd_desc *);

345 346
typedef struct its_vpe *(*its_cmd_vbuilder_t)(struct its_node *,
					      struct its_cmd_block *,
347 348
					      struct its_cmd_desc *);

349 350 351 352 353 354 355
static void its_mask_encode(u64 *raw_cmd, u64 val, int h, int l)
{
	u64 mask = GENMASK_ULL(h, l);
	*raw_cmd &= ~mask;
	*raw_cmd |= (val << l) & mask;
}

M
Marc Zyngier 已提交
356 357
static void its_encode_cmd(struct its_cmd_block *cmd, u8 cmd_nr)
{
358
	its_mask_encode(&cmd->raw_cmd[0], cmd_nr, 7, 0);
M
Marc Zyngier 已提交
359 360 361 362
}

static void its_encode_devid(struct its_cmd_block *cmd, u32 devid)
{
363
	its_mask_encode(&cmd->raw_cmd[0], devid, 63, 32);
M
Marc Zyngier 已提交
364 365 366 367
}

static void its_encode_event_id(struct its_cmd_block *cmd, u32 id)
{
368
	its_mask_encode(&cmd->raw_cmd[1], id, 31, 0);
M
Marc Zyngier 已提交
369 370 371 372
}

static void its_encode_phys_id(struct its_cmd_block *cmd, u32 phys_id)
{
373
	its_mask_encode(&cmd->raw_cmd[1], phys_id, 63, 32);
M
Marc Zyngier 已提交
374 375 376 377
}

static void its_encode_size(struct its_cmd_block *cmd, u8 size)
{
378
	its_mask_encode(&cmd->raw_cmd[1], size, 4, 0);
M
Marc Zyngier 已提交
379 380 381 382
}

static void its_encode_itt(struct its_cmd_block *cmd, u64 itt_addr)
{
383
	its_mask_encode(&cmd->raw_cmd[2], itt_addr >> 8, 51, 8);
M
Marc Zyngier 已提交
384 385 386 387
}

static void its_encode_valid(struct its_cmd_block *cmd, int valid)
{
388
	its_mask_encode(&cmd->raw_cmd[2], !!valid, 63, 63);
M
Marc Zyngier 已提交
389 390 391 392
}

static void its_encode_target(struct its_cmd_block *cmd, u64 target_addr)
{
393
	its_mask_encode(&cmd->raw_cmd[2], target_addr >> 16, 51, 16);
M
Marc Zyngier 已提交
394 395 396 397
}

static void its_encode_collection(struct its_cmd_block *cmd, u16 col)
{
398
	its_mask_encode(&cmd->raw_cmd[2], col, 15, 0);
M
Marc Zyngier 已提交
399 400
}

401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
static void its_encode_vpeid(struct its_cmd_block *cmd, u16 vpeid)
{
	its_mask_encode(&cmd->raw_cmd[1], vpeid, 47, 32);
}

static void its_encode_virt_id(struct its_cmd_block *cmd, u32 virt_id)
{
	its_mask_encode(&cmd->raw_cmd[2], virt_id, 31, 0);
}

static void its_encode_db_phys_id(struct its_cmd_block *cmd, u32 db_phys_id)
{
	its_mask_encode(&cmd->raw_cmd[2], db_phys_id, 63, 32);
}

static void its_encode_db_valid(struct its_cmd_block *cmd, bool db_valid)
{
	its_mask_encode(&cmd->raw_cmd[2], db_valid, 0, 0);
}

421 422 423 424 425 426 427 428 429 430
static void its_encode_seq_num(struct its_cmd_block *cmd, u16 seq_num)
{
	its_mask_encode(&cmd->raw_cmd[0], seq_num, 47, 32);
}

static void its_encode_its_list(struct its_cmd_block *cmd, u16 its_list)
{
	its_mask_encode(&cmd->raw_cmd[1], its_list, 15, 0);
}

431 432
static void its_encode_vpt_addr(struct its_cmd_block *cmd, u64 vpt_pa)
{
433
	its_mask_encode(&cmd->raw_cmd[3], vpt_pa >> 16, 51, 16);
434 435 436 437 438 439 440
}

static void its_encode_vpt_size(struct its_cmd_block *cmd, u8 vpt_size)
{
	its_mask_encode(&cmd->raw_cmd[3], vpt_size, 4, 0);
}

M
Marc Zyngier 已提交
441 442 443
static inline void its_fixup_cmd(struct its_cmd_block *cmd)
{
	/* Let's fixup BE commands */
444 445 446 447
	cmd->raw_cmd_le[0] = cpu_to_le64(cmd->raw_cmd[0]);
	cmd->raw_cmd_le[1] = cpu_to_le64(cmd->raw_cmd[1]);
	cmd->raw_cmd_le[2] = cpu_to_le64(cmd->raw_cmd[2]);
	cmd->raw_cmd_le[3] = cpu_to_le64(cmd->raw_cmd[3]);
M
Marc Zyngier 已提交
448 449
}

450 451
static struct its_collection *its_build_mapd_cmd(struct its_node *its,
						 struct its_cmd_block *cmd,
M
Marc Zyngier 已提交
452 453 454
						 struct its_cmd_desc *desc)
{
	unsigned long itt_addr;
455
	u8 size = ilog2(desc->its_mapd_cmd.dev->nr_ites);
M
Marc Zyngier 已提交
456 457 458 459 460 461 462 463 464 465 466 467

	itt_addr = virt_to_phys(desc->its_mapd_cmd.dev->itt);
	itt_addr = ALIGN(itt_addr, ITS_ITT_ALIGN);

	its_encode_cmd(cmd, GITS_CMD_MAPD);
	its_encode_devid(cmd, desc->its_mapd_cmd.dev->device_id);
	its_encode_size(cmd, size - 1);
	its_encode_itt(cmd, itt_addr);
	its_encode_valid(cmd, desc->its_mapd_cmd.valid);

	its_fixup_cmd(cmd);

468
	return NULL;
M
Marc Zyngier 已提交
469 470
}

471 472
static struct its_collection *its_build_mapc_cmd(struct its_node *its,
						 struct its_cmd_block *cmd,
M
Marc Zyngier 已提交
473 474 475 476 477 478 479 480 481 482 483 484
						 struct its_cmd_desc *desc)
{
	its_encode_cmd(cmd, GITS_CMD_MAPC);
	its_encode_collection(cmd, desc->its_mapc_cmd.col->col_id);
	its_encode_target(cmd, desc->its_mapc_cmd.col->target_address);
	its_encode_valid(cmd, desc->its_mapc_cmd.valid);

	its_fixup_cmd(cmd);

	return desc->its_mapc_cmd.col;
}

485 486
static struct its_collection *its_build_mapti_cmd(struct its_node *its,
						  struct its_cmd_block *cmd,
M
Marc Zyngier 已提交
487 488
						  struct its_cmd_desc *desc)
{
489 490
	struct its_collection *col;

491 492
	col = dev_event_to_col(desc->its_mapti_cmd.dev,
			       desc->its_mapti_cmd.event_id);
493

494 495 496 497
	its_encode_cmd(cmd, GITS_CMD_MAPTI);
	its_encode_devid(cmd, desc->its_mapti_cmd.dev->device_id);
	its_encode_event_id(cmd, desc->its_mapti_cmd.event_id);
	its_encode_phys_id(cmd, desc->its_mapti_cmd.phys_id);
498
	its_encode_collection(cmd, col->col_id);
M
Marc Zyngier 已提交
499 500 501

	its_fixup_cmd(cmd);

502
	return valid_col(col);
M
Marc Zyngier 已提交
503 504
}

505 506
static struct its_collection *its_build_movi_cmd(struct its_node *its,
						 struct its_cmd_block *cmd,
M
Marc Zyngier 已提交
507 508
						 struct its_cmd_desc *desc)
{
509 510 511 512 513
	struct its_collection *col;

	col = dev_event_to_col(desc->its_movi_cmd.dev,
			       desc->its_movi_cmd.event_id);

M
Marc Zyngier 已提交
514 515
	its_encode_cmd(cmd, GITS_CMD_MOVI);
	its_encode_devid(cmd, desc->its_movi_cmd.dev->device_id);
516
	its_encode_event_id(cmd, desc->its_movi_cmd.event_id);
M
Marc Zyngier 已提交
517 518 519 520
	its_encode_collection(cmd, desc->its_movi_cmd.col->col_id);

	its_fixup_cmd(cmd);

521
	return valid_col(col);
M
Marc Zyngier 已提交
522 523
}

524 525
static struct its_collection *its_build_discard_cmd(struct its_node *its,
						    struct its_cmd_block *cmd,
M
Marc Zyngier 已提交
526 527
						    struct its_cmd_desc *desc)
{
528 529 530 531 532
	struct its_collection *col;

	col = dev_event_to_col(desc->its_discard_cmd.dev,
			       desc->its_discard_cmd.event_id);

M
Marc Zyngier 已提交
533 534 535 536 537 538
	its_encode_cmd(cmd, GITS_CMD_DISCARD);
	its_encode_devid(cmd, desc->its_discard_cmd.dev->device_id);
	its_encode_event_id(cmd, desc->its_discard_cmd.event_id);

	its_fixup_cmd(cmd);

539
	return valid_col(col);
M
Marc Zyngier 已提交
540 541
}

542 543
static struct its_collection *its_build_inv_cmd(struct its_node *its,
						struct its_cmd_block *cmd,
M
Marc Zyngier 已提交
544 545
						struct its_cmd_desc *desc)
{
546 547 548 549 550
	struct its_collection *col;

	col = dev_event_to_col(desc->its_inv_cmd.dev,
			       desc->its_inv_cmd.event_id);

M
Marc Zyngier 已提交
551 552 553 554 555 556
	its_encode_cmd(cmd, GITS_CMD_INV);
	its_encode_devid(cmd, desc->its_inv_cmd.dev->device_id);
	its_encode_event_id(cmd, desc->its_inv_cmd.event_id);

	its_fixup_cmd(cmd);

557
	return valid_col(col);
M
Marc Zyngier 已提交
558 559
}

560 561
static struct its_collection *its_build_int_cmd(struct its_node *its,
						struct its_cmd_block *cmd,
562 563 564 565 566 567 568 569 570 571 572 573 574
						struct its_cmd_desc *desc)
{
	struct its_collection *col;

	col = dev_event_to_col(desc->its_int_cmd.dev,
			       desc->its_int_cmd.event_id);

	its_encode_cmd(cmd, GITS_CMD_INT);
	its_encode_devid(cmd, desc->its_int_cmd.dev->device_id);
	its_encode_event_id(cmd, desc->its_int_cmd.event_id);

	its_fixup_cmd(cmd);

575
	return valid_col(col);
576 577
}

578 579
static struct its_collection *its_build_clear_cmd(struct its_node *its,
						  struct its_cmd_block *cmd,
580 581 582 583 584 585 586 587 588 589 590 591 592
						  struct its_cmd_desc *desc)
{
	struct its_collection *col;

	col = dev_event_to_col(desc->its_clear_cmd.dev,
			       desc->its_clear_cmd.event_id);

	its_encode_cmd(cmd, GITS_CMD_CLEAR);
	its_encode_devid(cmd, desc->its_clear_cmd.dev->device_id);
	its_encode_event_id(cmd, desc->its_clear_cmd.event_id);

	its_fixup_cmd(cmd);

593
	return valid_col(col);
594 595
}

596 597
static struct its_collection *its_build_invall_cmd(struct its_node *its,
						   struct its_cmd_block *cmd,
M
Marc Zyngier 已提交
598 599 600 601 602 603 604 605 606 607
						   struct its_cmd_desc *desc)
{
	its_encode_cmd(cmd, GITS_CMD_INVALL);
	its_encode_collection(cmd, desc->its_mapc_cmd.col->col_id);

	its_fixup_cmd(cmd);

	return NULL;
}

608 609
static struct its_vpe *its_build_vinvall_cmd(struct its_node *its,
					     struct its_cmd_block *cmd,
610 611 612 613 614 615 616
					     struct its_cmd_desc *desc)
{
	its_encode_cmd(cmd, GITS_CMD_VINVALL);
	its_encode_vpeid(cmd, desc->its_vinvall_cmd.vpe->vpe_id);

	its_fixup_cmd(cmd);

617
	return valid_vpe(its, desc->its_vinvall_cmd.vpe);
618 619
}

620 621
static struct its_vpe *its_build_vmapp_cmd(struct its_node *its,
					   struct its_cmd_block *cmd,
622 623 624
					   struct its_cmd_desc *desc)
{
	unsigned long vpt_addr;
625
	u64 target;
626 627

	vpt_addr = virt_to_phys(page_address(desc->its_vmapp_cmd.vpe->vpt_page));
628
	target = desc->its_vmapp_cmd.col->target_address + its->vlpi_redist_offset;
629 630 631 632

	its_encode_cmd(cmd, GITS_CMD_VMAPP);
	its_encode_vpeid(cmd, desc->its_vmapp_cmd.vpe->vpe_id);
	its_encode_valid(cmd, desc->its_vmapp_cmd.valid);
633
	its_encode_target(cmd, target);
634 635 636 637 638
	its_encode_vpt_addr(cmd, vpt_addr);
	its_encode_vpt_size(cmd, LPI_NRBITS - 1);

	its_fixup_cmd(cmd);

639
	return valid_vpe(its, desc->its_vmapp_cmd.vpe);
640 641
}

642 643
static struct its_vpe *its_build_vmapti_cmd(struct its_node *its,
					    struct its_cmd_block *cmd,
644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
					    struct its_cmd_desc *desc)
{
	u32 db;

	if (desc->its_vmapti_cmd.db_enabled)
		db = desc->its_vmapti_cmd.vpe->vpe_db_lpi;
	else
		db = 1023;

	its_encode_cmd(cmd, GITS_CMD_VMAPTI);
	its_encode_devid(cmd, desc->its_vmapti_cmd.dev->device_id);
	its_encode_vpeid(cmd, desc->its_vmapti_cmd.vpe->vpe_id);
	its_encode_event_id(cmd, desc->its_vmapti_cmd.event_id);
	its_encode_db_phys_id(cmd, db);
	its_encode_virt_id(cmd, desc->its_vmapti_cmd.virt_id);

	its_fixup_cmd(cmd);

662
	return valid_vpe(its, desc->its_vmapti_cmd.vpe);
663 664
}

665 666
static struct its_vpe *its_build_vmovi_cmd(struct its_node *its,
					   struct its_cmd_block *cmd,
667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684
					   struct its_cmd_desc *desc)
{
	u32 db;

	if (desc->its_vmovi_cmd.db_enabled)
		db = desc->its_vmovi_cmd.vpe->vpe_db_lpi;
	else
		db = 1023;

	its_encode_cmd(cmd, GITS_CMD_VMOVI);
	its_encode_devid(cmd, desc->its_vmovi_cmd.dev->device_id);
	its_encode_vpeid(cmd, desc->its_vmovi_cmd.vpe->vpe_id);
	its_encode_event_id(cmd, desc->its_vmovi_cmd.event_id);
	its_encode_db_phys_id(cmd, db);
	its_encode_db_valid(cmd, true);

	its_fixup_cmd(cmd);

685
	return valid_vpe(its, desc->its_vmovi_cmd.vpe);
686 687
}

688 689
static struct its_vpe *its_build_vmovp_cmd(struct its_node *its,
					   struct its_cmd_block *cmd,
690 691
					   struct its_cmd_desc *desc)
{
692 693 694
	u64 target;

	target = desc->its_vmovp_cmd.col->target_address + its->vlpi_redist_offset;
695 696 697 698
	its_encode_cmd(cmd, GITS_CMD_VMOVP);
	its_encode_seq_num(cmd, desc->its_vmovp_cmd.seq_num);
	its_encode_its_list(cmd, desc->its_vmovp_cmd.its_list);
	its_encode_vpeid(cmd, desc->its_vmovp_cmd.vpe->vpe_id);
699
	its_encode_target(cmd, target);
700 701 702

	its_fixup_cmd(cmd);

703
	return valid_vpe(its, desc->its_vmovp_cmd.vpe);
704 705
}

706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
static struct its_vpe *its_build_vinv_cmd(struct its_node *its,
					  struct its_cmd_block *cmd,
					  struct its_cmd_desc *desc)
{
	struct its_vlpi_map *map;

	map = dev_event_to_vlpi_map(desc->its_inv_cmd.dev,
				    desc->its_inv_cmd.event_id);

	its_encode_cmd(cmd, GITS_CMD_INV);
	its_encode_devid(cmd, desc->its_inv_cmd.dev->device_id);
	its_encode_event_id(cmd, desc->its_inv_cmd.event_id);

	its_fixup_cmd(cmd);

	return valid_vpe(its, map->vpe);
}

724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759
static struct its_vpe *its_build_vint_cmd(struct its_node *its,
					  struct its_cmd_block *cmd,
					  struct its_cmd_desc *desc)
{
	struct its_vlpi_map *map;

	map = dev_event_to_vlpi_map(desc->its_int_cmd.dev,
				    desc->its_int_cmd.event_id);

	its_encode_cmd(cmd, GITS_CMD_INT);
	its_encode_devid(cmd, desc->its_int_cmd.dev->device_id);
	its_encode_event_id(cmd, desc->its_int_cmd.event_id);

	its_fixup_cmd(cmd);

	return valid_vpe(its, map->vpe);
}

static struct its_vpe *its_build_vclear_cmd(struct its_node *its,
					    struct its_cmd_block *cmd,
					    struct its_cmd_desc *desc)
{
	struct its_vlpi_map *map;

	map = dev_event_to_vlpi_map(desc->its_clear_cmd.dev,
				    desc->its_clear_cmd.event_id);

	its_encode_cmd(cmd, GITS_CMD_CLEAR);
	its_encode_devid(cmd, desc->its_clear_cmd.dev->device_id);
	its_encode_event_id(cmd, desc->its_clear_cmd.event_id);

	its_fixup_cmd(cmd);

	return valid_vpe(its, map->vpe);
}

M
Marc Zyngier 已提交
760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801
static u64 its_cmd_ptr_to_offset(struct its_node *its,
				 struct its_cmd_block *ptr)
{
	return (ptr - its->cmd_base) * sizeof(*ptr);
}

static int its_queue_full(struct its_node *its)
{
	int widx;
	int ridx;

	widx = its->cmd_write - its->cmd_base;
	ridx = readl_relaxed(its->base + GITS_CREADR) / sizeof(struct its_cmd_block);

	/* This is incredibly unlikely to happen, unless the ITS locks up. */
	if (((widx + 1) % ITS_CMD_QUEUE_NR_ENTRIES) == ridx)
		return 1;

	return 0;
}

static struct its_cmd_block *its_allocate_entry(struct its_node *its)
{
	struct its_cmd_block *cmd;
	u32 count = 1000000;	/* 1s! */

	while (its_queue_full(its)) {
		count--;
		if (!count) {
			pr_err_ratelimited("ITS queue not draining\n");
			return NULL;
		}
		cpu_relax();
		udelay(1);
	}

	cmd = its->cmd_write++;

	/* Handle queue wrapping */
	if (its->cmd_write == (its->cmd_base + ITS_CMD_QUEUE_NR_ENTRIES))
		its->cmd_write = its->cmd_base;

802 803 804 805 806 807
	/* Clear command  */
	cmd->raw_cmd[0] = 0;
	cmd->raw_cmd[1] = 0;
	cmd->raw_cmd[2] = 0;
	cmd->raw_cmd[3] = 0;

M
Marc Zyngier 已提交
808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
	return cmd;
}

static struct its_cmd_block *its_post_commands(struct its_node *its)
{
	u64 wr = its_cmd_ptr_to_offset(its, its->cmd_write);

	writel_relaxed(wr, its->base + GITS_CWRITER);

	return its->cmd_write;
}

static void its_flush_cmd(struct its_node *its, struct its_cmd_block *cmd)
{
	/*
	 * Make sure the commands written to memory are observable by
	 * the ITS.
	 */
	if (its->flags & ITS_FLAGS_CMDQ_NEEDS_FLUSHING)
827
		gic_flush_dcache_to_poc(cmd, sizeof(*cmd));
M
Marc Zyngier 已提交
828 829 830 831
	else
		dsb(ishst);
}

832
static int its_wait_for_range_completion(struct its_node *its,
833
					 u64	prev_idx,
834
					 struct its_cmd_block *to)
M
Marc Zyngier 已提交
835
{
836
	u64 rd_idx, to_idx, linear_idx;
M
Marc Zyngier 已提交
837 838
	u32 count = 1000000;	/* 1s! */

839
	/* Linearize to_idx if the command set has wrapped around */
M
Marc Zyngier 已提交
840
	to_idx = its_cmd_ptr_to_offset(its, to);
841 842 843 844
	if (to_idx < prev_idx)
		to_idx += ITS_CMD_QUEUE_SZ;

	linear_idx = prev_idx;
M
Marc Zyngier 已提交
845 846

	while (1) {
847 848
		s64 delta;

M
Marc Zyngier 已提交
849
		rd_idx = readl_relaxed(its->base + GITS_CREADR);
850

851 852 853 854 855 856 857
		/*
		 * Compute the read pointer progress, taking the
		 * potential wrap-around into account.
		 */
		delta = rd_idx - prev_idx;
		if (rd_idx < prev_idx)
			delta += ITS_CMD_QUEUE_SZ;
858

859 860
		linear_idx += delta;
		if (linear_idx >= to_idx)
M
Marc Zyngier 已提交
861 862 863 864
			break;

		count--;
		if (!count) {
865 866
			pr_err_ratelimited("ITS queue timeout (%llu %llu)\n",
					   to_idx, linear_idx);
867
			return -1;
M
Marc Zyngier 已提交
868
		}
869
		prev_idx = rd_idx;
M
Marc Zyngier 已提交
870 871 872
		cpu_relax();
		udelay(1);
	}
873 874

	return 0;
M
Marc Zyngier 已提交
875 876
}

877 878 879 880 881 882 883 884 885
/* Warning, macro hell follows */
#define BUILD_SINGLE_CMD_FUNC(name, buildtype, synctype, buildfn)	\
void name(struct its_node *its,						\
	  buildtype builder,						\
	  struct its_cmd_desc *desc)					\
{									\
	struct its_cmd_block *cmd, *sync_cmd, *next_cmd;		\
	synctype *sync_obj;						\
	unsigned long flags;						\
886
	u64 rd_idx;							\
887 888 889 890 891 892 893 894
									\
	raw_spin_lock_irqsave(&its->lock, flags);			\
									\
	cmd = its_allocate_entry(its);					\
	if (!cmd) {		/* We're soooooo screewed... */		\
		raw_spin_unlock_irqrestore(&its->lock, flags);		\
		return;							\
	}								\
895
	sync_obj = builder(its, cmd, desc);				\
896 897 898 899 900 901 902
	its_flush_cmd(its, cmd);					\
									\
	if (sync_obj) {							\
		sync_cmd = its_allocate_entry(its);			\
		if (!sync_cmd)						\
			goto post;					\
									\
903
		buildfn(its, sync_cmd, sync_obj);			\
904 905 906 907
		its_flush_cmd(its, sync_cmd);				\
	}								\
									\
post:									\
908
	rd_idx = readl_relaxed(its->base + GITS_CREADR);		\
909 910 911
	next_cmd = its_post_commands(its);				\
	raw_spin_unlock_irqrestore(&its->lock, flags);			\
									\
912
	if (its_wait_for_range_completion(its, rd_idx, next_cmd))	\
913
		pr_err_ratelimited("ITS cmd %ps failed\n", builder);	\
914
}
M
Marc Zyngier 已提交
915

916 917
static void its_build_sync_cmd(struct its_node *its,
			       struct its_cmd_block *sync_cmd,
918 919 920 921
			       struct its_collection *sync_col)
{
	its_encode_cmd(sync_cmd, GITS_CMD_SYNC);
	its_encode_target(sync_cmd, sync_col->target_address);
M
Marc Zyngier 已提交
922

923
	its_fixup_cmd(sync_cmd);
M
Marc Zyngier 已提交
924 925
}

926 927 928
static BUILD_SINGLE_CMD_FUNC(its_send_single_command, its_cmd_builder_t,
			     struct its_collection, its_build_sync_cmd)

929 930
static void its_build_vsync_cmd(struct its_node *its,
				struct its_cmd_block *sync_cmd,
931 932 933 934 935 936 937 938 939 940 941
				struct its_vpe *sync_vpe)
{
	its_encode_cmd(sync_cmd, GITS_CMD_VSYNC);
	its_encode_vpeid(sync_cmd, sync_vpe->vpe_id);

	its_fixup_cmd(sync_cmd);
}

static BUILD_SINGLE_CMD_FUNC(its_send_single_vcommand, its_cmd_vbuilder_t,
			     struct its_vpe, its_build_vsync_cmd)

942
static void its_send_int(struct its_device *dev, u32 event_id)
M
Marc Zyngier 已提交
943
{
944
	struct its_cmd_desc desc;
M
Marc Zyngier 已提交
945

946 947
	desc.its_int_cmd.dev = dev;
	desc.its_int_cmd.event_id = event_id;
M
Marc Zyngier 已提交
948

949 950
	its_send_single_command(dev->its, its_build_int_cmd, &desc);
}
M
Marc Zyngier 已提交
951

952 953 954
static void its_send_clear(struct its_device *dev, u32 event_id)
{
	struct its_cmd_desc desc;
M
Marc Zyngier 已提交
955

956 957
	desc.its_clear_cmd.dev = dev;
	desc.its_clear_cmd.event_id = event_id;
M
Marc Zyngier 已提交
958

959
	its_send_single_command(dev->its, its_build_clear_cmd, &desc);
M
Marc Zyngier 已提交
960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992
}

static void its_send_inv(struct its_device *dev, u32 event_id)
{
	struct its_cmd_desc desc;

	desc.its_inv_cmd.dev = dev;
	desc.its_inv_cmd.event_id = event_id;

	its_send_single_command(dev->its, its_build_inv_cmd, &desc);
}

static void its_send_mapd(struct its_device *dev, int valid)
{
	struct its_cmd_desc desc;

	desc.its_mapd_cmd.dev = dev;
	desc.its_mapd_cmd.valid = !!valid;

	its_send_single_command(dev->its, its_build_mapd_cmd, &desc);
}

static void its_send_mapc(struct its_node *its, struct its_collection *col,
			  int valid)
{
	struct its_cmd_desc desc;

	desc.its_mapc_cmd.col = col;
	desc.its_mapc_cmd.valid = !!valid;

	its_send_single_command(its, its_build_mapc_cmd, &desc);
}

993
static void its_send_mapti(struct its_device *dev, u32 irq_id, u32 id)
M
Marc Zyngier 已提交
994 995 996
{
	struct its_cmd_desc desc;

997 998 999
	desc.its_mapti_cmd.dev = dev;
	desc.its_mapti_cmd.phys_id = irq_id;
	desc.its_mapti_cmd.event_id = id;
M
Marc Zyngier 已提交
1000

1001
	its_send_single_command(dev->its, its_build_mapti_cmd, &desc);
M
Marc Zyngier 已提交
1002 1003 1004 1005 1006 1007 1008 1009 1010
}

static void its_send_movi(struct its_device *dev,
			  struct its_collection *col, u32 id)
{
	struct its_cmd_desc desc;

	desc.its_movi_cmd.dev = dev;
	desc.its_movi_cmd.col = col;
1011
	desc.its_movi_cmd.event_id = id;
M
Marc Zyngier 已提交
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033

	its_send_single_command(dev->its, its_build_movi_cmd, &desc);
}

static void its_send_discard(struct its_device *dev, u32 id)
{
	struct its_cmd_desc desc;

	desc.its_discard_cmd.dev = dev;
	desc.its_discard_cmd.event_id = id;

	its_send_single_command(dev->its, its_build_discard_cmd, &desc);
}

static void its_send_invall(struct its_node *its, struct its_collection *col)
{
	struct its_cmd_desc desc;

	desc.its_invall_cmd.col = col;

	its_send_single_command(its, its_build_invall_cmd, &desc);
}
1034

1035 1036
static void its_send_vmapti(struct its_device *dev, u32 id)
{
1037
	struct its_vlpi_map *map = dev_event_to_vlpi_map(dev, id);
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
	struct its_cmd_desc desc;

	desc.its_vmapti_cmd.vpe = map->vpe;
	desc.its_vmapti_cmd.dev = dev;
	desc.its_vmapti_cmd.virt_id = map->vintid;
	desc.its_vmapti_cmd.event_id = id;
	desc.its_vmapti_cmd.db_enabled = map->db_enabled;

	its_send_single_vcommand(dev->its, its_build_vmapti_cmd, &desc);
}

static void its_send_vmovi(struct its_device *dev, u32 id)
{
1051
	struct its_vlpi_map *map = dev_event_to_vlpi_map(dev, id);
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
	struct its_cmd_desc desc;

	desc.its_vmovi_cmd.vpe = map->vpe;
	desc.its_vmovi_cmd.dev = dev;
	desc.its_vmovi_cmd.event_id = id;
	desc.its_vmovi_cmd.db_enabled = map->db_enabled;

	its_send_single_vcommand(dev->its, its_build_vmovi_cmd, &desc);
}

1062 1063
static void its_send_vmapp(struct its_node *its,
			   struct its_vpe *vpe, bool valid)
1064 1065 1066 1067 1068
{
	struct its_cmd_desc desc;

	desc.its_vmapp_cmd.vpe = vpe;
	desc.its_vmapp_cmd.valid = valid;
1069
	desc.its_vmapp_cmd.col = &its->collections[vpe->col_idx];
1070

1071
	its_send_single_vcommand(its, its_build_vmapp_cmd, &desc);
1072 1073
}

1074 1075
static void its_send_vmovp(struct its_vpe *vpe)
{
1076
	struct its_cmd_desc desc = {};
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
	struct its_node *its;
	unsigned long flags;
	int col_id = vpe->col_idx;

	desc.its_vmovp_cmd.vpe = vpe;

	if (!its_list_map) {
		its = list_first_entry(&its_nodes, struct its_node, entry);
		desc.its_vmovp_cmd.col = &its->collections[col_id];
		its_send_single_vcommand(its, its_build_vmovp_cmd, &desc);
		return;
	}

	/*
	 * Yet another marvel of the architecture. If using the
	 * its_list "feature", we need to make sure that all ITSs
	 * receive all VMOVP commands in the same order. The only way
	 * to guarantee this is to make vmovp a serialization point.
	 *
	 * Wall <-- Head.
	 */
	raw_spin_lock_irqsave(&vmovp_lock, flags);

	desc.its_vmovp_cmd.seq_num = vmovp_seq_num++;
1101
	desc.its_vmovp_cmd.its_list = get_its_list(vpe->its_vm);
1102 1103 1104

	/* Emit VMOVPs */
	list_for_each_entry(its, &its_nodes, entry) {
1105
		if (!is_v4(its))
1106 1107
			continue;

1108 1109 1110
		if (!vpe->its_vm->vlpi_count[its->list_nr])
			continue;

1111 1112 1113 1114 1115 1116 1117
		desc.its_vmovp_cmd.col = &its->collections[col_id];
		its_send_single_vcommand(its, its_build_vmovp_cmd, &desc);
	}

	raw_spin_unlock_irqrestore(&vmovp_lock, flags);
}

1118
static void its_send_vinvall(struct its_node *its, struct its_vpe *vpe)
1119 1120 1121 1122
{
	struct its_cmd_desc desc;

	desc.its_vinvall_cmd.vpe = vpe;
1123
	its_send_single_vcommand(its, its_build_vinvall_cmd, &desc);
1124 1125
}

1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
static void its_send_vinv(struct its_device *dev, u32 event_id)
{
	struct its_cmd_desc desc;

	/*
	 * There is no real VINV command. This is just a normal INV,
	 * with a VSYNC instead of a SYNC.
	 */
	desc.its_inv_cmd.dev = dev;
	desc.its_inv_cmd.event_id = event_id;

	its_send_single_vcommand(dev->its, its_build_vinv_cmd, &desc);
}

1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
static void its_send_vint(struct its_device *dev, u32 event_id)
{
	struct its_cmd_desc desc;

	/*
	 * There is no real VINT command. This is just a normal INT,
	 * with a VSYNC instead of a SYNC.
	 */
	desc.its_int_cmd.dev = dev;
	desc.its_int_cmd.event_id = event_id;

	its_send_single_vcommand(dev->its, its_build_vint_cmd, &desc);
}

static void its_send_vclear(struct its_device *dev, u32 event_id)
{
	struct its_cmd_desc desc;

	/*
	 * There is no real VCLEAR command. This is just a normal CLEAR,
	 * with a VSYNC instead of a SYNC.
	 */
	desc.its_clear_cmd.dev = dev;
	desc.its_clear_cmd.event_id = event_id;

	its_send_single_vcommand(dev->its, its_build_vclear_cmd, &desc);
}

1168 1169 1170
/*
 * irqchip functions - assumes MSI, mostly.
 */
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
static struct its_vlpi_map *get_vlpi_map(struct irq_data *d)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	u32 event = its_get_event_id(d);

	if (!irqd_is_forwarded_to_vcpu(d))
		return NULL;

	return dev_event_to_vlpi_map(its_dev, event);
}
1181

1182
static void lpi_write_config(struct irq_data *d, u8 clr, u8 set)
1183
{
1184
	struct its_vlpi_map *map = get_vlpi_map(d);
1185
	irq_hw_number_t hwirq;
1186
	void *va;
1187
	u8 *cfg;
1188

1189 1190
	if (map) {
		va = page_address(map->vm->vprop_page);
1191 1192 1193 1194 1195
		hwirq = map->vintid;

		/* Remember the updated property */
		map->properties &= ~clr;
		map->properties |= set | LPI_PROP_GROUP1;
1196
	} else {
1197
		va = gic_rdists->prop_table_va;
1198 1199
		hwirq = d->hwirq;
	}
1200

1201
	cfg = va + hwirq - 8192;
1202
	*cfg &= ~clr;
1203
	*cfg |= set | LPI_PROP_GROUP1;
1204 1205 1206 1207 1208 1209 1210

	/*
	 * Make the above write visible to the redistributors.
	 * And yes, we're flushing exactly: One. Single. Byte.
	 * Humpf...
	 */
	if (gic_rdists->flags & RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING)
1211
		gic_flush_dcache_to_poc(cfg, sizeof(*cfg));
1212 1213
	else
		dsb(ishst);
1214 1215
}

1216 1217 1218 1219 1220 1221
static void wait_for_syncr(void __iomem *rdbase)
{
	while (gic_read_lpir(rdbase + GICR_SYNCR) & 1)
		cpu_relax();
}

1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
static void direct_lpi_inv(struct irq_data *d)
{
	struct its_collection *col;
	void __iomem *rdbase;

	/* Target the redistributor this LPI is currently routed to */
	col = irq_to_col(d);
	rdbase = per_cpu_ptr(gic_rdists->rdist, col->col_id)->rd_base;
	gic_write_lpir(d->hwirq, rdbase + GICR_INVLPIR);

	wait_for_syncr(rdbase);
}

1235 1236 1237 1238 1239
static void lpi_update_config(struct irq_data *d, u8 clr, u8 set)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);

	lpi_write_config(d, clr, set);
1240 1241
	if (gic_rdists->has_direct_lpi && !irqd_is_forwarded_to_vcpu(d))
		direct_lpi_inv(d);
1242
	else if (!irqd_is_forwarded_to_vcpu(d))
1243
		its_send_inv(its_dev, its_get_event_id(d));
1244 1245
	else
		its_send_vinv(its_dev, its_get_event_id(d));
1246 1247
}

1248 1249 1250 1251
static void its_vlpi_set_doorbell(struct irq_data *d, bool enable)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	u32 event = its_get_event_id(d);
1252
	struct its_vlpi_map *map;
1253

1254 1255 1256
	map = dev_event_to_vlpi_map(its_dev, event);

	if (map->db_enabled == enable)
1257 1258
		return;

1259
	map->db_enabled = enable;
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271

	/*
	 * More fun with the architecture:
	 *
	 * Ideally, we'd issue a VMAPTI to set the doorbell to its LPI
	 * value or to 1023, depending on the enable bit. But that
	 * would be issueing a mapping for an /existing/ DevID+EventID
	 * pair, which is UNPREDICTABLE. Instead, let's issue a VMOVI
	 * to the /same/ vPE, using this opportunity to adjust the
	 * doorbell. Mouahahahaha. We loves it, Precious.
	 */
	its_send_vmovi(its_dev, event);
1272 1273 1274 1275
}

static void its_mask_irq(struct irq_data *d)
{
1276 1277 1278
	if (irqd_is_forwarded_to_vcpu(d))
		its_vlpi_set_doorbell(d, false);

1279
	lpi_update_config(d, LPI_PROP_ENABLED, 0);
1280 1281 1282 1283
}

static void its_unmask_irq(struct irq_data *d)
{
1284 1285 1286
	if (irqd_is_forwarded_to_vcpu(d))
		its_vlpi_set_doorbell(d, true);

1287
	lpi_update_config(d, 0, LPI_PROP_ENABLED);
1288 1289 1290 1291 1292
}

static int its_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
			    bool force)
{
1293 1294
	unsigned int cpu;
	const struct cpumask *cpu_mask = cpu_online_mask;
1295 1296 1297 1298
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	struct its_collection *target_col;
	u32 id = its_get_event_id(d);

1299 1300 1301 1302
	/* A forwarded interrupt should use irq_set_vcpu_affinity */
	if (irqd_is_forwarded_to_vcpu(d))
		return -EINVAL;

1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
       /* lpi cannot be routed to a redistributor that is on a foreign node */
	if (its_dev->its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) {
		if (its_dev->its->numa_node >= 0) {
			cpu_mask = cpumask_of_node(its_dev->its->numa_node);
			if (!cpumask_intersects(mask_val, cpu_mask))
				return -EINVAL;
		}
	}

	cpu = cpumask_any_and(mask_val, cpu_mask);

1314 1315 1316
	if (cpu >= nr_cpu_ids)
		return -EINVAL;

1317 1318 1319 1320 1321
	/* don't set the affinity when the target cpu is same as current one */
	if (cpu != its_dev->event_map.col_map[id]) {
		target_col = &its_dev->its->collections[cpu];
		its_send_movi(its_dev, target_col, id);
		its_dev->event_map.col_map[id] = cpu;
1322
		irq_data_update_effective_affinity(d, cpumask_of(cpu));
1323
	}
1324 1325 1326 1327

	return IRQ_SET_MASK_OK_DONE;
}

1328 1329 1330 1331 1332 1333 1334
static u64 its_irq_get_msi_base(struct its_device *its_dev)
{
	struct its_node *its = its_dev->its;

	return its->phys_base + GITS_TRANSLATER;
}

M
Marc Zyngier 已提交
1335 1336 1337 1338 1339 1340 1341
static void its_irq_compose_msi_msg(struct irq_data *d, struct msi_msg *msg)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	struct its_node *its;
	u64 addr;

	its = its_dev->its;
1342
	addr = its->get_msi_base(its_dev);
M
Marc Zyngier 已提交
1343

1344 1345
	msg->address_lo		= lower_32_bits(addr);
	msg->address_hi		= upper_32_bits(addr);
M
Marc Zyngier 已提交
1346
	msg->data		= its_get_event_id(d);
1347

1348
	iommu_dma_compose_msi_msg(irq_data_get_msi_desc(d), msg);
M
Marc Zyngier 已提交
1349 1350
}

1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
static int its_irq_set_irqchip_state(struct irq_data *d,
				     enum irqchip_irq_state which,
				     bool state)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	u32 event = its_get_event_id(d);

	if (which != IRQCHIP_STATE_PENDING)
		return -EINVAL;

1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
	if (irqd_is_forwarded_to_vcpu(d)) {
		if (state)
			its_send_vint(its_dev, event);
		else
			its_send_vclear(its_dev, event);
	} else {
		if (state)
			its_send_int(its_dev, event);
		else
			its_send_clear(its_dev, event);
	}
1372 1373 1374 1375

	return 0;
}

1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
static void its_map_vm(struct its_node *its, struct its_vm *vm)
{
	unsigned long flags;

	/* Not using the ITS list? Everything is always mapped. */
	if (!its_list_map)
		return;

	raw_spin_lock_irqsave(&vmovp_lock, flags);

	/*
	 * If the VM wasn't mapped yet, iterate over the vpes and get
	 * them mapped now.
	 */
	vm->vlpi_count[its->list_nr]++;

	if (vm->vlpi_count[its->list_nr] == 1) {
		int i;

		for (i = 0; i < vm->nr_vpes; i++) {
			struct its_vpe *vpe = vm->vpes[i];
1397
			struct irq_data *d = irq_get_irq_data(vpe->irq);
1398 1399 1400 1401 1402

			/* Map the VPE to the first possible CPU */
			vpe->col_idx = cpumask_first(cpu_online_mask);
			its_send_vmapp(its, vpe, true);
			its_send_vinvall(its, vpe);
1403
			irq_data_update_effective_affinity(d, cpumask_of(vpe->col_idx));
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
		}
	}

	raw_spin_unlock_irqrestore(&vmovp_lock, flags);
}

static void its_unmap_vm(struct its_node *its, struct its_vm *vm)
{
	unsigned long flags;

	/* Not using the ITS list? Everything is always mapped. */
	if (!its_list_map)
		return;

	raw_spin_lock_irqsave(&vmovp_lock, flags);

	if (!--vm->vlpi_count[its->list_nr]) {
		int i;

		for (i = 0; i < vm->nr_vpes; i++)
			its_send_vmapp(its, vm->vpes[i], false);
	}

	raw_spin_unlock_irqrestore(&vmovp_lock, flags);
}

1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
static int its_vlpi_map(struct irq_data *d, struct its_cmd_info *info)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	u32 event = its_get_event_id(d);
	int ret = 0;

	if (!info->map)
		return -EINVAL;

	mutex_lock(&its_dev->event_map.vlpi_lock);

	if (!its_dev->event_map.vm) {
		struct its_vlpi_map *maps;

K
Kees Cook 已提交
1444
		maps = kcalloc(its_dev->event_map.nr_lpis, sizeof(*maps),
1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
			       GFP_KERNEL);
		if (!maps) {
			ret = -ENOMEM;
			goto out;
		}

		its_dev->event_map.vm = info->map->vm;
		its_dev->event_map.vlpi_maps = maps;
	} else if (its_dev->event_map.vm != info->map->vm) {
		ret = -EINVAL;
		goto out;
	}

	/* Get our private copy of the mapping information */
	its_dev->event_map.vlpi_maps[event] = *info->map;

	if (irqd_is_forwarded_to_vcpu(d)) {
		/* Already mapped, move it around */
		its_send_vmovi(its_dev, event);
	} else {
1465 1466 1467
		/* Ensure all the VPEs are mapped on this ITS */
		its_map_vm(its_dev->its, info->map->vm);

1468 1469 1470 1471 1472 1473 1474 1475 1476
		/*
		 * Flag the interrupt as forwarded so that we can
		 * start poking the virtual property table.
		 */
		irqd_set_forwarded_to_vcpu(d);

		/* Write out the property to the prop table */
		lpi_write_config(d, 0xff, info->map->properties);

1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
		/* Drop the physical mapping */
		its_send_discard(its_dev, event);

		/* and install the virtual one */
		its_send_vmapti(its_dev, event);

		/* Increment the number of VLPIs */
		its_dev->event_map.nr_vlpis++;
	}

out:
	mutex_unlock(&its_dev->event_map.vlpi_lock);
	return ret;
}

static int its_vlpi_get(struct irq_data *d, struct its_cmd_info *info)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1495
	struct its_vlpi_map *map = get_vlpi_map(d);
1496 1497 1498 1499
	int ret = 0;

	mutex_lock(&its_dev->event_map.vlpi_lock);

1500
	if (!its_dev->event_map.vm || !map->vm) {
1501 1502 1503 1504 1505
		ret = -EINVAL;
		goto out;
	}

	/* Copy our mapping information to the incoming request */
1506
	*info->map = *map;
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535

out:
	mutex_unlock(&its_dev->event_map.vlpi_lock);
	return ret;
}

static int its_vlpi_unmap(struct irq_data *d)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	u32 event = its_get_event_id(d);
	int ret = 0;

	mutex_lock(&its_dev->event_map.vlpi_lock);

	if (!its_dev->event_map.vm || !irqd_is_forwarded_to_vcpu(d)) {
		ret = -EINVAL;
		goto out;
	}

	/* Drop the virtual mapping */
	its_send_discard(its_dev, event);

	/* and restore the physical one */
	irqd_clr_forwarded_to_vcpu(d);
	its_send_mapti(its_dev, d->hwirq, event);
	lpi_update_config(d, 0xff, (LPI_PROP_DEFAULT_PRIO |
				    LPI_PROP_ENABLED |
				    LPI_PROP_GROUP1));

1536 1537 1538
	/* Potentially unmap the VM from this ITS */
	its_unmap_vm(its_dev->its, its_dev->event_map.vm);

1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
	/*
	 * Drop the refcount and make the device available again if
	 * this was the last VLPI.
	 */
	if (!--its_dev->event_map.nr_vlpis) {
		its_dev->event_map.vm = NULL;
		kfree(its_dev->event_map.vlpi_maps);
	}

out:
	mutex_unlock(&its_dev->event_map.vlpi_lock);
	return ret;
}

1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
static int its_vlpi_prop_update(struct irq_data *d, struct its_cmd_info *info)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);

	if (!its_dev->event_map.vm || !irqd_is_forwarded_to_vcpu(d))
		return -EINVAL;

	if (info->cmd_type == PROP_UPDATE_AND_INV_VLPI)
		lpi_update_config(d, 0xff, info->config);
	else
		lpi_write_config(d, 0xff, info->config);
	its_vlpi_set_doorbell(d, !!(info->config & LPI_PROP_ENABLED));

	return 0;
}

1569 1570 1571 1572 1573 1574
static int its_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu_info)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	struct its_cmd_info *info = vcpu_info;

	/* Need a v4 ITS */
1575
	if (!is_v4(its_dev->its))
1576 1577
		return -EINVAL;

1578 1579 1580 1581
	/* Unmap request? */
	if (!info)
		return its_vlpi_unmap(d);

1582 1583
	switch (info->cmd_type) {
	case MAP_VLPI:
1584
		return its_vlpi_map(d, info);
1585 1586

	case GET_VLPI:
1587
		return its_vlpi_get(d, info);
1588 1589 1590

	case PROP_UPDATE_VLPI:
	case PROP_UPDATE_AND_INV_VLPI:
1591
		return its_vlpi_prop_update(d, info);
1592 1593 1594 1595 1596 1597

	default:
		return -EINVAL;
	}
}

1598 1599 1600 1601
static struct irq_chip its_irq_chip = {
	.name			= "ITS",
	.irq_mask		= its_mask_irq,
	.irq_unmask		= its_unmask_irq,
1602
	.irq_eoi		= irq_chip_eoi_parent,
1603
	.irq_set_affinity	= its_set_affinity,
M
Marc Zyngier 已提交
1604
	.irq_compose_msi_msg	= its_irq_compose_msi_msg,
1605
	.irq_set_irqchip_state	= its_irq_set_irqchip_state,
1606
	.irq_set_vcpu_affinity	= its_irq_set_vcpu_affinity,
M
Marc Zyngier 已提交
1607 1608
};

1609

M
Marc Zyngier 已提交
1610 1611 1612
/*
 * How we allocate LPIs:
 *
1613 1614 1615 1616 1617 1618 1619 1620
 * lpi_range_list contains ranges of LPIs that are to available to
 * allocate from. To allocate LPIs, just pick the first range that
 * fits the required allocation, and reduce it by the required
 * amount. Once empty, remove the range from the list.
 *
 * To free a range of LPIs, add a free range to the list, sort it and
 * merge the result if the new range happens to be adjacent to an
 * already free block.
M
Marc Zyngier 已提交
1621
 *
1622 1623 1624
 * The consequence of the above is that allocation is cost is low, but
 * freeing is expensive. We assumes that freeing rarely occurs.
 */
1625
#define ITS_MAX_LPI_NRBITS	16 /* 64K LPIs */
1626 1627 1628 1629 1630 1631 1632 1633 1634

static DEFINE_MUTEX(lpi_range_lock);
static LIST_HEAD(lpi_range_list);

struct lpi_range {
	struct list_head	entry;
	u32			base_id;
	u32			span;
};
M
Marc Zyngier 已提交
1635

1636
static struct lpi_range *mk_lpi_range(u32 base, u32 span)
M
Marc Zyngier 已提交
1637
{
1638 1639
	struct lpi_range *range;

1640
	range = kmalloc(sizeof(*range), GFP_KERNEL);
1641 1642 1643 1644 1645 1646
	if (range) {
		range->base_id = base;
		range->span = span;
	}

	return range;
M
Marc Zyngier 已提交
1647 1648
}

1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
static int alloc_lpi_range(u32 nr_lpis, u32 *base)
{
	struct lpi_range *range, *tmp;
	int err = -ENOSPC;

	mutex_lock(&lpi_range_lock);

	list_for_each_entry_safe(range, tmp, &lpi_range_list, entry) {
		if (range->span >= nr_lpis) {
			*base = range->base_id;
			range->base_id += nr_lpis;
			range->span -= nr_lpis;

			if (range->span == 0) {
				list_del(&range->entry);
				kfree(range);
			}

			err = 0;
			break;
		}
	}

	mutex_unlock(&lpi_range_lock);

	pr_debug("ITS: alloc %u:%u\n", *base, nr_lpis);
	return err;
M
Marc Zyngier 已提交
1676 1677
}

1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
static void merge_lpi_ranges(struct lpi_range *a, struct lpi_range *b)
{
	if (&a->entry == &lpi_range_list || &b->entry == &lpi_range_list)
		return;
	if (a->base_id + a->span != b->base_id)
		return;
	b->base_id = a->base_id;
	b->span += a->span;
	list_del(&a->entry);
	kfree(a);
}

1690
static int free_lpi_range(u32 base, u32 nr_lpis)
M
Marc Zyngier 已提交
1691
{
1692
	struct lpi_range *new, *old;
1693 1694

	new = mk_lpi_range(base, nr_lpis);
1695 1696
	if (!new)
		return -ENOMEM;
1697 1698 1699

	mutex_lock(&lpi_range_lock);

1700 1701 1702
	list_for_each_entry_reverse(old, &lpi_range_list, entry) {
		if (old->base_id < base)
			break;
1703
	}
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	/*
	 * old is the last element with ->base_id smaller than base,
	 * so new goes right after it. If there are no elements with
	 * ->base_id smaller than base, &old->entry ends up pointing
	 * at the head of the list, and inserting new it the start of
	 * the list is the right thing to do in that case as well.
	 */
	list_add(&new->entry, &old->entry);
	/*
	 * Now check if we can merge with the preceding and/or
	 * following ranges.
	 */
	merge_lpi_ranges(old, new);
	merge_lpi_ranges(new, list_next_entry(new, entry));
1718 1719

	mutex_unlock(&lpi_range_lock);
1720
	return 0;
1721 1722 1723 1724 1725
}

static int __init its_lpi_init(u32 id_bits)
{
	u32 lpis = (1UL << id_bits) - 8192;
1726
	u32 numlpis;
1727 1728
	int err;

1729 1730 1731 1732 1733 1734 1735 1736
	numlpis = 1UL << GICD_TYPER_NUM_LPIS(gic_rdists->gicd_typer);

	if (numlpis > 2 && !WARN_ON(numlpis > lpis)) {
		lpis = numlpis;
		pr_info("ITS: Using hypervisor restricted LPI range [%u]\n",
			lpis);
	}

1737 1738 1739 1740 1741 1742 1743 1744
	/*
	 * Initializing the allocator is just the same as freeing the
	 * full range of LPIs.
	 */
	err = free_lpi_range(8192, lpis);
	pr_debug("ITS: Allocator initialized for %u LPIs\n", lpis);
	return err;
}
M
Marc Zyngier 已提交
1745

1746
static unsigned long *its_lpi_alloc(int nr_irqs, u32 *base, int *nr_ids)
1747 1748 1749
{
	unsigned long *bitmap = NULL;
	int err = 0;
M
Marc Zyngier 已提交
1750 1751

	do {
1752
		err = alloc_lpi_range(nr_irqs, base);
1753
		if (!err)
M
Marc Zyngier 已提交
1754 1755
			break;

1756 1757
		nr_irqs /= 2;
	} while (nr_irqs > 0);
M
Marc Zyngier 已提交
1758

1759 1760 1761
	if (!nr_irqs)
		err = -ENOSPC;

1762
	if (err)
M
Marc Zyngier 已提交
1763 1764
		goto out;

1765
	bitmap = kcalloc(BITS_TO_LONGS(nr_irqs), sizeof (long), GFP_ATOMIC);
M
Marc Zyngier 已提交
1766 1767 1768
	if (!bitmap)
		goto out;

1769
	*nr_ids = nr_irqs;
M
Marc Zyngier 已提交
1770 1771

out:
1772 1773 1774
	if (!bitmap)
		*base = *nr_ids = 0;

M
Marc Zyngier 已提交
1775 1776 1777
	return bitmap;
}

1778
static void its_lpi_free(unsigned long *bitmap, u32 base, u32 nr_ids)
M
Marc Zyngier 已提交
1779
{
1780
	WARN_ON(free_lpi_range(base, nr_ids));
1781
	kfree(bitmap);
M
Marc Zyngier 已提交
1782
}
1783

1784 1785 1786 1787 1788 1789 1790 1791 1792
static void gic_reset_prop_table(void *va)
{
	/* Priority 0xa0, Group-1, disabled */
	memset(va, LPI_PROP_DEFAULT_PRIO | LPI_PROP_GROUP1, LPI_PROPBASE_SZ);

	/* Make sure the GIC will observe the written configuration */
	gic_flush_dcache_to_poc(va, LPI_PROPBASE_SZ);
}

1793 1794 1795
static struct page *its_allocate_prop_table(gfp_t gfp_flags)
{
	struct page *prop_page;
1796

1797 1798 1799 1800
	prop_page = alloc_pages(gfp_flags, get_order(LPI_PROPBASE_SZ));
	if (!prop_page)
		return NULL;

1801
	gic_reset_prop_table(page_address(prop_page));
1802 1803 1804 1805

	return prop_page;
}

1806 1807 1808 1809 1810
static void its_free_prop_table(struct page *prop_page)
{
	free_pages((unsigned long)page_address(prop_page),
		   get_order(LPI_PROPBASE_SZ));
}
1811

1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838
static bool gic_check_reserved_range(phys_addr_t addr, unsigned long size)
{
	phys_addr_t start, end, addr_end;
	u64 i;

	/*
	 * We don't bother checking for a kdump kernel as by
	 * construction, the LPI tables are out of this kernel's
	 * memory map.
	 */
	if (is_kdump_kernel())
		return true;

	addr_end = addr + size - 1;

	for_each_reserved_mem_region(i, &start, &end) {
		if (addr >= start && addr_end <= end)
			return true;
	}

	/* Not found, not a good sign... */
	pr_warn("GICv3: Expected reserved range [%pa:%pa], not found\n",
		&addr, &addr_end);
	add_taint(TAINT_CRAP, LOCKDEP_STILL_OK);
	return false;
}

1839 1840 1841 1842 1843 1844 1845 1846
static int gic_reserve_range(phys_addr_t addr, unsigned long size)
{
	if (efi_enabled(EFI_CONFIG_TABLES))
		return efi_mem_reserve_persistent(addr, size);

	return 0;
}

1847
static int __init its_setup_lpi_prop_table(void)
1848
{
1849 1850
	if (gic_rdists->flags & RDIST_FLAGS_RD_TABLES_PREALLOCATED) {
		u64 val;
1851

1852 1853
		val = gicr_read_propbaser(gic_data_rdist_rd_base() + GICR_PROPBASER);
		lpi_id_bits = (val & GICR_PROPBASER_IDBITS_MASK) + 1;
1854

1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873
		gic_rdists->prop_table_pa = val & GENMASK_ULL(51, 12);
		gic_rdists->prop_table_va = memremap(gic_rdists->prop_table_pa,
						     LPI_PROPBASE_SZ,
						     MEMREMAP_WB);
		gic_reset_prop_table(gic_rdists->prop_table_va);
	} else {
		struct page *page;

		lpi_id_bits = min_t(u32,
				    GICD_TYPER_ID_BITS(gic_rdists->gicd_typer),
				    ITS_MAX_LPI_NRBITS);
		page = its_allocate_prop_table(GFP_NOWAIT);
		if (!page) {
			pr_err("Failed to allocate PROPBASE\n");
			return -ENOMEM;
		}

		gic_rdists->prop_table_pa = page_to_phys(page);
		gic_rdists->prop_table_va = page_address(page);
1874 1875
		WARN_ON(gic_reserve_range(gic_rdists->prop_table_pa,
					  LPI_PROPBASE_SZ));
1876
	}
1877 1878 1879

	pr_info("GICv3: using LPI property table @%pa\n",
		&gic_rdists->prop_table_pa);
1880

1881
	return its_lpi_init(lpi_id_bits);
1882 1883 1884 1885 1886
}

static const char *its_base_type_string[] = {
	[GITS_BASER_TYPE_DEVICE]	= "Devices",
	[GITS_BASER_TYPE_VCPU]		= "Virtual CPUs",
1887
	[GITS_BASER_TYPE_RESERVED3]	= "Reserved (3)",
1888 1889 1890 1891 1892 1893
	[GITS_BASER_TYPE_COLLECTION]	= "Interrupt Collections",
	[GITS_BASER_TYPE_RESERVED5] 	= "Reserved (5)",
	[GITS_BASER_TYPE_RESERVED6] 	= "Reserved (6)",
	[GITS_BASER_TYPE_RESERVED7] 	= "Reserved (7)",
};

1894 1895 1896 1897
static u64 its_read_baser(struct its_node *its, struct its_baser *baser)
{
	u32 idx = baser - its->tables;

1898
	return gits_read_baser(its->base + GITS_BASER + (idx << 3));
1899 1900 1901 1902 1903 1904 1905
}

static void its_write_baser(struct its_node *its, struct its_baser *baser,
			    u64 val)
{
	u32 idx = baser - its->tables;

1906
	gits_write_baser(val, its->base + GITS_BASER + (idx << 3));
1907 1908 1909
	baser->val = its_read_baser(its, baser);
}

1910
static int its_setup_baser(struct its_node *its, struct its_baser *baser,
1911 1912
			   u64 cache, u64 shr, u32 psz, u32 order,
			   bool indirect)
1913 1914 1915 1916
{
	u64 val = its_read_baser(its, baser);
	u64 esz = GITS_BASER_ENTRY_SIZE(val);
	u64 type = GITS_BASER_TYPE(val);
1917
	u64 baser_phys, tmp;
1918
	u32 alloc_pages;
1919
	struct page *page;
1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
	void *base;

retry_alloc_baser:
	alloc_pages = (PAGE_ORDER_TO_SIZE(order) / psz);
	if (alloc_pages > GITS_BASER_PAGES_MAX) {
		pr_warn("ITS@%pa: %s too large, reduce ITS pages %u->%u\n",
			&its->phys_base, its_base_type_string[type],
			alloc_pages, GITS_BASER_PAGES_MAX);
		alloc_pages = GITS_BASER_PAGES_MAX;
		order = get_order(GITS_BASER_PAGES_MAX * psz);
	}

1932 1933
	page = alloc_pages_node(its->numa_node, GFP_KERNEL | __GFP_ZERO, order);
	if (!page)
1934 1935
		return -ENOMEM;

1936
	base = (void *)page_address(page);
1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
	baser_phys = virt_to_phys(base);

	/* Check if the physical address of the memory is above 48bits */
	if (IS_ENABLED(CONFIG_ARM64_64K_PAGES) && (baser_phys >> 48)) {

		/* 52bit PA is supported only when PageSize=64K */
		if (psz != SZ_64K) {
			pr_err("ITS: no 52bit PA support when psz=%d\n", psz);
			free_pages((unsigned long)base, order);
			return -ENXIO;
		}

		/* Convert 52bit PA to 48bit field */
		baser_phys = GITS_BASER_PHYS_52_to_48(baser_phys);
	}

1953
retry_baser:
1954
	val = (baser_phys					 |
1955 1956 1957 1958 1959 1960 1961
		(type << GITS_BASER_TYPE_SHIFT)			 |
		((esz - 1) << GITS_BASER_ENTRY_SIZE_SHIFT)	 |
		((alloc_pages - 1) << GITS_BASER_PAGES_SHIFT)	 |
		cache						 |
		shr						 |
		GITS_BASER_VALID);

1962 1963
	val |=	indirect ? GITS_BASER_INDIRECT : 0x0;

1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
	switch (psz) {
	case SZ_4K:
		val |= GITS_BASER_PAGE_SIZE_4K;
		break;
	case SZ_16K:
		val |= GITS_BASER_PAGE_SIZE_16K;
		break;
	case SZ_64K:
		val |= GITS_BASER_PAGE_SIZE_64K;
		break;
	}

	its_write_baser(its, baser, val);
	tmp = baser->val;

	if ((val ^ tmp) & GITS_BASER_SHAREABILITY_MASK) {
		/*
		 * Shareability didn't stick. Just use
		 * whatever the read reported, which is likely
		 * to be the only thing this redistributor
		 * supports. If that's zero, make it
		 * non-cacheable as well.
		 */
		shr = tmp & GITS_BASER_SHAREABILITY_MASK;
		if (!shr) {
			cache = GITS_BASER_nC;
1990
			gic_flush_dcache_to_poc(base, PAGE_ORDER_TO_SIZE(order));
1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
		}
		goto retry_baser;
	}

	if ((val ^ tmp) & GITS_BASER_PAGE_SIZE_MASK) {
		/*
		 * Page size didn't stick. Let's try a smaller
		 * size and retry. If we reach 4K, then
		 * something is horribly wrong...
		 */
		free_pages((unsigned long)base, order);
		baser->base = NULL;

		switch (psz) {
		case SZ_16K:
			psz = SZ_4K;
			goto retry_alloc_baser;
		case SZ_64K:
			psz = SZ_16K;
			goto retry_alloc_baser;
		}
	}

	if (val != tmp) {
2015
		pr_err("ITS@%pa: %s doesn't stick: %llx %llx\n",
2016
		       &its->phys_base, its_base_type_string[type],
2017
		       val, tmp);
2018 2019 2020 2021 2022 2023 2024
		free_pages((unsigned long)base, order);
		return -ENXIO;
	}

	baser->order = order;
	baser->base = base;
	baser->psz = psz;
2025
	tmp = indirect ? GITS_LVL1_ENTRY_SIZE : esz;
2026

2027
	pr_info("ITS@%pa: allocated %d %s @%lx (%s, esz %d, psz %dK, shr %d)\n",
2028
		&its->phys_base, (int)(PAGE_ORDER_TO_SIZE(order) / (int)tmp),
2029 2030
		its_base_type_string[type],
		(unsigned long)virt_to_phys(base),
2031
		indirect ? "indirect" : "flat", (int)esz,
2032 2033 2034 2035 2036
		psz / SZ_1K, (int)shr >> GITS_BASER_SHAREABILITY_SHIFT);

	return 0;
}

2037 2038
static bool its_parse_indirect_baser(struct its_node *its,
				     struct its_baser *baser,
2039
				     u32 psz, u32 *order, u32 ids)
2040
{
2041 2042 2043
	u64 tmp = its_read_baser(its, baser);
	u64 type = GITS_BASER_TYPE(tmp);
	u64 esz = GITS_BASER_ENTRY_SIZE(tmp);
2044
	u64 val = GITS_BASER_InnerShareable | GITS_BASER_RaWaWb;
2045
	u32 new_order = *order;
2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064
	bool indirect = false;

	/* No need to enable Indirection if memory requirement < (psz*2)bytes */
	if ((esz << ids) > (psz * 2)) {
		/*
		 * Find out whether hw supports a single or two-level table by
		 * table by reading bit at offset '62' after writing '1' to it.
		 */
		its_write_baser(its, baser, val | GITS_BASER_INDIRECT);
		indirect = !!(baser->val & GITS_BASER_INDIRECT);

		if (indirect) {
			/*
			 * The size of the lvl2 table is equal to ITS page size
			 * which is 'psz'. For computing lvl1 table size,
			 * subtract ID bits that sparse lvl2 table from 'ids'
			 * which is reported by ITS hardware times lvl1 table
			 * entry size.
			 */
2065
			ids -= ilog2(psz / (int)esz);
2066 2067 2068
			esz = GITS_LVL1_ENTRY_SIZE;
		}
	}
2069 2070 2071 2072 2073

	/*
	 * Allocate as many entries as required to fit the
	 * range of device IDs that the ITS can grok... The ID
	 * space being incredibly sparse, this results in a
2074 2075
	 * massive waste of memory if two-level device table
	 * feature is not supported by hardware.
2076 2077 2078 2079
	 */
	new_order = max_t(u32, get_order(esz << ids), new_order);
	if (new_order >= MAX_ORDER) {
		new_order = MAX_ORDER - 1;
2080
		ids = ilog2(PAGE_ORDER_TO_SIZE(new_order) / (int)esz);
2081
		pr_warn("ITS@%pa: %s Table too large, reduce ids %llu->%u\n",
2082
			&its->phys_base, its_base_type_string[type],
2083
			device_ids(its), ids);
2084 2085 2086
	}

	*order = new_order;
2087 2088

	return indirect;
2089 2090
}

2091 2092 2093 2094 2095
static void its_free_tables(struct its_node *its)
{
	int i;

	for (i = 0; i < GITS_BASER_NR_REGS; i++) {
2096 2097 2098 2099
		if (its->tables[i].base) {
			free_pages((unsigned long)its->tables[i].base,
				   its->tables[i].order);
			its->tables[i].base = NULL;
2100 2101 2102 2103
		}
	}
}

2104
static int its_alloc_tables(struct its_node *its)
2105 2106
{
	u64 shr = GITS_BASER_InnerShareable;
2107
	u64 cache = GITS_BASER_RaWaWb;
2108 2109
	u32 psz = SZ_64K;
	int err, i;
2110

2111 2112 2113
	if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_22375)
		/* erratum 24313: ignore memory access type */
		cache = GITS_BASER_nCnB;
2114

2115
	for (i = 0; i < GITS_BASER_NR_REGS; i++) {
2116 2117
		struct its_baser *baser = its->tables + i;
		u64 val = its_read_baser(its, baser);
2118
		u64 type = GITS_BASER_TYPE(val);
2119
		u32 order = get_order(psz);
2120
		bool indirect = false;
2121

2122 2123
		switch (type) {
		case GITS_BASER_TYPE_NONE:
2124 2125
			continue;

2126
		case GITS_BASER_TYPE_DEVICE:
2127 2128
			indirect = its_parse_indirect_baser(its, baser,
							    psz, &order,
2129
							    device_ids(its));
2130 2131
			break;

2132 2133
		case GITS_BASER_TYPE_VCPU:
			indirect = its_parse_indirect_baser(its, baser,
2134 2135
							    psz, &order,
							    ITS_MAX_VPEID_BITS);
2136 2137
			break;
		}
2138

2139
		err = its_setup_baser(its, baser, cache, shr, psz, order, indirect);
2140 2141 2142
		if (err < 0) {
			its_free_tables(its);
			return err;
2143 2144
		}

2145 2146 2147 2148
		/* Update settings which will be used for next BASERn */
		psz = baser->psz;
		cache = baser->val & GITS_BASER_CACHEABILITY_MASK;
		shr = baser->val & GITS_BASER_SHAREABILITY_MASK;
2149 2150 2151 2152 2153 2154 2155
	}

	return 0;
}

static int its_alloc_collections(struct its_node *its)
{
2156 2157
	int i;

K
Kees Cook 已提交
2158
	its->collections = kcalloc(nr_cpu_ids, sizeof(*its->collections),
2159 2160 2161 2162
				   GFP_KERNEL);
	if (!its->collections)
		return -ENOMEM;

2163 2164 2165
	for (i = 0; i < nr_cpu_ids; i++)
		its->collections[i].target_address = ~0ULL;

2166 2167 2168
	return 0;
}

2169 2170 2171
static struct page *its_allocate_pending_table(gfp_t gfp_flags)
{
	struct page *pend_page;
2172

2173
	pend_page = alloc_pages(gfp_flags | __GFP_ZERO,
2174
				get_order(LPI_PENDBASE_SZ));
2175 2176 2177 2178 2179 2180 2181 2182 2183
	if (!pend_page)
		return NULL;

	/* Make sure the GIC will observe the zero-ed page */
	gic_flush_dcache_to_poc(page_address(pend_page), LPI_PENDBASE_SZ);

	return pend_page;
}

2184 2185
static void its_free_pending_table(struct page *pt)
{
2186
	free_pages((unsigned long)page_address(pt), get_order(LPI_PENDBASE_SZ));
2187 2188
}

2189
/*
2190 2191
 * Booting with kdump and LPIs enabled is generally fine. Any other
 * case is wrong in the absence of firmware/EFI support.
2192
 */
2193 2194
static bool enabled_lpis_allowed(void)
{
2195 2196
	phys_addr_t addr;
	u64 val;
2197

2198 2199 2200 2201 2202
	/* Check whether the property table is in a reserved region */
	val = gicr_read_propbaser(gic_data_rdist_rd_base() + GICR_PROPBASER);
	addr = val & GENMASK_ULL(51, 12);

	return gic_check_reserved_range(addr, LPI_PROPBASE_SZ);
2203 2204
}

2205
static int __init allocate_lpi_tables(void)
2206
{
2207
	u64 val;
2208
	int err, cpu;
2209

2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220
	/*
	 * If LPIs are enabled while we run this from the boot CPU,
	 * flag the RD tables as pre-allocated if the stars do align.
	 */
	val = readl_relaxed(gic_data_rdist_rd_base() + GICR_CTLR);
	if ((val & GICR_CTLR_ENABLE_LPIS) && enabled_lpis_allowed()) {
		gic_rdists->flags |= (RDIST_FLAGS_RD_TABLES_PREALLOCATED |
				      RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING);
		pr_info("GICv3: Using preallocated redistributor tables\n");
	}

2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231
	err = its_setup_lpi_prop_table();
	if (err)
		return err;

	/*
	 * We allocate all the pending tables anyway, as we may have a
	 * mix of RDs that have had LPIs enabled, and some that
	 * don't. We'll free the unused ones as each CPU comes online.
	 */
	for_each_possible_cpu(cpu) {
		struct page *pend_page;
2232 2233

		pend_page = its_allocate_pending_table(GFP_NOWAIT);
2234
		if (!pend_page) {
2235 2236
			pr_err("Failed to allocate PENDBASE for CPU%d\n", cpu);
			return -ENOMEM;
2237 2238
		}

2239
		gic_data_rdist_cpu(cpu)->pend_page = pend_page;
2240 2241
	}

2242 2243 2244
	return 0;
}

2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
static u64 its_clear_vpend_valid(void __iomem *vlpi_base)
{
	u32 count = 1000000;	/* 1s! */
	bool clean;
	u64 val;

	val = gits_read_vpendbaser(vlpi_base + GICR_VPENDBASER);
	val &= ~GICR_VPENDBASER_Valid;
	gits_write_vpendbaser(val, vlpi_base + GICR_VPENDBASER);

	do {
		val = gits_read_vpendbaser(vlpi_base + GICR_VPENDBASER);
		clean = !(val & GICR_VPENDBASER_Dirty);
		if (!clean) {
			count--;
			cpu_relax();
			udelay(1);
		}
	} while (!clean && count);

	return val;
}

2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
static void its_cpu_init_lpis(void)
{
	void __iomem *rbase = gic_data_rdist_rd_base();
	struct page *pend_page;
	phys_addr_t paddr;
	u64 val, tmp;

	if (gic_data_rdist()->lpi_enabled)
		return;

2278 2279 2280
	val = readl_relaxed(rbase + GICR_CTLR);
	if ((gic_rdists->flags & RDIST_FLAGS_RD_TABLES_PREALLOCATED) &&
	    (val & GICR_CTLR_ENABLE_LPIS)) {
2281 2282 2283 2284 2285 2286 2287 2288 2289
		/*
		 * Check that we get the same property table on all
		 * RDs. If we don't, this is hopeless.
		 */
		paddr = gicr_read_propbaser(rbase + GICR_PROPBASER);
		paddr &= GENMASK_ULL(51, 12);
		if (WARN_ON(gic_rdists->prop_table_pa != paddr))
			add_taint(TAINT_CRAP, LOCKDEP_STILL_OK);

2290 2291 2292
		paddr = gicr_read_pendbaser(rbase + GICR_PENDBASER);
		paddr &= GENMASK_ULL(51, 16);

2293
		WARN_ON(!gic_check_reserved_range(paddr, LPI_PENDBASE_SZ));
2294 2295 2296 2297 2298 2299
		its_free_pending_table(gic_data_rdist()->pend_page);
		gic_data_rdist()->pend_page = NULL;

		goto out;
	}

2300 2301
	pend_page = gic_data_rdist()->pend_page;
	paddr = page_to_phys(pend_page);
2302
	WARN_ON(gic_reserve_range(paddr, LPI_PENDBASE_SZ));
2303

2304
	/* set PROPBASE */
2305
	val = (gic_rdists->prop_table_pa |
2306
	       GICR_PROPBASER_InnerShareable |
2307
	       GICR_PROPBASER_RaWaWb |
2308 2309
	       ((LPI_NRBITS - 1) & GICR_PROPBASER_IDBITS_MASK));

2310 2311
	gicr_write_propbaser(val, rbase + GICR_PROPBASER);
	tmp = gicr_read_propbaser(rbase + GICR_PROPBASER);
2312 2313

	if ((tmp ^ val) & GICR_PROPBASER_SHAREABILITY_MASK) {
2314 2315 2316 2317 2318 2319 2320 2321 2322
		if (!(tmp & GICR_PROPBASER_SHAREABILITY_MASK)) {
			/*
			 * The HW reports non-shareable, we must
			 * remove the cacheability attributes as
			 * well.
			 */
			val &= ~(GICR_PROPBASER_SHAREABILITY_MASK |
				 GICR_PROPBASER_CACHEABILITY_MASK);
			val |= GICR_PROPBASER_nC;
2323
			gicr_write_propbaser(val, rbase + GICR_PROPBASER);
2324
		}
2325 2326 2327 2328 2329 2330
		pr_info_once("GIC: using cache flushing for LPI property table\n");
		gic_rdists->flags |= RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING;
	}

	/* set PENDBASE */
	val = (page_to_phys(pend_page) |
2331
	       GICR_PENDBASER_InnerShareable |
2332
	       GICR_PENDBASER_RaWaWb);
2333

2334 2335
	gicr_write_pendbaser(val, rbase + GICR_PENDBASER);
	tmp = gicr_read_pendbaser(rbase + GICR_PENDBASER);
2336 2337 2338 2339 2340 2341 2342 2343 2344

	if (!(tmp & GICR_PENDBASER_SHAREABILITY_MASK)) {
		/*
		 * The HW reports non-shareable, we must remove the
		 * cacheability attributes as well.
		 */
		val &= ~(GICR_PENDBASER_SHAREABILITY_MASK |
			 GICR_PENDBASER_CACHEABILITY_MASK);
		val |= GICR_PENDBASER_nC;
2345
		gicr_write_pendbaser(val, rbase + GICR_PENDBASER);
2346
	}
2347 2348 2349 2350 2351 2352

	/* Enable LPIs */
	val = readl_relaxed(rbase + GICR_CTLR);
	val |= GICR_CTLR_ENABLE_LPIS;
	writel_relaxed(val, rbase + GICR_CTLR);

2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
	if (gic_rdists->has_vlpis) {
		void __iomem *vlpi_base = gic_data_rdist_vlpi_base();

		/*
		 * It's possible for CPU to receive VLPIs before it is
		 * sheduled as a vPE, especially for the first CPU, and the
		 * VLPI with INTID larger than 2^(IDbits+1) will be considered
		 * as out of range and dropped by GIC.
		 * So we initialize IDbits to known value to avoid VLPI drop.
		 */
		val = (LPI_NRBITS - 1) & GICR_VPROPBASER_IDBITS_MASK;
		pr_debug("GICv4: CPU%d: Init IDbits to 0x%llx for GICR_VPROPBASER\n",
			smp_processor_id(), val);
		gits_write_vpropbaser(val, vlpi_base + GICR_VPROPBASER);

		/*
		 * Also clear Valid bit of GICR_VPENDBASER, in case some
		 * ancient programming gets left in and has possibility of
		 * corrupting memory.
		 */
		val = its_clear_vpend_valid(vlpi_base);
		WARN_ON(val & GICR_VPENDBASER_Dirty);
	}

2377 2378
	/* Make sure the GIC has seen the above */
	dsb(sy);
2379
out:
2380
	gic_data_rdist()->lpi_enabled = true;
2381
	pr_info("GICv3: CPU%d: using %s LPI pending table @%pa\n",
2382
		smp_processor_id(),
2383
		gic_data_rdist()->pend_page ? "allocated" : "reserved",
2384
		&paddr);
2385 2386
}

2387
static void its_cpu_init_collection(struct its_node *its)
2388
{
2389 2390
	int cpu = smp_processor_id();
	u64 target;
2391

2392 2393 2394
	/* avoid cross node collections and its mapping */
	if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) {
		struct device_node *cpu_node;
2395

2396 2397 2398 2399 2400
		cpu_node = of_get_cpu_node(cpu, NULL);
		if (its->numa_node != NUMA_NO_NODE &&
			its->numa_node != of_node_to_nid(cpu_node))
			return;
	}
2401

2402 2403 2404 2405 2406
	/*
	 * We now have to bind each collection to its target
	 * redistributor.
	 */
	if (gic_read_typer(its->base + GITS_TYPER) & GITS_TYPER_PTA) {
2407
		/*
2408
		 * This ITS wants the physical address of the
2409 2410
		 * redistributor.
		 */
2411 2412 2413 2414 2415 2416
		target = gic_data_rdist()->phys_base;
	} else {
		/* This ITS wants a linear CPU number. */
		target = gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER);
		target = GICR_TYPER_CPU_NUMBER(target) << 16;
	}
2417

2418 2419 2420
	/* Perform collection mapping */
	its->collections[cpu].target_address = target;
	its->collections[cpu].col_id = cpu;
2421

2422 2423 2424 2425 2426 2427 2428 2429
	its_send_mapc(its, &its->collections[cpu], 1);
	its_send_invall(its, &its->collections[cpu]);
}

static void its_cpu_init_collections(void)
{
	struct its_node *its;

2430
	raw_spin_lock(&its_lock);
2431 2432 2433

	list_for_each_entry(its, &its_nodes, entry)
		its_cpu_init_collection(its);
2434

2435
	raw_spin_unlock(&its_lock);
2436
}
2437 2438 2439 2440

static struct its_device *its_find_device(struct its_node *its, u32 dev_id)
{
	struct its_device *its_dev = NULL, *tmp;
2441
	unsigned long flags;
2442

2443
	raw_spin_lock_irqsave(&its->lock, flags);
2444 2445 2446 2447 2448 2449 2450 2451

	list_for_each_entry(tmp, &its->its_device_list, entry) {
		if (tmp->device_id == dev_id) {
			its_dev = tmp;
			break;
		}
	}

2452
	raw_spin_unlock_irqrestore(&its->lock, flags);
2453 2454 2455 2456

	return its_dev;
}

2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
static struct its_baser *its_get_baser(struct its_node *its, u32 type)
{
	int i;

	for (i = 0; i < GITS_BASER_NR_REGS; i++) {
		if (GITS_BASER_TYPE(its->tables[i].val) == type)
			return &its->tables[i];
	}

	return NULL;
}

2469 2470
static bool its_alloc_table_entry(struct its_node *its,
				  struct its_baser *baser, u32 id)
2471 2472 2473 2474 2475 2476 2477 2478
{
	struct page *page;
	u32 esz, idx;
	__le64 *table;

	/* Don't allow device id that exceeds single, flat table limit */
	esz = GITS_BASER_ENTRY_SIZE(baser->val);
	if (!(baser->val & GITS_BASER_INDIRECT))
2479
		return (id < (PAGE_ORDER_TO_SIZE(baser->order) / esz));
2480 2481

	/* Compute 1st level table index & check if that exceeds table limit */
2482
	idx = id >> ilog2(baser->psz / esz);
2483 2484 2485 2486 2487 2488 2489
	if (idx >= (PAGE_ORDER_TO_SIZE(baser->order) / GITS_LVL1_ENTRY_SIZE))
		return false;

	table = baser->base;

	/* Allocate memory for 2nd level table */
	if (!table[idx]) {
2490 2491
		page = alloc_pages_node(its->numa_node, GFP_KERNEL | __GFP_ZERO,
					get_order(baser->psz));
2492 2493 2494 2495 2496
		if (!page)
			return false;

		/* Flush Lvl2 table to PoC if hw doesn't support coherency */
		if (!(baser->val & GITS_BASER_SHAREABILITY_MASK))
2497
			gic_flush_dcache_to_poc(page_address(page), baser->psz);
2498 2499 2500 2501 2502

		table[idx] = cpu_to_le64(page_to_phys(page) | GITS_BASER_VALID);

		/* Flush Lvl1 entry to PoC if hw doesn't support coherency */
		if (!(baser->val & GITS_BASER_SHAREABILITY_MASK))
2503
			gic_flush_dcache_to_poc(table + idx, GITS_LVL1_ENTRY_SIZE);
2504 2505 2506 2507 2508 2509 2510 2511

		/* Ensure updated table contents are visible to ITS hardware */
		dsb(sy);
	}

	return true;
}

2512 2513 2514 2515 2516 2517 2518 2519
static bool its_alloc_device_table(struct its_node *its, u32 dev_id)
{
	struct its_baser *baser;

	baser = its_get_baser(its, GITS_BASER_TYPE_DEVICE);

	/* Don't allow device id that exceeds ITS hardware limit */
	if (!baser)
2520
		return (ilog2(dev_id) < device_ids(its));
2521

2522
	return its_alloc_table_entry(its, baser, dev_id);
2523 2524
}

2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
static bool its_alloc_vpe_table(u32 vpe_id)
{
	struct its_node *its;

	/*
	 * Make sure the L2 tables are allocated on *all* v4 ITSs. We
	 * could try and only do it on ITSs corresponding to devices
	 * that have interrupts targeted at this VPE, but the
	 * complexity becomes crazy (and you have tons of memory
	 * anyway, right?).
	 */
	list_for_each_entry(its, &its_nodes, entry) {
		struct its_baser *baser;

2539
		if (!is_v4(its))
2540
			continue;
2541

2542 2543 2544
		baser = its_get_baser(its, GITS_BASER_TYPE_VCPU);
		if (!baser)
			return false;
2545

2546
		if (!its_alloc_table_entry(its, baser, vpe_id))
2547
			return false;
2548 2549 2550 2551 2552
	}

	return true;
}

2553
static struct its_device *its_create_device(struct its_node *its, u32 dev_id,
2554
					    int nvecs, bool alloc_lpis)
2555 2556
{
	struct its_device *dev;
2557
	unsigned long *lpi_map = NULL;
2558
	unsigned long flags;
2559
	u16 *col_map = NULL;
2560 2561 2562
	void *itt;
	int lpi_base;
	int nr_lpis;
2563
	int nr_ites;
2564 2565
	int sz;

2566
	if (!its_alloc_device_table(its, dev_id))
2567 2568
		return NULL;

2569 2570 2571
	if (WARN_ON(!is_power_of_2(nvecs)))
		nvecs = roundup_pow_of_two(nvecs);

2572
	dev = kzalloc(sizeof(*dev), GFP_KERNEL);
2573
	/*
2574 2575
	 * Even if the device wants a single LPI, the ITT must be
	 * sized as a power of two (and you need at least one bit...).
2576
	 */
2577
	nr_ites = max(2, nvecs);
2578
	sz = nr_ites * (FIELD_GET(GITS_TYPER_ITT_ENTRY_SIZE, its->typer) + 1);
2579
	sz = max(sz, ITS_ITT_ALIGN) + ITS_ITT_ALIGN - 1;
2580
	itt = kzalloc_node(sz, GFP_KERNEL, its->numa_node);
2581
	if (alloc_lpis) {
2582
		lpi_map = its_lpi_alloc(nvecs, &lpi_base, &nr_lpis);
2583
		if (lpi_map)
K
Kees Cook 已提交
2584
			col_map = kcalloc(nr_lpis, sizeof(*col_map),
2585 2586
					  GFP_KERNEL);
	} else {
K
Kees Cook 已提交
2587
		col_map = kcalloc(nr_ites, sizeof(*col_map), GFP_KERNEL);
2588 2589 2590
		nr_lpis = 0;
		lpi_base = 0;
	}
2591

2592
	if (!dev || !itt ||  !col_map || (!lpi_map && alloc_lpis)) {
2593 2594 2595
		kfree(dev);
		kfree(itt);
		kfree(lpi_map);
2596
		kfree(col_map);
2597 2598 2599
		return NULL;
	}

2600
	gic_flush_dcache_to_poc(itt, sz);
2601

2602 2603
	dev->its = its;
	dev->itt = itt;
2604
	dev->nr_ites = nr_ites;
2605 2606 2607 2608
	dev->event_map.lpi_map = lpi_map;
	dev->event_map.col_map = col_map;
	dev->event_map.lpi_base = lpi_base;
	dev->event_map.nr_lpis = nr_lpis;
2609
	mutex_init(&dev->event_map.vlpi_lock);
2610 2611 2612
	dev->device_id = dev_id;
	INIT_LIST_HEAD(&dev->entry);

2613
	raw_spin_lock_irqsave(&its->lock, flags);
2614
	list_add(&dev->entry, &its->its_device_list);
2615
	raw_spin_unlock_irqrestore(&its->lock, flags);
2616 2617 2618 2619 2620 2621 2622 2623 2624

	/* Map device to its ITT */
	its_send_mapd(dev, 1);

	return dev;
}

static void its_free_device(struct its_device *its_dev)
{
2625 2626 2627
	unsigned long flags;

	raw_spin_lock_irqsave(&its_dev->its->lock, flags);
2628
	list_del(&its_dev->entry);
2629
	raw_spin_unlock_irqrestore(&its_dev->its->lock, flags);
2630
	kfree(its_dev->event_map.col_map);
2631 2632 2633
	kfree(its_dev->itt);
	kfree(its_dev);
}
M
Marc Zyngier 已提交
2634

2635
static int its_alloc_device_irq(struct its_device *dev, int nvecs, irq_hw_number_t *hwirq)
M
Marc Zyngier 已提交
2636 2637 2638
{
	int idx;

2639
	/* Find a free LPI region in lpi_map and allocate them. */
2640 2641 2642 2643
	idx = bitmap_find_free_region(dev->event_map.lpi_map,
				      dev->event_map.nr_lpis,
				      get_count_order(nvecs));
	if (idx < 0)
M
Marc Zyngier 已提交
2644 2645
		return -ENOSPC;

2646
	*hwirq = dev->event_map.lpi_base + idx;
M
Marc Zyngier 已提交
2647 2648 2649 2650

	return 0;
}

2651 2652
static int its_msi_prepare(struct irq_domain *domain, struct device *dev,
			   int nvec, msi_alloc_info_t *info)
2653
{
M
Marc Zyngier 已提交
2654 2655
	struct its_node *its;
	struct its_device *its_dev;
2656 2657
	struct msi_domain_info *msi_info;
	u32 dev_id;
2658
	int err = 0;
2659 2660

	/*
2661
	 * We ignore "dev" entirely, and rely on the dev_id that has
2662 2663 2664 2665 2666 2667 2668 2669
	 * been passed via the scratchpad. This limits this domain's
	 * usefulness to upper layers that definitely know that they
	 * are built on top of the ITS.
	 */
	dev_id = info->scratchpad[0].ul;

	msi_info = msi_get_domain_info(domain);
	its = msi_info->data;
2670

2671 2672 2673 2674 2675 2676 2677 2678 2679 2680
	if (!gic_rdists->has_direct_lpi &&
	    vpe_proxy.dev &&
	    vpe_proxy.dev->its == its &&
	    dev_id == vpe_proxy.dev->device_id) {
		/* Bad luck. Get yourself a better implementation */
		WARN_ONCE(1, "DevId %x clashes with GICv4 VPE proxy device\n",
			  dev_id);
		return -EINVAL;
	}

2681
	mutex_lock(&its->dev_alloc_lock);
2682
	its_dev = its_find_device(its, dev_id);
2683 2684 2685 2686 2687 2688
	if (its_dev) {
		/*
		 * We already have seen this ID, probably through
		 * another alias (PCI bridge of some sort). No need to
		 * create the device.
		 */
2689
		its_dev->shared = true;
2690
		pr_debug("Reusing ITT for devID %x\n", dev_id);
2691 2692
		goto out;
	}
M
Marc Zyngier 已提交
2693

2694
	its_dev = its_create_device(its, dev_id, nvec, true);
2695 2696 2697 2698
	if (!its_dev) {
		err = -ENOMEM;
		goto out;
	}
M
Marc Zyngier 已提交
2699

2700
	pr_debug("ITT %d entries, %d bits\n", nvec, ilog2(nvec));
2701
out:
2702
	mutex_unlock(&its->dev_alloc_lock);
M
Marc Zyngier 已提交
2703
	info->scratchpad[0].ptr = its_dev;
2704
	return err;
M
Marc Zyngier 已提交
2705 2706
}

2707 2708 2709 2710
static struct msi_domain_ops its_msi_domain_ops = {
	.msi_prepare	= its_msi_prepare,
};

M
Marc Zyngier 已提交
2711 2712 2713 2714
static int its_irq_gic_domain_alloc(struct irq_domain *domain,
				    unsigned int virq,
				    irq_hw_number_t hwirq)
{
2715 2716 2717 2718 2719 2720 2721 2722
	struct irq_fwspec fwspec;

	if (irq_domain_get_of_node(domain->parent)) {
		fwspec.fwnode = domain->parent->fwnode;
		fwspec.param_count = 3;
		fwspec.param[0] = GIC_IRQ_TYPE_LPI;
		fwspec.param[1] = hwirq;
		fwspec.param[2] = IRQ_TYPE_EDGE_RISING;
2723 2724 2725 2726 2727
	} else if (is_fwnode_irqchip(domain->parent->fwnode)) {
		fwspec.fwnode = domain->parent->fwnode;
		fwspec.param_count = 2;
		fwspec.param[0] = hwirq;
		fwspec.param[1] = IRQ_TYPE_EDGE_RISING;
2728 2729 2730
	} else {
		return -EINVAL;
	}
M
Marc Zyngier 已提交
2731

2732
	return irq_domain_alloc_irqs_parent(domain, virq, 1, &fwspec);
M
Marc Zyngier 已提交
2733 2734 2735 2736 2737 2738 2739
}

static int its_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
				unsigned int nr_irqs, void *args)
{
	msi_alloc_info_t *info = args;
	struct its_device *its_dev = info->scratchpad[0].ptr;
2740
	struct its_node *its = its_dev->its;
M
Marc Zyngier 已提交
2741 2742 2743 2744
	irq_hw_number_t hwirq;
	int err;
	int i;

2745 2746 2747
	err = its_alloc_device_irq(its_dev, nr_irqs, &hwirq);
	if (err)
		return err;
M
Marc Zyngier 已提交
2748

2749 2750 2751 2752
	err = iommu_dma_prepare_msi(info->desc, its->get_msi_base(its_dev));
	if (err)
		return err;

2753 2754
	for (i = 0; i < nr_irqs; i++) {
		err = its_irq_gic_domain_alloc(domain, virq + i, hwirq + i);
M
Marc Zyngier 已提交
2755 2756 2757 2758
		if (err)
			return err;

		irq_domain_set_hwirq_and_chip(domain, virq + i,
2759
					      hwirq + i, &its_irq_chip, its_dev);
2760
		irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(virq + i)));
2761
		pr_debug("ID:%d pID:%d vID:%d\n",
2762 2763
			 (int)(hwirq + i - its_dev->event_map.lpi_base),
			 (int)(hwirq + i), virq + i);
M
Marc Zyngier 已提交
2764 2765 2766 2767 2768
	}

	return 0;
}

2769
static int its_irq_domain_activate(struct irq_domain *domain,
2770
				   struct irq_data *d, bool reserve)
2771 2772 2773
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	u32 event = its_get_event_id(d);
2774
	const struct cpumask *cpu_mask = cpu_online_mask;
2775
	int cpu;
2776 2777 2778 2779

	/* get the cpu_mask of local node */
	if (its_dev->its->numa_node >= 0)
		cpu_mask = cpumask_of_node(its_dev->its->numa_node);
2780

2781
	/* Bind the LPI to the first possible CPU */
2782 2783 2784 2785 2786 2787 2788 2789
	cpu = cpumask_first_and(cpu_mask, cpu_online_mask);
	if (cpu >= nr_cpu_ids) {
		if (its_dev->its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144)
			return -EINVAL;

		cpu = cpumask_first(cpu_online_mask);
	}

2790 2791
	its_dev->event_map.col_map[event] = cpu;
	irq_data_update_effective_affinity(d, cpumask_of(cpu));
2792

2793
	/* Map the GIC IRQ and event to the device */
2794
	its_send_mapti(its_dev, d->hwirq, event);
2795
	return 0;
2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
}

static void its_irq_domain_deactivate(struct irq_domain *domain,
				      struct irq_data *d)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	u32 event = its_get_event_id(d);

	/* Stop the delivery of interrupts */
	its_send_discard(its_dev, event);
}

M
Marc Zyngier 已提交
2808 2809 2810 2811 2812
static void its_irq_domain_free(struct irq_domain *domain, unsigned int virq,
				unsigned int nr_irqs)
{
	struct irq_data *d = irq_domain_get_irq_data(domain, virq);
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
2813
	struct its_node *its = its_dev->its;
M
Marc Zyngier 已提交
2814 2815
	int i;

2816 2817 2818 2819
	bitmap_release_region(its_dev->event_map.lpi_map,
			      its_get_event_id(irq_domain_get_irq_data(domain, virq)),
			      get_count_order(nr_irqs));

M
Marc Zyngier 已提交
2820 2821 2822 2823
	for (i = 0; i < nr_irqs; i++) {
		struct irq_data *data = irq_domain_get_irq_data(domain,
								virq + i);
		/* Nuke the entry in the domain */
2824
		irq_domain_reset_irq_data(data);
M
Marc Zyngier 已提交
2825 2826
	}

2827 2828 2829 2830 2831 2832 2833 2834
	mutex_lock(&its->dev_alloc_lock);

	/*
	 * If all interrupts have been freed, start mopping the
	 * floor. This is conditionned on the device not being shared.
	 */
	if (!its_dev->shared &&
	    bitmap_empty(its_dev->event_map.lpi_map,
2835
			 its_dev->event_map.nr_lpis)) {
2836 2837 2838
		its_lpi_free(its_dev->event_map.lpi_map,
			     its_dev->event_map.lpi_base,
			     its_dev->event_map.nr_lpis);
M
Marc Zyngier 已提交
2839 2840 2841 2842 2843 2844

		/* Unmap device/itt */
		its_send_mapd(its_dev, 0);
		its_free_device(its_dev);
	}

2845 2846
	mutex_unlock(&its->dev_alloc_lock);

M
Marc Zyngier 已提交
2847 2848 2849 2850 2851 2852
	irq_domain_free_irqs_parent(domain, virq, nr_irqs);
}

static const struct irq_domain_ops its_domain_ops = {
	.alloc			= its_irq_domain_alloc,
	.free			= its_irq_domain_free,
2853 2854
	.activate		= its_irq_domain_activate,
	.deactivate		= its_irq_domain_deactivate,
M
Marc Zyngier 已提交
2855
};
2856

2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920
/*
 * This is insane.
 *
 * If a GICv4 doesn't implement Direct LPIs (which is extremely
 * likely), the only way to perform an invalidate is to use a fake
 * device to issue an INV command, implying that the LPI has first
 * been mapped to some event on that device. Since this is not exactly
 * cheap, we try to keep that mapping around as long as possible, and
 * only issue an UNMAP if we're short on available slots.
 *
 * Broken by design(tm).
 */
static void its_vpe_db_proxy_unmap_locked(struct its_vpe *vpe)
{
	/* Already unmapped? */
	if (vpe->vpe_proxy_event == -1)
		return;

	its_send_discard(vpe_proxy.dev, vpe->vpe_proxy_event);
	vpe_proxy.vpes[vpe->vpe_proxy_event] = NULL;

	/*
	 * We don't track empty slots at all, so let's move the
	 * next_victim pointer if we can quickly reuse that slot
	 * instead of nuking an existing entry. Not clear that this is
	 * always a win though, and this might just generate a ripple
	 * effect... Let's just hope VPEs don't migrate too often.
	 */
	if (vpe_proxy.vpes[vpe_proxy.next_victim])
		vpe_proxy.next_victim = vpe->vpe_proxy_event;

	vpe->vpe_proxy_event = -1;
}

static void its_vpe_db_proxy_unmap(struct its_vpe *vpe)
{
	if (!gic_rdists->has_direct_lpi) {
		unsigned long flags;

		raw_spin_lock_irqsave(&vpe_proxy.lock, flags);
		its_vpe_db_proxy_unmap_locked(vpe);
		raw_spin_unlock_irqrestore(&vpe_proxy.lock, flags);
	}
}

static void its_vpe_db_proxy_map_locked(struct its_vpe *vpe)
{
	/* Already mapped? */
	if (vpe->vpe_proxy_event != -1)
		return;

	/* This slot was already allocated. Kick the other VPE out. */
	if (vpe_proxy.vpes[vpe_proxy.next_victim])
		its_vpe_db_proxy_unmap_locked(vpe_proxy.vpes[vpe_proxy.next_victim]);

	/* Map the new VPE instead */
	vpe_proxy.vpes[vpe_proxy.next_victim] = vpe;
	vpe->vpe_proxy_event = vpe_proxy.next_victim;
	vpe_proxy.next_victim = (vpe_proxy.next_victim + 1) % vpe_proxy.dev->nr_ites;

	vpe_proxy.dev->event_map.col_map[vpe->vpe_proxy_event] = vpe->col_idx;
	its_send_mapti(vpe_proxy.dev, vpe->vpe_db_lpi, vpe->vpe_proxy_event);
}

2921 2922 2923 2924 2925 2926 2927 2928 2929 2930
static void its_vpe_db_proxy_move(struct its_vpe *vpe, int from, int to)
{
	unsigned long flags;
	struct its_collection *target_col;

	if (gic_rdists->has_direct_lpi) {
		void __iomem *rdbase;

		rdbase = per_cpu_ptr(gic_rdists->rdist, from)->rd_base;
		gic_write_lpir(vpe->vpe_db_lpi, rdbase + GICR_CLRLPIR);
2931
		wait_for_syncr(rdbase);
2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946

		return;
	}

	raw_spin_lock_irqsave(&vpe_proxy.lock, flags);

	its_vpe_db_proxy_map_locked(vpe);

	target_col = &vpe_proxy.dev->its->collections[to];
	its_send_movi(vpe_proxy.dev, target_col, vpe->vpe_proxy_event);
	vpe_proxy.dev->event_map.col_map[vpe->vpe_proxy_event] = to;

	raw_spin_unlock_irqrestore(&vpe_proxy.lock, flags);
}

2947 2948 2949 2950 2951 2952 2953 2954 2955
static int its_vpe_set_affinity(struct irq_data *d,
				const struct cpumask *mask_val,
				bool force)
{
	struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
	int cpu = cpumask_first(mask_val);

	/*
	 * Changing affinity is mega expensive, so let's be as lazy as
2956
	 * we can and only do it if we really have to. Also, if mapped
2957 2958
	 * into the proxy device, we need to move the doorbell
	 * interrupt to its new location.
2959 2960
	 */
	if (vpe->col_idx != cpu) {
2961 2962
		int from = vpe->col_idx;

2963 2964
		vpe->col_idx = cpu;
		its_send_vmovp(vpe);
2965
		its_vpe_db_proxy_move(vpe, from, cpu);
2966 2967
	}

2968 2969
	irq_data_update_effective_affinity(d, cpumask_of(cpu));

2970 2971 2972
	return IRQ_SET_MASK_OK_DONE;
}

2973 2974
static void its_vpe_schedule(struct its_vpe *vpe)
{
2975
	void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006
	u64 val;

	/* Schedule the VPE */
	val  = virt_to_phys(page_address(vpe->its_vm->vprop_page)) &
		GENMASK_ULL(51, 12);
	val |= (LPI_NRBITS - 1) & GICR_VPROPBASER_IDBITS_MASK;
	val |= GICR_VPROPBASER_RaWb;
	val |= GICR_VPROPBASER_InnerShareable;
	gits_write_vpropbaser(val, vlpi_base + GICR_VPROPBASER);

	val  = virt_to_phys(page_address(vpe->vpt_page)) &
		GENMASK_ULL(51, 16);
	val |= GICR_VPENDBASER_RaWaWb;
	val |= GICR_VPENDBASER_NonShareable;
	/*
	 * There is no good way of finding out if the pending table is
	 * empty as we can race against the doorbell interrupt very
	 * easily. So in the end, vpe->pending_last is only an
	 * indication that the vcpu has something pending, not one
	 * that the pending table is empty. A good implementation
	 * would be able to read its coarse map pretty quickly anyway,
	 * making this a tolerable issue.
	 */
	val |= GICR_VPENDBASER_PendingLast;
	val |= vpe->idai ? GICR_VPENDBASER_IDAI : 0;
	val |= GICR_VPENDBASER_Valid;
	gits_write_vpendbaser(val, vlpi_base + GICR_VPENDBASER);
}

static void its_vpe_deschedule(struct its_vpe *vpe)
{
3007
	void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
3008 3009
	u64 val;

3010
	val = its_clear_vpend_valid(vlpi_base);
3011

3012
	if (unlikely(val & GICR_VPENDBASER_Dirty)) {
3013 3014 3015 3016 3017 3018 3019 3020 3021
		pr_err_ratelimited("ITS virtual pending table not cleaning\n");
		vpe->idai = false;
		vpe->pending_last = true;
	} else {
		vpe->idai = !!(val & GICR_VPENDBASER_IDAI);
		vpe->pending_last = !!(val & GICR_VPENDBASER_PendingLast);
	}
}

3022 3023 3024 3025 3026
static void its_vpe_invall(struct its_vpe *vpe)
{
	struct its_node *its;

	list_for_each_entry(its, &its_nodes, entry) {
3027
		if (!is_v4(its))
3028 3029
			continue;

3030 3031 3032
		if (its_list_map && !vpe->its_vm->vlpi_count[its->list_nr])
			continue;

3033 3034 3035 3036
		/*
		 * Sending a VINVALL to a single ITS is enough, as all
		 * we need is to reach the redistributors.
		 */
3037
		its_send_vinvall(its, vpe);
3038
		return;
3039 3040 3041
	}
}

3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055
static int its_vpe_set_vcpu_affinity(struct irq_data *d, void *vcpu_info)
{
	struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
	struct its_cmd_info *info = vcpu_info;

	switch (info->cmd_type) {
	case SCHEDULE_VPE:
		its_vpe_schedule(vpe);
		return 0;

	case DESCHEDULE_VPE:
		its_vpe_deschedule(vpe);
		return 0;

3056
	case INVALL_VPE:
3057
		its_vpe_invall(vpe);
3058 3059
		return 0;

3060 3061 3062 3063 3064
	default:
		return -EINVAL;
	}
}

3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077
static void its_vpe_send_cmd(struct its_vpe *vpe,
			     void (*cmd)(struct its_device *, u32))
{
	unsigned long flags;

	raw_spin_lock_irqsave(&vpe_proxy.lock, flags);

	its_vpe_db_proxy_map_locked(vpe);
	cmd(vpe_proxy.dev, vpe->vpe_proxy_event);

	raw_spin_unlock_irqrestore(&vpe_proxy.lock, flags);
}

3078 3079 3080 3081
static void its_vpe_send_inv(struct irq_data *d)
{
	struct its_vpe *vpe = irq_data_get_irq_chip_data(d);

3082 3083 3084
	if (gic_rdists->has_direct_lpi) {
		void __iomem *rdbase;

3085
		/* Target the redistributor this VPE is currently known on */
3086
		rdbase = per_cpu_ptr(gic_rdists->rdist, vpe->col_idx)->rd_base;
3087
		gic_write_lpir(d->parent_data->hwirq, rdbase + GICR_INVLPIR);
3088
		wait_for_syncr(rdbase);
3089 3090 3091
	} else {
		its_vpe_send_cmd(vpe, its_send_inv);
	}
3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112
}

static void its_vpe_mask_irq(struct irq_data *d)
{
	/*
	 * We need to unmask the LPI, which is described by the parent
	 * irq_data. Instead of calling into the parent (which won't
	 * exactly do the right thing, let's simply use the
	 * parent_data pointer. Yes, I'm naughty.
	 */
	lpi_write_config(d->parent_data, LPI_PROP_ENABLED, 0);
	its_vpe_send_inv(d);
}

static void its_vpe_unmask_irq(struct irq_data *d)
{
	/* Same hack as above... */
	lpi_write_config(d->parent_data, 0, LPI_PROP_ENABLED);
	its_vpe_send_inv(d);
}

3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129
static int its_vpe_set_irqchip_state(struct irq_data *d,
				     enum irqchip_irq_state which,
				     bool state)
{
	struct its_vpe *vpe = irq_data_get_irq_chip_data(d);

	if (which != IRQCHIP_STATE_PENDING)
		return -EINVAL;

	if (gic_rdists->has_direct_lpi) {
		void __iomem *rdbase;

		rdbase = per_cpu_ptr(gic_rdists->rdist, vpe->col_idx)->rd_base;
		if (state) {
			gic_write_lpir(vpe->vpe_db_lpi, rdbase + GICR_SETLPIR);
		} else {
			gic_write_lpir(vpe->vpe_db_lpi, rdbase + GICR_CLRLPIR);
3130
			wait_for_syncr(rdbase);
3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141
		}
	} else {
		if (state)
			its_vpe_send_cmd(vpe, its_send_int);
		else
			its_vpe_send_cmd(vpe, its_send_clear);
	}

	return 0;
}

3142 3143
static struct irq_chip its_vpe_irq_chip = {
	.name			= "GICv4-vpe",
3144 3145 3146
	.irq_mask		= its_vpe_mask_irq,
	.irq_unmask		= its_vpe_unmask_irq,
	.irq_eoi		= irq_chip_eoi_parent,
3147
	.irq_set_affinity	= its_vpe_set_affinity,
3148
	.irq_set_irqchip_state	= its_vpe_set_irqchip_state,
3149
	.irq_set_vcpu_affinity	= its_vpe_set_vcpu_affinity,
3150 3151
};

3152 3153
static int its_vpe_id_alloc(void)
{
3154
	return ida_simple_get(&its_vpeid_ida, 0, ITS_MAX_VPEID, GFP_KERNEL);
3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180
}

static void its_vpe_id_free(u16 id)
{
	ida_simple_remove(&its_vpeid_ida, id);
}

static int its_vpe_init(struct its_vpe *vpe)
{
	struct page *vpt_page;
	int vpe_id;

	/* Allocate vpe_id */
	vpe_id = its_vpe_id_alloc();
	if (vpe_id < 0)
		return vpe_id;

	/* Allocate VPT */
	vpt_page = its_allocate_pending_table(GFP_KERNEL);
	if (!vpt_page) {
		its_vpe_id_free(vpe_id);
		return -ENOMEM;
	}

	if (!its_alloc_vpe_table(vpe_id)) {
		its_vpe_id_free(vpe_id);
3181
		its_free_pending_table(vpt_page);
3182 3183 3184 3185 3186
		return -ENOMEM;
	}

	vpe->vpe_id = vpe_id;
	vpe->vpt_page = vpt_page;
3187
	vpe->vpe_proxy_event = -1;
3188 3189 3190 3191 3192 3193

	return 0;
}

static void its_vpe_teardown(struct its_vpe *vpe)
{
3194
	its_vpe_db_proxy_unmap(vpe);
3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220
	its_vpe_id_free(vpe->vpe_id);
	its_free_pending_table(vpe->vpt_page);
}

static void its_vpe_irq_domain_free(struct irq_domain *domain,
				    unsigned int virq,
				    unsigned int nr_irqs)
{
	struct its_vm *vm = domain->host_data;
	int i;

	irq_domain_free_irqs_parent(domain, virq, nr_irqs);

	for (i = 0; i < nr_irqs; i++) {
		struct irq_data *data = irq_domain_get_irq_data(domain,
								virq + i);
		struct its_vpe *vpe = irq_data_get_irq_chip_data(data);

		BUG_ON(vm != vpe->its_vm);

		clear_bit(data->hwirq, vm->db_bitmap);
		its_vpe_teardown(vpe);
		irq_domain_reset_irq_data(data);
	}

	if (bitmap_empty(vm->db_bitmap, vm->nr_db_lpis)) {
3221
		its_lpi_free(vm->db_bitmap, vm->db_lpi_base, vm->nr_db_lpis);
3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235
		its_free_prop_table(vm->vprop_page);
	}
}

static int its_vpe_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
				    unsigned int nr_irqs, void *args)
{
	struct its_vm *vm = args;
	unsigned long *bitmap;
	struct page *vprop_page;
	int base, nr_ids, i, err = 0;

	BUG_ON(!vm);

3236
	bitmap = its_lpi_alloc(roundup_pow_of_two(nr_irqs), &base, &nr_ids);
3237 3238 3239 3240
	if (!bitmap)
		return -ENOMEM;

	if (nr_ids < nr_irqs) {
3241
		its_lpi_free(bitmap, base, nr_ids);
3242 3243 3244 3245 3246
		return -ENOMEM;
	}

	vprop_page = its_allocate_prop_table(GFP_KERNEL);
	if (!vprop_page) {
3247
		its_lpi_free(bitmap, base, nr_ids);
3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273
		return -ENOMEM;
	}

	vm->db_bitmap = bitmap;
	vm->db_lpi_base = base;
	vm->nr_db_lpis = nr_ids;
	vm->vprop_page = vprop_page;

	for (i = 0; i < nr_irqs; i++) {
		vm->vpes[i]->vpe_db_lpi = base + i;
		err = its_vpe_init(vm->vpes[i]);
		if (err)
			break;
		err = its_irq_gic_domain_alloc(domain, virq + i,
					       vm->vpes[i]->vpe_db_lpi);
		if (err)
			break;
		irq_domain_set_hwirq_and_chip(domain, virq + i, i,
					      &its_vpe_irq_chip, vm->vpes[i]);
		set_bit(i, bitmap);
	}

	if (err) {
		if (i > 0)
			its_vpe_irq_domain_free(domain, virq, i - 1);

3274
		its_lpi_free(bitmap, base, nr_ids);
3275 3276 3277 3278 3279 3280
		its_free_prop_table(vprop_page);
	}

	return err;
}

3281
static int its_vpe_irq_domain_activate(struct irq_domain *domain,
3282
				       struct irq_data *d, bool reserve)
3283 3284
{
	struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
3285
	struct its_node *its;
3286

3287 3288
	/* If we use the list map, we issue VMAPP on demand... */
	if (its_list_map)
3289
		return 0;
3290 3291 3292

	/* Map the VPE to the first possible CPU */
	vpe->col_idx = cpumask_first(cpu_online_mask);
3293 3294

	list_for_each_entry(its, &its_nodes, entry) {
3295
		if (!is_v4(its))
3296 3297
			continue;

3298
		its_send_vmapp(its, vpe, true);
3299 3300 3301
		its_send_vinvall(its, vpe);
	}

3302 3303
	irq_data_update_effective_affinity(d, cpumask_of(vpe->col_idx));

3304
	return 0;
3305 3306 3307 3308 3309 3310
}

static void its_vpe_irq_domain_deactivate(struct irq_domain *domain,
					  struct irq_data *d)
{
	struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
3311 3312
	struct its_node *its;

3313 3314 3315 3316 3317 3318
	/*
	 * If we use the list map, we unmap the VPE once no VLPIs are
	 * associated with the VM.
	 */
	if (its_list_map)
		return;
3319

3320
	list_for_each_entry(its, &its_nodes, entry) {
3321
		if (!is_v4(its))
3322
			continue;
3323

3324 3325
		its_send_vmapp(its, vpe, false);
	}
3326 3327
}

3328
static const struct irq_domain_ops its_vpe_domain_ops = {
3329 3330
	.alloc			= its_vpe_irq_domain_alloc,
	.free			= its_vpe_irq_domain_free,
3331 3332
	.activate		= its_vpe_irq_domain_activate,
	.deactivate		= its_vpe_irq_domain_deactivate,
3333 3334
};

3335 3336 3337 3338 3339 3340
static int its_force_quiescent(void __iomem *base)
{
	u32 count = 1000000;	/* 1s */
	u32 val;

	val = readl_relaxed(base + GITS_CTLR);
3341 3342 3343 3344 3345 3346
	/*
	 * GIC architecture specification requires the ITS to be both
	 * disabled and quiescent for writes to GITS_BASER<n> or
	 * GITS_CBASER to not have UNPREDICTABLE results.
	 */
	if ((val & GITS_CTLR_QUIESCENT) && !(val & GITS_CTLR_ENABLE))
3347 3348 3349
		return 0;

	/* Disable the generation of all interrupts to this ITS */
3350
	val &= ~(GITS_CTLR_ENABLE | GITS_CTLR_ImDe);
3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367
	writel_relaxed(val, base + GITS_CTLR);

	/* Poll GITS_CTLR and wait until ITS becomes quiescent */
	while (1) {
		val = readl_relaxed(base + GITS_CTLR);
		if (val & GITS_CTLR_QUIESCENT)
			return 0;

		count--;
		if (!count)
			return -EBUSY;

		cpu_relax();
		udelay(1);
	}
}

3368
static bool __maybe_unused its_enable_quirk_cavium_22375(void *data)
3369 3370 3371
{
	struct its_node *its = data;

3372 3373 3374
	/* erratum 22375: only alloc 8MB table size (20 bits) */
	its->typer &= ~GITS_TYPER_DEVBITS;
	its->typer |= FIELD_PREP(GITS_TYPER_DEVBITS, 20 - 1);
3375
	its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_22375;
3376 3377

	return true;
3378 3379
}

3380
static bool __maybe_unused its_enable_quirk_cavium_23144(void *data)
3381 3382 3383 3384
{
	struct its_node *its = data;

	its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_23144;
3385 3386

	return true;
3387 3388
}

3389
static bool __maybe_unused its_enable_quirk_qdf2400_e0065(void *data)
3390 3391 3392 3393
{
	struct its_node *its = data;

	/* On QDF2400, the size of the ITE is 16Bytes */
3394 3395
	its->typer &= ~GITS_TYPER_ITT_ENTRY_SIZE;
	its->typer |= FIELD_PREP(GITS_TYPER_ITT_ENTRY_SIZE, 16 - 1);
3396 3397

	return true;
3398 3399
}

3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428
static u64 its_irq_get_msi_base_pre_its(struct its_device *its_dev)
{
	struct its_node *its = its_dev->its;

	/*
	 * The Socionext Synquacer SoC has a so-called 'pre-ITS',
	 * which maps 32-bit writes targeted at a separate window of
	 * size '4 << device_id_bits' onto writes to GITS_TRANSLATER
	 * with device ID taken from bits [device_id_bits + 1:2] of
	 * the window offset.
	 */
	return its->pre_its_base + (its_dev->device_id << 2);
}

static bool __maybe_unused its_enable_quirk_socionext_synquacer(void *data)
{
	struct its_node *its = data;
	u32 pre_its_window[2];
	u32 ids;

	if (!fwnode_property_read_u32_array(its->fwnode_handle,
					   "socionext,synquacer-pre-its",
					   pre_its_window,
					   ARRAY_SIZE(pre_its_window))) {

		its->pre_its_base = pre_its_window[0];
		its->get_msi_base = its_irq_get_msi_base_pre_its;

		ids = ilog2(pre_its_window[1]) - 2;
3429 3430 3431 3432
		if (device_ids(its) > ids) {
			its->typer &= ~GITS_TYPER_DEVBITS;
			its->typer |= FIELD_PREP(GITS_TYPER_DEVBITS, ids - 1);
		}
3433 3434 3435 3436 3437 3438 3439 3440

		/* the pre-ITS breaks isolation, so disable MSI remapping */
		its->msi_domain_flags &= ~IRQ_DOMAIN_FLAG_MSI_REMAP;
		return true;
	}
	return false;
}

3441 3442 3443 3444 3445 3446 3447 3448 3449 3450
static bool __maybe_unused its_enable_quirk_hip07_161600802(void *data)
{
	struct its_node *its = data;

	/*
	 * Hip07 insists on using the wrong address for the VLPI
	 * page. Trick it into doing the right thing...
	 */
	its->vlpi_redist_offset = SZ_128K;
	return true;
3451 3452
}

3453
static const struct gic_quirk its_quirks[] = {
3454 3455 3456 3457 3458 3459 3460
#ifdef CONFIG_CAVIUM_ERRATUM_22375
	{
		.desc	= "ITS: Cavium errata 22375, 24313",
		.iidr	= 0xa100034c,	/* ThunderX pass 1.x */
		.mask	= 0xffff0fff,
		.init	= its_enable_quirk_cavium_22375,
	},
3461 3462 3463 3464 3465 3466 3467 3468
#endif
#ifdef CONFIG_CAVIUM_ERRATUM_23144
	{
		.desc	= "ITS: Cavium erratum 23144",
		.iidr	= 0xa100034c,	/* ThunderX pass 1.x */
		.mask	= 0xffff0fff,
		.init	= its_enable_quirk_cavium_23144,
	},
3469 3470 3471 3472 3473 3474 3475 3476
#endif
#ifdef CONFIG_QCOM_QDF2400_ERRATUM_0065
	{
		.desc	= "ITS: QDF2400 erratum 0065",
		.iidr	= 0x00001070, /* QDF2400 ITS rev 1.x */
		.mask	= 0xffffffff,
		.init	= its_enable_quirk_qdf2400_e0065,
	},
3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489
#endif
#ifdef CONFIG_SOCIONEXT_SYNQUACER_PREITS
	{
		/*
		 * The Socionext Synquacer SoC incorporates ARM's own GIC-500
		 * implementation, but with a 'pre-ITS' added that requires
		 * special handling in software.
		 */
		.desc	= "ITS: Socionext Synquacer pre-ITS",
		.iidr	= 0x0001143b,
		.mask	= 0xffffffff,
		.init	= its_enable_quirk_socionext_synquacer,
	},
3490 3491 3492 3493 3494 3495 3496 3497
#endif
#ifdef CONFIG_HISILICON_ERRATUM_161600802
	{
		.desc	= "ITS: Hip07 erratum 161600802",
		.iidr	= 0x00000004,
		.mask	= 0xffffffff,
		.init	= its_enable_quirk_hip07_161600802,
	},
3498
#endif
3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509
	{
	}
};

static void its_enable_quirks(struct its_node *its)
{
	u32 iidr = readl_relaxed(its->base + GITS_IIDR);

	gic_enable_quirks(iidr, its_quirks, its);
}

3510 3511 3512 3513 3514
static int its_save_disable(void)
{
	struct its_node *its;
	int err = 0;

3515
	raw_spin_lock(&its_lock);
3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546
	list_for_each_entry(its, &its_nodes, entry) {
		void __iomem *base;

		if (!(its->flags & ITS_FLAGS_SAVE_SUSPEND_STATE))
			continue;

		base = its->base;
		its->ctlr_save = readl_relaxed(base + GITS_CTLR);
		err = its_force_quiescent(base);
		if (err) {
			pr_err("ITS@%pa: failed to quiesce: %d\n",
			       &its->phys_base, err);
			writel_relaxed(its->ctlr_save, base + GITS_CTLR);
			goto err;
		}

		its->cbaser_save = gits_read_cbaser(base + GITS_CBASER);
	}

err:
	if (err) {
		list_for_each_entry_continue_reverse(its, &its_nodes, entry) {
			void __iomem *base;

			if (!(its->flags & ITS_FLAGS_SAVE_SUSPEND_STATE))
				continue;

			base = its->base;
			writel_relaxed(its->ctlr_save, base + GITS_CTLR);
		}
	}
3547
	raw_spin_unlock(&its_lock);
3548 3549 3550 3551 3552 3553 3554 3555 3556

	return err;
}

static void its_restore_enable(void)
{
	struct its_node *its;
	int ret;

3557
	raw_spin_lock(&its_lock);
3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598
	list_for_each_entry(its, &its_nodes, entry) {
		void __iomem *base;
		int i;

		if (!(its->flags & ITS_FLAGS_SAVE_SUSPEND_STATE))
			continue;

		base = its->base;

		/*
		 * Make sure that the ITS is disabled. If it fails to quiesce,
		 * don't restore it since writing to CBASER or BASER<n>
		 * registers is undefined according to the GIC v3 ITS
		 * Specification.
		 */
		ret = its_force_quiescent(base);
		if (ret) {
			pr_err("ITS@%pa: failed to quiesce on resume: %d\n",
			       &its->phys_base, ret);
			continue;
		}

		gits_write_cbaser(its->cbaser_save, base + GITS_CBASER);

		/*
		 * Writing CBASER resets CREADR to 0, so make CWRITER and
		 * cmd_write line up with it.
		 */
		its->cmd_write = its->cmd_base;
		gits_write_cwriter(0, base + GITS_CWRITER);

		/* Restore GITS_BASER from the value cache. */
		for (i = 0; i < GITS_BASER_NR_REGS; i++) {
			struct its_baser *baser = &its->tables[i];

			if (!(baser->val & GITS_BASER_VALID))
				continue;

			its_write_baser(its, baser, baser->val);
		}
		writel_relaxed(its->ctlr_save, base + GITS_CTLR);
3599 3600 3601 3602 3603 3604 3605 3606 3607

		/*
		 * Reinit the collection if it's stored in the ITS. This is
		 * indicated by the col_id being less than the HCC field.
		 * CID < HCC as specified in the GIC v3 Documentation.
		 */
		if (its->collections[smp_processor_id()].col_id <
		    GITS_TYPER_HCC(gic_read_typer(base + GITS_TYPER)))
			its_cpu_init_collection(its);
3608
	}
3609
	raw_spin_unlock(&its_lock);
3610 3611 3612 3613 3614 3615 3616
}

static struct syscore_ops its_syscore_ops = {
	.suspend = its_save_disable,
	.resume = its_restore_enable,
};

3617
static int its_init_domain(struct fwnode_handle *handle, struct its_node *its)
3618 3619 3620 3621 3622 3623 3624 3625
{
	struct irq_domain *inner_domain;
	struct msi_domain_info *info;

	info = kzalloc(sizeof(*info), GFP_KERNEL);
	if (!info)
		return -ENOMEM;

3626
	inner_domain = irq_domain_create_tree(handle, &its_domain_ops, its);
3627 3628 3629 3630 3631
	if (!inner_domain) {
		kfree(info);
		return -ENOMEM;
	}

3632
	inner_domain->parent = its_parent;
3633
	irq_domain_update_bus_token(inner_domain, DOMAIN_BUS_NEXUS);
3634
	inner_domain->flags |= its->msi_domain_flags;
3635 3636 3637 3638 3639 3640 3641
	info->ops = &its_msi_domain_ops;
	info->data = its;
	inner_domain->host_data = info;

	return 0;
}

3642 3643
static int its_init_vpe_domain(void)
{
3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656
	struct its_node *its;
	u32 devid;
	int entries;

	if (gic_rdists->has_direct_lpi) {
		pr_info("ITS: Using DirectLPI for VPE invalidation\n");
		return 0;
	}

	/* Any ITS will do, even if not v4 */
	its = list_first_entry(&its_nodes, struct its_node, entry);

	entries = roundup_pow_of_two(nr_cpu_ids);
K
Kees Cook 已提交
3657
	vpe_proxy.vpes = kcalloc(entries, sizeof(*vpe_proxy.vpes),
3658 3659 3660 3661 3662 3663 3664
				 GFP_KERNEL);
	if (!vpe_proxy.vpes) {
		pr_err("ITS: Can't allocate GICv4 proxy device array\n");
		return -ENOMEM;
	}

	/* Use the last possible DevID */
3665
	devid = GENMASK(device_ids(its) - 1, 0);
3666 3667 3668 3669 3670 3671 3672
	vpe_proxy.dev = its_create_device(its, devid, entries, false);
	if (!vpe_proxy.dev) {
		kfree(vpe_proxy.vpes);
		pr_err("ITS: Can't allocate GICv4 proxy device\n");
		return -ENOMEM;
	}

3673
	BUG_ON(entries > vpe_proxy.dev->nr_ites);
3674 3675 3676 3677 3678 3679

	raw_spin_lock_init(&vpe_proxy.lock);
	vpe_proxy.next_victim = 0;
	pr_info("ITS: Allocated DevID %x as GICv4 proxy device (%d slots)\n",
		devid, vpe_proxy.dev->nr_ites);

3680 3681 3682
	return 0;
}

3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694
static int __init its_compute_its_list_map(struct resource *res,
					   void __iomem *its_base)
{
	int its_number;
	u32 ctlr;

	/*
	 * This is assumed to be done early enough that we're
	 * guaranteed to be single-threaded, hence no
	 * locking. Should this change, we should address
	 * this.
	 */
3695 3696
	its_number = find_first_zero_bit(&its_list_map, GICv4_ITS_LIST_MAX);
	if (its_number >= GICv4_ITS_LIST_MAX) {
3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720
		pr_err("ITS@%pa: No ITSList entry available!\n",
		       &res->start);
		return -EINVAL;
	}

	ctlr = readl_relaxed(its_base + GITS_CTLR);
	ctlr &= ~GITS_CTLR_ITS_NUMBER;
	ctlr |= its_number << GITS_CTLR_ITS_NUMBER_SHIFT;
	writel_relaxed(ctlr, its_base + GITS_CTLR);
	ctlr = readl_relaxed(its_base + GITS_CTLR);
	if ((ctlr & GITS_CTLR_ITS_NUMBER) != (its_number << GITS_CTLR_ITS_NUMBER_SHIFT)) {
		its_number = ctlr & GITS_CTLR_ITS_NUMBER;
		its_number >>= GITS_CTLR_ITS_NUMBER_SHIFT;
	}

	if (test_and_set_bit(its_number, &its_list_map)) {
		pr_err("ITS@%pa: Duplicate ITSList entry %d\n",
		       &res->start, its_number);
		return -EINVAL;
	}

	return its_number;
}

3721 3722
static int __init its_probe_one(struct resource *res,
				struct fwnode_handle *handle, int numa_node)
3723 3724 3725
{
	struct its_node *its;
	void __iomem *its_base;
3726 3727
	u32 val, ctlr;
	u64 baser, tmp, typer;
3728
	struct page *page;
3729 3730
	int err;

3731
	its_base = ioremap(res->start, resource_size(res));
3732
	if (!its_base) {
3733
		pr_warn("ITS@%pa: Unable to map ITS registers\n", &res->start);
3734 3735 3736 3737 3738
		return -ENOMEM;
	}

	val = readl_relaxed(its_base + GITS_PIDR2) & GIC_PIDR2_ARCH_MASK;
	if (val != 0x30 && val != 0x40) {
3739
		pr_warn("ITS@%pa: No ITS detected, giving up\n", &res->start);
3740 3741 3742 3743
		err = -ENODEV;
		goto out_unmap;
	}

3744 3745
	err = its_force_quiescent(its_base);
	if (err) {
3746
		pr_warn("ITS@%pa: Failed to quiesce, giving up\n", &res->start);
3747 3748 3749
		goto out_unmap;
	}

3750
	pr_info("ITS %pR\n", res);
3751 3752 3753 3754 3755 3756 3757 3758

	its = kzalloc(sizeof(*its), GFP_KERNEL);
	if (!its) {
		err = -ENOMEM;
		goto out_unmap;
	}

	raw_spin_lock_init(&its->lock);
3759
	mutex_init(&its->dev_alloc_lock);
3760 3761
	INIT_LIST_HEAD(&its->entry);
	INIT_LIST_HEAD(&its->its_device_list);
3762
	typer = gic_read_typer(its_base + GITS_TYPER);
3763
	its->typer = typer;
3764
	its->base = its_base;
3765
	its->phys_base = res->start;
3766
	if (is_v4(its)) {
3767 3768 3769 3770 3771
		if (!(typer & GITS_TYPER_VMOVP)) {
			err = its_compute_its_list_map(res, its_base);
			if (err < 0)
				goto out_free_its;

3772 3773
			its->list_nr = err;

3774 3775 3776 3777 3778 3779 3780
			pr_info("ITS@%pa: Using ITS number %d\n",
				&res->start, err);
		} else {
			pr_info("ITS@%pa: Single VMOVP capable\n", &res->start);
		}
	}

3781
	its->numa_node = numa_node;
3782

3783 3784 3785
	page = alloc_pages_node(its->numa_node, GFP_KERNEL | __GFP_ZERO,
				get_order(ITS_CMD_QUEUE_SZ));
	if (!page) {
3786 3787 3788
		err = -ENOMEM;
		goto out_free_its;
	}
3789
	its->cmd_base = (void *)page_address(page);
3790
	its->cmd_write = its->cmd_base;
3791 3792 3793
	its->fwnode_handle = handle;
	its->get_msi_base = its_irq_get_msi_base;
	its->msi_domain_flags = IRQ_DOMAIN_FLAG_MSI_REMAP;
3794

3795 3796
	its_enable_quirks(its);

3797
	err = its_alloc_tables(its);
3798 3799 3800 3801 3802 3803 3804 3805
	if (err)
		goto out_free_cmd;

	err = its_alloc_collections(its);
	if (err)
		goto out_free_tables;

	baser = (virt_to_phys(its->cmd_base)	|
3806
		 GITS_CBASER_RaWaWb		|
3807 3808 3809 3810
		 GITS_CBASER_InnerShareable	|
		 (ITS_CMD_QUEUE_SZ / SZ_4K - 1)	|
		 GITS_CBASER_VALID);

3811 3812
	gits_write_cbaser(baser, its->base + GITS_CBASER);
	tmp = gits_read_cbaser(its->base + GITS_CBASER);
3813

3814
	if ((tmp ^ baser) & GITS_CBASER_SHAREABILITY_MASK) {
3815 3816 3817 3818 3819 3820 3821 3822 3823
		if (!(tmp & GITS_CBASER_SHAREABILITY_MASK)) {
			/*
			 * The HW reports non-shareable, we must
			 * remove the cacheability attributes as
			 * well.
			 */
			baser &= ~(GITS_CBASER_SHAREABILITY_MASK |
				   GITS_CBASER_CACHEABILITY_MASK);
			baser |= GITS_CBASER_nC;
3824
			gits_write_cbaser(baser, its->base + GITS_CBASER);
3825
		}
3826 3827 3828 3829
		pr_info("ITS: using cache flushing for cmd queue\n");
		its->flags |= ITS_FLAGS_CMDQ_NEEDS_FLUSHING;
	}

3830
	gits_write_cwriter(0, its->base + GITS_CWRITER);
3831
	ctlr = readl_relaxed(its->base + GITS_CTLR);
3832
	ctlr |= GITS_CTLR_ENABLE;
3833
	if (is_v4(its))
3834 3835
		ctlr |= GITS_CTLR_ImDe;
	writel_relaxed(ctlr, its->base + GITS_CTLR);
3836

3837 3838 3839
	if (GITS_TYPER_HCC(typer))
		its->flags |= ITS_FLAGS_SAVE_SUSPEND_STATE;

3840
	err = its_init_domain(handle, its);
3841 3842
	if (err)
		goto out_free_tables;
3843

3844
	raw_spin_lock(&its_lock);
3845
	list_add(&its->entry, &its_nodes);
3846
	raw_spin_unlock(&its_lock);
3847 3848 3849 3850 3851 3852

	return 0;

out_free_tables:
	its_free_tables(its);
out_free_cmd:
3853
	free_pages((unsigned long)its->cmd_base, get_order(ITS_CMD_QUEUE_SZ));
3854 3855 3856 3857
out_free_its:
	kfree(its);
out_unmap:
	iounmap(its_base);
3858
	pr_err("ITS@%pa: failed probing (%d)\n", &res->start, err);
3859 3860 3861 3862 3863
	return err;
}

static bool gic_rdists_supports_plpis(void)
{
3864
	return !!(gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER) & GICR_TYPER_PLPIS);
3865 3866
}

3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881
static int redist_disable_lpis(void)
{
	void __iomem *rbase = gic_data_rdist_rd_base();
	u64 timeout = USEC_PER_SEC;
	u64 val;

	if (!gic_rdists_supports_plpis()) {
		pr_info("CPU%d: LPIs not supported\n", smp_processor_id());
		return -ENXIO;
	}

	val = readl_relaxed(rbase + GICR_CTLR);
	if (!(val & GICR_CTLR_ENABLE_LPIS))
		return 0;

3882 3883 3884 3885
	/*
	 * If coming via a CPU hotplug event, we don't need to disable
	 * LPIs before trying to re-enable them. They are already
	 * configured and all is well in the world.
3886 3887
	 *
	 * If running with preallocated tables, there is nothing to do.
3888
	 */
3889 3890
	if (gic_data_rdist()->lpi_enabled ||
	    (gic_rdists->flags & RDIST_FLAGS_RD_TABLES_PREALLOCATED))
3891 3892 3893 3894 3895 3896
		return 0;

	/*
	 * From that point on, we only try to do some damage control.
	 */
	pr_warn("GICv3: CPU%d: Booted with LPIs enabled, memory probably corrupted\n",
3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934
		smp_processor_id());
	add_taint(TAINT_CRAP, LOCKDEP_STILL_OK);

	/* Disable LPIs */
	val &= ~GICR_CTLR_ENABLE_LPIS;
	writel_relaxed(val, rbase + GICR_CTLR);

	/* Make sure any change to GICR_CTLR is observable by the GIC */
	dsb(sy);

	/*
	 * Software must observe RWP==0 after clearing GICR_CTLR.EnableLPIs
	 * from 1 to 0 before programming GICR_PEND{PROP}BASER registers.
	 * Error out if we time out waiting for RWP to clear.
	 */
	while (readl_relaxed(rbase + GICR_CTLR) & GICR_CTLR_RWP) {
		if (!timeout) {
			pr_err("CPU%d: Timeout while disabling LPIs\n",
			       smp_processor_id());
			return -ETIMEDOUT;
		}
		udelay(1);
		timeout--;
	}

	/*
	 * After it has been written to 1, it is IMPLEMENTATION
	 * DEFINED whether GICR_CTLR.EnableLPI becomes RES1 or can be
	 * cleared to 0. Error out if clearing the bit failed.
	 */
	if (readl_relaxed(rbase + GICR_CTLR) & GICR_CTLR_ENABLE_LPIS) {
		pr_err("CPU%d: Failed to disable LPIs\n", smp_processor_id());
		return -EBUSY;
	}

	return 0;
}

3935 3936 3937
int its_cpu_init(void)
{
	if (!list_empty(&its_nodes)) {
3938 3939 3940 3941 3942 3943
		int ret;

		ret = redist_disable_lpis();
		if (ret)
			return ret;

3944
		its_cpu_init_lpis();
3945
		its_cpu_init_collections();
3946 3947 3948 3949 3950
	}

	return 0;
}

3951
static const struct of_device_id its_device_id[] = {
3952 3953 3954 3955
	{	.compatible	= "arm,gic-v3-its",	},
	{},
};

3956
static int __init its_of_probe(struct device_node *node)
3957 3958
{
	struct device_node *np;
3959
	struct resource res;
3960 3961 3962

	for (np = of_find_matching_node(node, its_device_id); np;
	     np = of_find_matching_node(np, its_device_id)) {
3963 3964
		if (!of_device_is_available(np))
			continue;
3965
		if (!of_property_read_bool(np, "msi-controller")) {
3966 3967
			pr_warn("%pOF: no msi-controller property, ITS ignored\n",
				np);
3968 3969 3970
			continue;
		}

3971
		if (of_address_to_resource(np, 0, &res)) {
3972
			pr_warn("%pOF: no regs?\n", np);
3973 3974 3975 3976
			continue;
		}

		its_probe_one(&res, &np->fwnode, of_node_to_nid(np));
3977
	}
3978 3979 3980
	return 0;
}

3981 3982 3983 3984
#ifdef CONFIG_ACPI

#define ACPI_GICV3_ITS_MEM_SIZE (SZ_128K)

3985
#ifdef CONFIG_ACPI_NUMA
3986 3987 3988 3989 3990 3991 3992
struct its_srat_map {
	/* numa node id */
	u32	numa_node;
	/* GIC ITS ID */
	u32	its_id;
};

3993
static struct its_srat_map *its_srat_maps __initdata;
3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006
static int its_in_srat __initdata;

static int __init acpi_get_its_numa_node(u32 its_id)
{
	int i;

	for (i = 0; i < its_in_srat; i++) {
		if (its_id == its_srat_maps[i].its_id)
			return its_srat_maps[i].numa_node;
	}
	return NUMA_NO_NODE;
}

4007
static int __init gic_acpi_match_srat_its(union acpi_subtable_headers *header,
4008 4009 4010 4011 4012
					  const unsigned long end)
{
	return 0;
}

4013
static int __init gic_acpi_parse_srat_its(union acpi_subtable_headers *header,
4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046
			 const unsigned long end)
{
	int node;
	struct acpi_srat_gic_its_affinity *its_affinity;

	its_affinity = (struct acpi_srat_gic_its_affinity *)header;
	if (!its_affinity)
		return -EINVAL;

	if (its_affinity->header.length < sizeof(*its_affinity)) {
		pr_err("SRAT: Invalid header length %d in ITS affinity\n",
			its_affinity->header.length);
		return -EINVAL;
	}

	node = acpi_map_pxm_to_node(its_affinity->proximity_domain);

	if (node == NUMA_NO_NODE || node >= MAX_NUMNODES) {
		pr_err("SRAT: Invalid NUMA node %d in ITS affinity\n", node);
		return 0;
	}

	its_srat_maps[its_in_srat].numa_node = node;
	its_srat_maps[its_in_srat].its_id = its_affinity->its_id;
	its_in_srat++;
	pr_info("SRAT: PXM %d -> ITS %d -> Node %d\n",
		its_affinity->proximity_domain, its_affinity->its_id, node);

	return 0;
}

static void __init acpi_table_parse_srat_its(void)
{
4047 4048 4049 4050 4051 4052 4053 4054 4055
	int count;

	count = acpi_table_parse_entries(ACPI_SIG_SRAT,
			sizeof(struct acpi_table_srat),
			ACPI_SRAT_TYPE_GIC_ITS_AFFINITY,
			gic_acpi_match_srat_its, 0);
	if (count <= 0)
		return;

4056 4057
	its_srat_maps = kmalloc_array(count, sizeof(struct its_srat_map),
				      GFP_KERNEL);
4058 4059 4060 4061 4062
	if (!its_srat_maps) {
		pr_warn("SRAT: Failed to allocate memory for its_srat_maps!\n");
		return;
	}

4063 4064 4065 4066 4067
	acpi_table_parse_entries(ACPI_SIG_SRAT,
			sizeof(struct acpi_table_srat),
			ACPI_SRAT_TYPE_GIC_ITS_AFFINITY,
			gic_acpi_parse_srat_its, 0);
}
4068 4069 4070 4071 4072 4073

/* free the its_srat_maps after ITS probing */
static void __init acpi_its_srat_maps_free(void)
{
	kfree(its_srat_maps);
}
4074 4075 4076
#else
static void __init acpi_table_parse_srat_its(void)	{ }
static int __init acpi_get_its_numa_node(u32 its_id) { return NUMA_NO_NODE; }
4077
static void __init acpi_its_srat_maps_free(void) { }
4078 4079
#endif

4080
static int __init gic_acpi_parse_madt_its(union acpi_subtable_headers *header,
4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093
					  const unsigned long end)
{
	struct acpi_madt_generic_translator *its_entry;
	struct fwnode_handle *dom_handle;
	struct resource res;
	int err;

	its_entry = (struct acpi_madt_generic_translator *)header;
	memset(&res, 0, sizeof(res));
	res.start = its_entry->base_address;
	res.end = its_entry->base_address + ACPI_GICV3_ITS_MEM_SIZE - 1;
	res.flags = IORESOURCE_MEM;

4094
	dom_handle = irq_domain_alloc_fwnode(&res.start);
4095 4096 4097 4098 4099 4100
	if (!dom_handle) {
		pr_err("ITS@%pa: Unable to allocate GICv3 ITS domain token\n",
		       &res.start);
		return -ENOMEM;
	}

4101 4102
	err = iort_register_domain_token(its_entry->translation_id, res.start,
					 dom_handle);
4103 4104 4105 4106 4107 4108
	if (err) {
		pr_err("ITS@%pa: Unable to register GICv3 ITS domain token (ITS ID %d) to IORT\n",
		       &res.start, its_entry->translation_id);
		goto dom_err;
	}

4109 4110
	err = its_probe_one(&res, dom_handle,
			acpi_get_its_numa_node(its_entry->translation_id));
4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121
	if (!err)
		return 0;

	iort_deregister_domain_token(its_entry->translation_id);
dom_err:
	irq_domain_free_fwnode(dom_handle);
	return err;
}

static void __init its_acpi_probe(void)
{
4122
	acpi_table_parse_srat_its();
4123 4124
	acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_TRANSLATOR,
			      gic_acpi_parse_madt_its, 0);
4125
	acpi_its_srat_maps_free();
4126 4127 4128 4129 4130
}
#else
static void __init its_acpi_probe(void) { }
#endif

4131 4132 4133 4134
int __init its_init(struct fwnode_handle *handle, struct rdists *rdists,
		    struct irq_domain *parent_domain)
{
	struct device_node *of_node;
4135 4136 4137
	struct its_node *its;
	bool has_v4 = false;
	int err;
4138 4139 4140 4141 4142 4143

	its_parent = parent_domain;
	of_node = to_of_node(handle);
	if (of_node)
		its_of_probe(of_node);
	else
4144
		its_acpi_probe();
4145 4146 4147 4148 4149 4150 4151

	if (list_empty(&its_nodes)) {
		pr_warn("ITS: No ITS available, not enabling LPIs\n");
		return -ENXIO;
	}

	gic_rdists = rdists;
4152 4153

	err = allocate_lpi_tables();
4154 4155 4156 4157
	if (err)
		return err;

	list_for_each_entry(its, &its_nodes, entry)
4158
		has_v4 |= is_v4(its);
4159 4160

	if (has_v4 & rdists->has_vlpis) {
4161 4162
		if (its_init_vpe_domain() ||
		    its_init_v4(parent_domain, &its_vpe_domain_ops)) {
4163 4164 4165 4166 4167
			rdists->has_vlpis = false;
			pr_err("ITS: Disabling GICv4 support\n");
		}
	}

4168 4169
	register_syscore_ops(&its_syscore_ops);

4170
	return 0;
4171
}