en_tx.c 21.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
/*
 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 */

#include <asm/page.h>
#include <linux/mlx4/cq.h>
36
#include <linux/slab.h>
37 38 39 40
#include <linux/mlx4/qp.h>
#include <linux/skbuff.h>
#include <linux/if_vlan.h>
#include <linux/vmalloc.h>
41
#include <linux/tcp.h>
42
#include <linux/moduleparam.h>
43 44 45 46 47

#include "mlx4_en.h"

enum {
	MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */
48
	MAX_BF = 256,
49 50 51 52 53
};

static int inline_thold __read_mostly = MAX_INLINE;

module_param_named(inline_thold, inline_thold, int, 0444);
54
MODULE_PARM_DESC(inline_thold, "threshold for using inline data");
55 56

int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
57
			   struct mlx4_en_tx_ring *ring, int qpn, u32 size,
58 59 60 61 62 63 64 65 66 67 68 69 70 71
			   u16 stride)
{
	struct mlx4_en_dev *mdev = priv->mdev;
	int tmp;
	int err;

	ring->size = size;
	ring->size_mask = size - 1;
	ring->stride = stride;

	inline_thold = min(inline_thold, MAX_INLINE);

	tmp = size * sizeof(struct mlx4_en_tx_info);
	ring->tx_info = vmalloc(tmp);
72
	if (!ring->tx_info)
73
		return -ENOMEM;
74

75
	en_dbg(DRV, priv, "Allocated tx_info ring at addr:%p size:%d\n",
76 77 78 79 80 81 82 83 84 85 86 87
		 ring->tx_info, tmp);

	ring->bounce_buf = kmalloc(MAX_DESC_SIZE, GFP_KERNEL);
	if (!ring->bounce_buf) {
		err = -ENOMEM;
		goto err_tx;
	}
	ring->buf_size = ALIGN(size * ring->stride, MLX4_EN_PAGE_SIZE);

	err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres, ring->buf_size,
				 2 * PAGE_SIZE);
	if (err) {
88
		en_err(priv, "Failed allocating hwq resources\n");
89 90 91 92 93
		goto err_bounce;
	}

	err = mlx4_en_map_buffer(&ring->wqres.buf);
	if (err) {
94
		en_err(priv, "Failed to map TX buffer\n");
95 96 97 98 99
		goto err_hwq_res;
	}

	ring->buf = ring->wqres.buf.direct.buf;

100 101 102
	en_dbg(DRV, priv, "Allocated TX ring (addr:%p) - buf:%p size:%d "
	       "buf_size:%d dma:%llx\n", ring, ring->buf, ring->size,
	       ring->buf_size, (unsigned long long) ring->wqres.buf.direct.map);
103

104
	ring->qpn = qpn;
105 106
	err = mlx4_qp_alloc(mdev->dev, ring->qpn, &ring->qp);
	if (err) {
107
		en_err(priv, "Failed allocating qp %d\n", ring->qpn);
108
		goto err_map;
109
	}
110
	ring->qp.event = mlx4_en_sqp_event;
111

112 113 114 115 116 117 118 119 120
	err = mlx4_bf_alloc(mdev->dev, &ring->bf);
	if (err) {
		en_dbg(DRV, priv, "working without blueflame (%d)", err);
		ring->bf.uar = &mdev->priv_uar;
		ring->bf.uar->map = mdev->uar_map;
		ring->bf_enabled = false;
	} else
		ring->bf_enabled = true;

121 122
	ring->hwtstamp_tx_type = priv->hwtstamp_config.tx_type;

123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
	return 0;

err_map:
	mlx4_en_unmap_buffer(&ring->wqres.buf);
err_hwq_res:
	mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
err_bounce:
	kfree(ring->bounce_buf);
	ring->bounce_buf = NULL;
err_tx:
	vfree(ring->tx_info);
	ring->tx_info = NULL;
	return err;
}

void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
			     struct mlx4_en_tx_ring *ring)
{
	struct mlx4_en_dev *mdev = priv->mdev;
142
	en_dbg(DRV, priv, "Destroying tx ring, qpn: %d\n", ring->qpn);
143

144 145
	if (ring->bf_enabled)
		mlx4_bf_free(mdev->dev, &ring->bf);
146 147 148 149 150 151 152 153 154 155 156 157
	mlx4_qp_remove(mdev->dev, &ring->qp);
	mlx4_qp_free(mdev->dev, &ring->qp);
	mlx4_en_unmap_buffer(&ring->wqres.buf);
	mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
	kfree(ring->bounce_buf);
	ring->bounce_buf = NULL;
	vfree(ring->tx_info);
	ring->tx_info = NULL;
}

int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
			     struct mlx4_en_tx_ring *ring,
158
			     int cq, int user_prio)
159 160 161 162 163 164 165 166 167 168 169 170 171
{
	struct mlx4_en_dev *mdev = priv->mdev;
	int err;

	ring->cqn = cq;
	ring->prod = 0;
	ring->cons = 0xffffffff;
	ring->last_nr_txbb = 1;
	ring->poll_cnt = 0;
	memset(ring->tx_info, 0, ring->size * sizeof(struct mlx4_en_tx_info));
	memset(ring->buf, 0, ring->buf_size);

	ring->qp_state = MLX4_QP_STATE_RST;
172
	ring->doorbell_qpn = ring->qp.qpn << 8;
173 174

	mlx4_en_fill_qp_context(priv, ring->size, ring->stride, 1, 0, ring->qpn,
175
				ring->cqn, user_prio, &ring->context);
176 177
	if (ring->bf_enabled)
		ring->context.usr_page = cpu_to_be32(ring->bf.uar->index);
178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196

	err = mlx4_qp_to_ready(mdev->dev, &ring->wqres.mtt, &ring->context,
			       &ring->qp, &ring->qp_state);

	return err;
}

void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
				struct mlx4_en_tx_ring *ring)
{
	struct mlx4_en_dev *mdev = priv->mdev;

	mlx4_qp_modify(mdev->dev, NULL, ring->qp_state,
		       MLX4_QP_STATE_RST, NULL, 0, 0, &ring->qp);
}


static u32 mlx4_en_free_tx_desc(struct mlx4_en_priv *priv,
				struct mlx4_en_tx_ring *ring,
197
				int index, u8 owner, u64 timestamp)
198
{
199
	struct mlx4_en_dev *mdev = priv->mdev;
200 201 202 203 204 205 206 207 208 209
	struct mlx4_en_tx_info *tx_info = &ring->tx_info[index];
	struct mlx4_en_tx_desc *tx_desc = ring->buf + index * TXBB_SIZE;
	struct mlx4_wqe_data_seg *data = (void *) tx_desc + tx_info->data_offset;
	struct sk_buff *skb = tx_info->skb;
	struct skb_frag_struct *frag;
	void *end = ring->buf + ring->buf_size;
	int frags = skb_shinfo(skb)->nr_frags;
	int i;
	__be32 *ptr = (__be32 *)tx_desc;
	__be32 stamp = cpu_to_be32(STAMP_VAL | (!!owner << STAMP_SHIFT));
210 211 212 213 214 215
	struct skb_shared_hwtstamps hwts;

	if (timestamp) {
		mlx4_en_fill_hwtstamps(mdev, &hwts, timestamp);
		skb_tstamp_tx(skb, &hwts);
	}
216 217 218

	/* Optimize the common case when there are no wraparounds */
	if (likely((void *) tx_desc + tx_info->nr_txbb * TXBB_SIZE <= end)) {
219 220
		if (!tx_info->inl) {
			if (tx_info->linear) {
221
				dma_unmap_single(priv->ddev,
222
					(dma_addr_t) be64_to_cpu(data->addr),
223 224
					 be32_to_cpu(data->byte_count),
					 PCI_DMA_TODEVICE);
225 226
				++data;
			}
227

228 229
			for (i = 0; i < frags; i++) {
				frag = &skb_shinfo(skb)->frags[i];
230
				dma_unmap_page(priv->ddev,
231
					(dma_addr_t) be64_to_cpu(data[i].addr),
E
Eric Dumazet 已提交
232
					skb_frag_size(frag), PCI_DMA_TODEVICE);
233
			}
234 235 236 237 238 239 240 241
		}
		/* Stamp the freed descriptor */
		for (i = 0; i < tx_info->nr_txbb * TXBB_SIZE; i += STAMP_STRIDE) {
			*ptr = stamp;
			ptr += STAMP_DWORDS;
		}

	} else {
242 243
		if (!tx_info->inl) {
			if ((void *) data >= end) {
244
				data = ring->buf + ((void *)data - end);
245
			}
246

247
			if (tx_info->linear) {
248
				dma_unmap_single(priv->ddev,
249
					(dma_addr_t) be64_to_cpu(data->addr),
250 251
					 be32_to_cpu(data->byte_count),
					 PCI_DMA_TODEVICE);
252 253
				++data;
			}
254

255 256 257
			for (i = 0; i < frags; i++) {
				/* Check for wraparound before unmapping */
				if ((void *) data >= end)
258
					data = ring->buf;
259
				frag = &skb_shinfo(skb)->frags[i];
260
				dma_unmap_page(priv->ddev,
261
					(dma_addr_t) be64_to_cpu(data->addr),
E
Eric Dumazet 已提交
262
					 skb_frag_size(frag), PCI_DMA_TODEVICE);
263
				++data;
264
			}
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
		}
		/* Stamp the freed descriptor */
		for (i = 0; i < tx_info->nr_txbb * TXBB_SIZE; i += STAMP_STRIDE) {
			*ptr = stamp;
			ptr += STAMP_DWORDS;
			if ((void *) ptr >= end) {
				ptr = ring->buf;
				stamp ^= cpu_to_be32(0x80000000);
			}
		}

	}
	dev_kfree_skb_any(skb);
	return tx_info->nr_txbb;
}


int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring)
{
	struct mlx4_en_priv *priv = netdev_priv(dev);
	int cnt = 0;

	/* Skip last polled descriptor */
	ring->cons += ring->last_nr_txbb;
289
	en_dbg(DRV, priv, "Freeing Tx buf - cons:0x%x prod:0x%x\n",
290 291 292 293
		 ring->cons, ring->prod);

	if ((u32) (ring->prod - ring->cons) > ring->size) {
		if (netif_msg_tx_err(priv))
294
			en_warn(priv, "Tx consumer passed producer!\n");
295 296 297 298 299 300
		return 0;
	}

	while (ring->cons != ring->prod) {
		ring->last_nr_txbb = mlx4_en_free_tx_desc(priv, ring,
						ring->cons & ring->size_mask,
301
						!!(ring->cons & ring->size), 0);
302 303 304 305
		ring->cons += ring->last_nr_txbb;
		cnt++;
	}

306 307
	netdev_tx_reset_queue(ring->tx_queue);

308
	if (cnt)
309
		en_dbg(DRV, priv, "Freed %d uncompleted tx descriptors\n", cnt);
310 311 312 313 314 315 316 317 318

	return cnt;
}

static void mlx4_en_process_tx_cq(struct net_device *dev, struct mlx4_en_cq *cq)
{
	struct mlx4_en_priv *priv = netdev_priv(dev);
	struct mlx4_cq *mcq = &cq->mcq;
	struct mlx4_en_tx_ring *ring = &priv->tx_ring[cq->ring];
319
	struct mlx4_cqe *cqe;
320
	u16 index;
321
	u16 new_index, ring_index;
322
	u32 txbbs_skipped = 0;
323 324 325 326
	u32 cons_index = mcq->cons_index;
	int size = cq->size;
	u32 size_mask = ring->size_mask;
	struct mlx4_cqe *buf = cq->buf;
327 328
	u32 packets = 0;
	u32 bytes = 0;
O
Or Gerlitz 已提交
329
	int factor = priv->cqe_factor;
330
	u64 timestamp = 0;
331 332 333 334

	if (!priv->port_up)
		return;

335
	index = cons_index & size_mask;
O
Or Gerlitz 已提交
336
	cqe = &buf[(index << factor) + factor];
337 338 339 340 341 342 343 344 345 346 347 348 349 350
	ring_index = ring->cons & size_mask;

	/* Process all completed CQEs */
	while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK,
			cons_index & size)) {
		/*
		 * make sure we read the CQE after we read the
		 * ownership bit
		 */
		rmb();

		/* Skip over last polled CQE */
		new_index = be16_to_cpu(cqe->wqe_index) & size_mask;

351 352
		do {
			txbbs_skipped += ring->last_nr_txbb;
353
			ring_index = (ring_index + ring->last_nr_txbb) & size_mask;
354 355 356
			if (ring->tx_info[ring_index].ts_requested)
				timestamp = mlx4_en_get_cqe_ts(cqe);

357
			/* free next descriptor */
358
			ring->last_nr_txbb = mlx4_en_free_tx_desc(
359 360
					priv, ring, ring_index,
					!!((ring->cons + txbbs_skipped) &
361
					ring->size), timestamp);
362 363
			packets++;
			bytes += ring->tx_info[ring_index].nr_bytes;
364 365 366 367
		} while (ring_index != new_index);

		++cons_index;
		index = cons_index & size_mask;
O
Or Gerlitz 已提交
368
		cqe = &buf[(index << factor) + factor];
369
	}
370 371 372 373 374 375


	/*
	 * To prevent CQ overflow we first update CQ consumer and only then
	 * the ring consumer.
	 */
376
	mcq->cons_index = cons_index;
377 378 379
	mlx4_cq_set_ci(mcq);
	wmb();
	ring->cons += txbbs_skipped;
380
	netdev_tx_completed_queue(ring->tx_queue, packets, bytes);
381

382 383 384 385 386 387 388
	/*
	 * Wakeup Tx queue if this stopped, and at least 1 packet
	 * was completed
	 */
	if (netif_tx_queue_stopped(ring->tx_queue) && txbbs_skipped > 0) {
		netif_tx_wake_queue(ring->tx_queue);
		priv->port_stats.wake_queue++;
389 390 391 392 393 394 395 396 397
	}
}

void mlx4_en_tx_irq(struct mlx4_cq *mcq)
{
	struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
	struct mlx4_en_priv *priv = netdev_priv(cq->dev);

	mlx4_en_process_tx_cq(cq->dev, cq);
398
	mlx4_en_arm_cq(priv, cq);
399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
}


static struct mlx4_en_tx_desc *mlx4_en_bounce_to_desc(struct mlx4_en_priv *priv,
						      struct mlx4_en_tx_ring *ring,
						      u32 index,
						      unsigned int desc_size)
{
	u32 copy = (ring->size - index) * TXBB_SIZE;
	int i;

	for (i = desc_size - copy - 4; i >= 0; i -= 4) {
		if ((i & (TXBB_SIZE - 1)) == 0)
			wmb();

		*((u32 *) (ring->buf + i)) =
			*((u32 *) (ring->bounce_buf + copy + i));
	}

	for (i = copy - 4; i >= 4 ; i -= 4) {
		if ((i & (TXBB_SIZE - 1)) == 0)
			wmb();

		*((u32 *) (ring->buf + index * TXBB_SIZE + i)) =
			*((u32 *) (ring->bounce_buf + i));
	}

	/* Return real descriptor location */
	return ring->buf + index * TXBB_SIZE;
}

static int is_inline(struct sk_buff *skb, void **pfrag)
{
	void *ptr;

	if (inline_thold && !skb_is_gso(skb) && skb->len <= inline_thold) {
		if (skb_shinfo(skb)->nr_frags == 1) {
436
			ptr = skb_frag_address_safe(&skb_shinfo(skb)->frags[0]);
437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
			if (unlikely(!ptr))
				return 0;

			if (pfrag)
				*pfrag = ptr;

			return 1;
		} else if (unlikely(skb_shinfo(skb)->nr_frags))
			return 0;
		else
			return 1;
	}

	return 0;
}

static int inline_size(struct sk_buff *skb)
{
	if (skb->len + CTRL_SIZE + sizeof(struct mlx4_wqe_inline_seg)
	    <= MLX4_INLINE_ALIGN)
		return ALIGN(skb->len + CTRL_SIZE +
			     sizeof(struct mlx4_wqe_inline_seg), 16);
	else
		return ALIGN(skb->len + CTRL_SIZE + 2 *
			     sizeof(struct mlx4_wqe_inline_seg), 16);
}

static int get_real_size(struct sk_buff *skb, struct net_device *dev,
			 int *lso_header_size)
{
	struct mlx4_en_priv *priv = netdev_priv(dev);
	int real_size;

	if (skb_is_gso(skb)) {
		*lso_header_size = skb_transport_offset(skb) + tcp_hdrlen(skb);
		real_size = CTRL_SIZE + skb_shinfo(skb)->nr_frags * DS_SIZE +
			ALIGN(*lso_header_size + 4, DS_SIZE);
		if (unlikely(*lso_header_size != skb_headlen(skb))) {
			/* We add a segment for the skb linear buffer only if
			 * it contains data */
			if (*lso_header_size < skb_headlen(skb))
				real_size += DS_SIZE;
			else {
				if (netif_msg_tx_err(priv))
481
					en_warn(priv, "Non-linear headers\n");
482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506
				return 0;
			}
		}
	} else {
		*lso_header_size = 0;
		if (!is_inline(skb, NULL))
			real_size = CTRL_SIZE + (skb_shinfo(skb)->nr_frags + 1) * DS_SIZE;
		else
			real_size = inline_size(skb);
	}

	return real_size;
}

static void build_inline_wqe(struct mlx4_en_tx_desc *tx_desc, struct sk_buff *skb,
			     int real_size, u16 *vlan_tag, int tx_ind, void *fragptr)
{
	struct mlx4_wqe_inline_seg *inl = &tx_desc->inl;
	int spc = MLX4_INLINE_ALIGN - CTRL_SIZE - sizeof *inl;

	if (skb->len <= spc) {
		inl->byte_count = cpu_to_be32(1 << 31 | skb->len);
		skb_copy_from_linear_data(skb, inl + 1, skb_headlen(skb));
		if (skb_shinfo(skb)->nr_frags)
			memcpy(((void *)(inl + 1)) + skb_headlen(skb), fragptr,
E
Eric Dumazet 已提交
507
			       skb_frag_size(&skb_shinfo(skb)->frags[0]));
508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526

	} else {
		inl->byte_count = cpu_to_be32(1 << 31 | spc);
		if (skb_headlen(skb) <= spc) {
			skb_copy_from_linear_data(skb, inl + 1, skb_headlen(skb));
			if (skb_headlen(skb) < spc) {
				memcpy(((void *)(inl + 1)) + skb_headlen(skb),
					fragptr, spc - skb_headlen(skb));
				fragptr +=  spc - skb_headlen(skb);
			}
			inl = (void *) (inl + 1) + spc;
			memcpy(((void *)(inl + 1)), fragptr, skb->len - spc);
		} else {
			skb_copy_from_linear_data(skb, inl + 1, spc);
			inl = (void *) (inl + 1) + spc;
			skb_copy_from_linear_data_offset(skb, spc, inl + 1,
					skb_headlen(skb) - spc);
			if (skb_shinfo(skb)->nr_frags)
				memcpy(((void *)(inl + 1)) + skb_headlen(skb) - spc,
E
Eric Dumazet 已提交
527
					fragptr, skb_frag_size(&skb_shinfo(skb)->frags[0]));
528 529 530 531 532 533 534
		}

		wmb();
		inl->byte_count = cpu_to_be32(1 << 31 | (skb->len - spc));
	}
}

Y
Yevgeny Petrilin 已提交
535
u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb)
536
{
537
	struct mlx4_en_priv *priv = netdev_priv(dev);
538
	u16 rings_p_up = priv->num_tx_rings_p_up;
539
	u8 up = 0;
540

541 542 543 544 545
	if (dev->num_tc)
		return skb_tx_hash(dev, skb);

	if (vlan_tx_tag_present(skb))
		up = vlan_tx_tag_get(skb) >> VLAN_PRIO_SHIFT;
Y
Yevgeny Petrilin 已提交
546

547
	return __skb_tx_hash(dev, skb, rings_p_up) + up * rings_p_up;
548 549
}

550
static void mlx4_bf_copy(void __iomem *dst, unsigned long *src, unsigned bytecnt)
551 552 553 554
{
	__iowrite64_copy(dst, src, bytecnt / 8);
}

555
netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev)
556 557 558 559 560 561 562 563
{
	struct mlx4_en_priv *priv = netdev_priv(dev);
	struct mlx4_en_dev *mdev = priv->mdev;
	struct mlx4_en_tx_ring *ring;
	struct mlx4_en_tx_desc *tx_desc;
	struct mlx4_wqe_data_seg *data;
	struct skb_frag_struct *frag;
	struct mlx4_en_tx_info *tx_info;
564
	struct ethhdr *ethh;
565 566 567 568 569
	int tx_ind = 0;
	int nr_txbb;
	int desc_size;
	int real_size;
	dma_addr_t dma;
570
	u32 index, bf_index;
571
	__be32 op_own;
Y
Yevgeny Petrilin 已提交
572
	u16 vlan_tag = 0;
573 574 575
	int i;
	int lso_header_size;
	void *fragptr;
576
	bool bounce = false;
577

578 579 580
	if (!priv->port_up)
		goto tx_drop;

581 582
	real_size = get_real_size(skb, dev, &lso_header_size);
	if (unlikely(!real_size))
583
		goto tx_drop;
584

L
Lucas De Marchi 已提交
585
	/* Align descriptor to TXBB size */
586 587 588 589
	desc_size = ALIGN(real_size, TXBB_SIZE);
	nr_txbb = desc_size / TXBB_SIZE;
	if (unlikely(nr_txbb > MAX_DESC_TXBBS)) {
		if (netif_msg_tx_err(priv))
590
			en_warn(priv, "Oversized header or SG list\n");
591
		goto tx_drop;
592 593
	}

Y
Yevgeny Petrilin 已提交
594
	tx_ind = skb->queue_mapping;
595
	ring = &priv->tx_ring[tx_ind];
596
	if (vlan_tx_tag_present(skb))
Y
Yevgeny Petrilin 已提交
597
		vlan_tag = vlan_tx_tag_get(skb);
598 599 600 601

	/* Check available TXBBs And 2K spare for prefetch */
	if (unlikely(((int)(ring->prod - ring->cons)) >
		     ring->size - HEADROOM - MAX_DESC_TXBBS)) {
Y
Yevgeny Petrilin 已提交
602
		/* every full Tx ring stops queue */
603
		netif_tx_stop_queue(ring->tx_queue);
604 605
		priv->port_stats.queue_stopped++;

606 607 608 609 610 611 612 613 614 615 616 617 618 619 620
		/* If queue was emptied after the if, and before the
		 * stop_queue - need to wake the queue, or else it will remain
		 * stopped forever.
		 * Need a memory barrier to make sure ring->cons was not
		 * updated before queue was stopped.
		 */
		wmb();

		if (unlikely(((int)(ring->prod - ring->cons)) <=
			     ring->size - HEADROOM - MAX_DESC_TXBBS)) {
			netif_tx_wake_queue(ring->tx_queue);
			priv->port_stats.wake_queue++;
		} else {
			return NETDEV_TX_BUSY;
		}
621 622 623 624 625 626 627 628
	}

	/* Track current inflight packets for performance analysis */
	AVG_PERF_COUNTER(priv->pstats.inflight_avg,
			 (u32) (ring->prod - ring->cons - 1));

	/* Packet is good - grab an index and transmit it */
	index = ring->prod & ring->size_mask;
629
	bf_index = ring->prod;
630 631 632 633 634

	/* See if we have enough space for whole descriptor TXBB for setting
	 * SW ownership on next descriptor; if not, use a bounce buffer. */
	if (likely(index + nr_txbb <= ring->size))
		tx_desc = ring->buf + index * TXBB_SIZE;
635
	else {
636
		tx_desc = (struct mlx4_en_tx_desc *) ring->bounce_buf;
637 638
		bounce = true;
	}
639 640 641 642 643 644

	/* Save skb in tx_info ring */
	tx_info = &ring->tx_info[index];
	tx_info->skb = skb;
	tx_info->nr_txbb = nr_txbb;

645 646 647 648 649 650 651 652 653 654
	/*
	 * For timestamping add flag to skb_shinfo and
	 * set flag for further reference
	 */
	if (ring->hwtstamp_tx_type == HWTSTAMP_TX_ON &&
	    skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) {
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		tx_info->ts_requested = 1;
	}

655 656 657
	/* Prepare ctrl segement apart opcode+ownership, which depends on
	 * whether LSO is used */
	tx_desc->ctrl.vlan_tag = cpu_to_be16(vlan_tag);
658 659
	tx_desc->ctrl.ins_vlan = MLX4_WQE_CTRL_INS_VLAN *
		!!vlan_tx_tag_present(skb);
660
	tx_desc->ctrl.fence_size = (real_size / 16) & 0x3f;
A
Amir Vadai 已提交
661
	tx_desc->ctrl.srcrb_flags = priv->ctrl_flags;
662 663 664
	if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
		tx_desc->ctrl.srcrb_flags |= cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
							 MLX4_WQE_CTRL_TCP_UDP_CSUM);
665
		ring->tx_csum++;
666 667
	}

668
	if (priv->flags & MLX4_EN_FLAG_ENABLE_HW_LOOPBACK) {
669 670 671 672 673 674 675 676
		/* Copy dst mac address to wqe. This allows loopback in eSwitch,
		 * so that VFs and PF can communicate with each other
		 */
		ethh = (struct ethhdr *)skb->data;
		tx_desc->ctrl.srcrb_flags16[0] = get_unaligned((__be16 *)ethh->h_dest);
		tx_desc->ctrl.imm = get_unaligned((__be32 *)(ethh->h_dest + 2));
	}

677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696
	/* Handle LSO (TSO) packets */
	if (lso_header_size) {
		/* Mark opcode as LSO */
		op_own = cpu_to_be32(MLX4_OPCODE_LSO | (1 << 6)) |
			((ring->prod & ring->size) ?
				cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0);

		/* Fill in the LSO prefix */
		tx_desc->lso.mss_hdr_size = cpu_to_be32(
			skb_shinfo(skb)->gso_size << 16 | lso_header_size);

		/* Copy headers;
		 * note that we already verified that it is linear */
		memcpy(tx_desc->lso.header, skb->data, lso_header_size);
		data = ((void *) &tx_desc->lso +
			ALIGN(lso_header_size + 4, DS_SIZE));

		priv->port_stats.tso_packets++;
		i = ((skb->len - lso_header_size) / skb_shinfo(skb)->gso_size) +
			!!((skb->len - lso_header_size) % skb_shinfo(skb)->gso_size);
697
		tx_info->nr_bytes = skb->len + (i - 1) * lso_header_size;
698 699 700 701 702 703 704
		ring->packets += i;
	} else {
		/* Normal (Non LSO) packet */
		op_own = cpu_to_be32(MLX4_OPCODE_SEND) |
			((ring->prod & ring->size) ?
			 cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0);
		data = &tx_desc->data;
705
		tx_info->nr_bytes = max_t(unsigned int, skb->len, ETH_ZLEN);
706 707 708
		ring->packets++;

	}
709 710
	ring->bytes += tx_info->nr_bytes;
	netdev_tx_sent_queue(ring->tx_queue, tx_info->nr_bytes);
711 712 713 714 715 716 717 718 719 720 721 722 723
	AVG_PERF_COUNTER(priv->pstats.tx_pktsz_avg, skb->len);


	/* valid only for none inline segments */
	tx_info->data_offset = (void *) data - (void *) tx_desc;

	tx_info->linear = (lso_header_size < skb_headlen(skb) && !is_inline(skb, NULL)) ? 1 : 0;
	data += skb_shinfo(skb)->nr_frags + tx_info->linear - 1;

	if (!is_inline(skb, &fragptr)) {
		/* Map fragments */
		for (i = skb_shinfo(skb)->nr_frags - 1; i >= 0; i--) {
			frag = &skb_shinfo(skb)->frags[i];
724
			dma = skb_frag_dma_map(priv->ddev, frag,
725 726
					       0, skb_frag_size(frag),
					       DMA_TO_DEVICE);
727 728 729
			data->addr = cpu_to_be64(dma);
			data->lkey = cpu_to_be32(mdev->mr.key);
			wmb();
E
Eric Dumazet 已提交
730
			data->byte_count = cpu_to_be32(skb_frag_size(frag));
731 732 733 734 735
			--data;
		}

		/* Map linear part */
		if (tx_info->linear) {
736
			dma = dma_map_single(priv->ddev, skb->data + lso_header_size,
737 738 739 740 741 742
					     skb_headlen(skb) - lso_header_size, PCI_DMA_TODEVICE);
			data->addr = cpu_to_be64(dma);
			data->lkey = cpu_to_be32(mdev->mr.key);
			wmb();
			data->byte_count = cpu_to_be32(skb_headlen(skb) - lso_header_size);
		}
743 744
		tx_info->inl = 0;
	} else {
745
		build_inline_wqe(tx_desc, skb, real_size, &vlan_tag, tx_ind, fragptr);
746 747
		tx_info->inl = 1;
	}
748 749 750 751

	ring->prod += nr_txbb;

	/* If we used a bounce buffer then copy descriptor back into place */
752
	if (bounce)
753 754
		tx_desc = mlx4_en_bounce_to_desc(priv, ring, index, desc_size);

755
	if (ring->bf_enabled && desc_size <= MAX_BF && !bounce && !vlan_tx_tag_present(skb)) {
756
		*(__be32 *) (&tx_desc->ctrl.vlan_tag) |= cpu_to_be32(ring->doorbell_qpn);
757 758 759 760 761
		op_own |= htonl((bf_index & 0xffff) << 8);
		/* Ensure new descirptor hits memory
		* before setting ownership of this descriptor to HW */
		wmb();
		tx_desc->ctrl.owner_opcode = op_own;
762

763 764 765 766 767 768 769 770 771 772 773 774 775 776
		wmb();

		mlx4_bf_copy(ring->bf.reg + ring->bf.offset, (unsigned long *) &tx_desc->ctrl,
		     desc_size);

		wmb();

		ring->bf.offset ^= ring->bf.buf_size;
	} else {
		/* Ensure new descirptor hits memory
		* before setting ownership of this descriptor to HW */
		wmb();
		tx_desc->ctrl.owner_opcode = op_own;
		wmb();
777
		iowrite32be(ring->doorbell_qpn, ring->bf.uar->map + MLX4_SEND_DOORBELL);
778
	}
779

780
	return NETDEV_TX_OK;
781 782 783 784 785

tx_drop:
	dev_kfree_skb_any(skb);
	priv->stats.tx_dropped++;
	return NETDEV_TX_OK;
786 787
}