coresight-etm4x-core.c 59.9 KB
Newer Older
1 2 3
// SPDX-License-Identifier: GPL-2.0
/*
 * Copyright (c) 2014, The Linux Foundation. All rights reserved.
4 5
 */

6
#include <linux/bitops.h>
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
#include <linux/kernel.h>
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/types.h>
#include <linux/device.h>
#include <linux/io.h>
#include <linux/err.h>
#include <linux/fs.h>
#include <linux/slab.h>
#include <linux/delay.h>
#include <linux/smp.h>
#include <linux/sysfs.h>
#include <linux/stat.h>
#include <linux/clk.h>
#include <linux/cpu.h>
22
#include <linux/cpu_pm.h>
23
#include <linux/coresight.h>
24
#include <linux/coresight-pmu.h>
25 26 27 28
#include <linux/pm_wakeup.h>
#include <linux/amba/bus.h>
#include <linux/seq_file.h>
#include <linux/uaccess.h>
29
#include <linux/perf_event.h>
30
#include <linux/platform_device.h>
31
#include <linux/pm_runtime.h>
32
#include <linux/property.h>
33

34
#include <asm/barrier.h>
35
#include <asm/sections.h>
36
#include <asm/sysreg.h>
37
#include <asm/local.h>
38
#include <asm/virt.h>
39 40

#include "coresight-etm4x.h"
41
#include "coresight-etm-perf.h"
42
#include "coresight-self-hosted-trace.h"
43 44

static int boot_enable;
45 46
module_param(boot_enable, int, 0444);
MODULE_PARM_DESC(boot_enable, "Enable tracing on boot");
47

48 49 50 51 52 53 54 55 56
#define PARAM_PM_SAVE_FIRMWARE	  0 /* save self-hosted state as per firmware */
#define PARAM_PM_SAVE_NEVER	  1 /* never save any state */
#define PARAM_PM_SAVE_SELF_HOSTED 2 /* save self-hosted state only */

static int pm_save_enable = PARAM_PM_SAVE_FIRMWARE;
module_param(pm_save_enable, int, 0444);
MODULE_PARM_DESC(pm_save_enable,
	"Save/restore state on power down: 1 = never, 2 = self-hosted");

57
static struct etmv4_drvdata *etmdrvdata[NR_CPUS];
58 59 60
static void etm4_set_default_config(struct etmv4_config *config);
static int etm4_set_event_filters(struct etmv4_drvdata *drvdata,
				  struct perf_event *event);
61
static u64 etm4_get_access_type(struct etmv4_config *config);
62

63 64
static enum cpuhp_state hp_online;

65 66 67 68 69
struct etm4_init_arg {
	struct etmv4_drvdata	*drvdata;
	struct csdev_access	*csa;
};

70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
u64 etm4x_sysreg_read(u32 offset, bool _relaxed, bool _64bit)
{
	u64 res = 0;

	switch (offset) {
	ETM4x_READ_SYSREG_CASES(res)
	default :
		pr_warn_ratelimited("etm4x: trying to read unsupported register @%x\n",
			 offset);
	}

	if (!_relaxed)
		__iormb(res);	/* Imitate the !relaxed I/O helpers */

	return res;
}

void etm4x_sysreg_write(u64 val, u32 offset, bool _relaxed, bool _64bit)
{
	if (!_relaxed)
		__iowmb();	/* Imitate the !relaxed I/O helpers */
	if (!_64bit)
		val &= GENMASK(31, 0);

	switch (offset) {
	ETM4x_WRITE_SYSREG_CASES(val)
	default :
		pr_warn_ratelimited("etm4x: trying to write to unsupported register @%x\n",
			offset);
	}
}

102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
static u64 ete_sysreg_read(u32 offset, bool _relaxed, bool _64bit)
{
	u64 res = 0;

	switch (offset) {
	ETE_READ_CASES(res)
	default :
		pr_warn_ratelimited("ete: trying to read unsupported register @%x\n",
				    offset);
	}

	if (!_relaxed)
		__iormb(res);	/* Imitate the !relaxed I/O helpers */

	return res;
}

static void ete_sysreg_write(u64 val, u32 offset, bool _relaxed, bool _64bit)
{
	if (!_relaxed)
		__iowmb();	/* Imitate the !relaxed I/O helpers */
	if (!_64bit)
		val &= GENMASK(31, 0);

	switch (offset) {
	ETE_WRITE_CASES(val)
	default :
		pr_warn_ratelimited("ete: trying to write to unsupported register @%x\n",
				    offset);
	}
}

134 135
static void etm_detect_os_lock(struct etmv4_drvdata *drvdata,
			       struct csdev_access *csa)
136
{
137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
	u32 oslsr = etm4x_relaxed_read32(csa, TRCOSLSR);

	drvdata->os_lock_model = ETM_OSLSR_OSLM(oslsr);
}

static void etm_write_os_lock(struct etmv4_drvdata *drvdata,
			      struct csdev_access *csa, u32 val)
{
	val = !!val;

	switch (drvdata->os_lock_model) {
	case ETM_OSLOCK_PRESENT:
		etm4x_relaxed_write32(csa, val, TRCOSLAR);
		break;
	case ETM_OSLOCK_PE:
		write_sysreg_s(val, SYS_OSLAR_EL1);
		break;
	default:
		pr_warn_once("CPU%d: Unsupported Trace OSLock model: %x\n",
			     smp_processor_id(), drvdata->os_lock_model);
		fallthrough;
	case ETM_OSLOCK_NI:
		return;
	}
161 162 163
	isb();
}

164 165 166 167 168 169 170 171 172 173
static inline void etm4_os_unlock_csa(struct etmv4_drvdata *drvdata,
				      struct csdev_access *csa)
{
	WARN_ON(drvdata->cpu != smp_processor_id());

	/* Writing 0 to OS Lock unlocks the trace unit registers */
	etm_write_os_lock(drvdata, csa, 0x0);
	drvdata->os_unlock = true;
}

174 175 176 177 178 179
static void etm4_os_unlock(struct etmv4_drvdata *drvdata)
{
	if (!WARN_ON(!drvdata->csdev))
		etm4_os_unlock_csa(drvdata, &drvdata->csdev->access);
}

180 181
static void etm4_os_lock(struct etmv4_drvdata *drvdata)
{
182 183
	if (WARN_ON(!drvdata->csdev))
		return;
184 185
	/* Writing 0x1 to OS Lock locks the trace registers */
	etm_write_os_lock(drvdata, &drvdata->csdev->access, 0x1);
186 187 188
	drvdata->os_unlock = false;
}

189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
static void etm4_cs_lock(struct etmv4_drvdata *drvdata,
			 struct csdev_access *csa)
{
	/* Software Lock is only accessible via memory mapped interface */
	if (csa->io_mem)
		CS_LOCK(csa->base);
}

static void etm4_cs_unlock(struct etmv4_drvdata *drvdata,
			   struct csdev_access *csa)
{
	if (csa->io_mem)
		CS_UNLOCK(csa->base);
}

204 205 206 207 208 209 210
static int etm4_cpu_id(struct coresight_device *csdev)
{
	struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);

	return drvdata->cpu;
}

211 212 213 214
static int etm4_trace_id(struct coresight_device *csdev)
{
	struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);

215
	return drvdata->trcid;
216 217
}

218 219 220 221 222
struct etm4_enable_arg {
	struct etmv4_drvdata *drvdata;
	int rc;
};

223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261
/*
 * etm4x_prohibit_trace - Prohibit the CPU from tracing at all ELs.
 * When the CPU supports FEAT_TRF, we could move the ETM to a trace
 * prohibited state by filtering the Exception levels via TRFCR_EL1.
 */
static void etm4x_prohibit_trace(struct etmv4_drvdata *drvdata)
{
	/* If the CPU doesn't support FEAT_TRF, nothing to do */
	if (!drvdata->trfcr)
		return;
	cpu_prohibit_trace();
}

/*
 * etm4x_allow_trace - Allow CPU tracing in the respective ELs,
 * as configured by the drvdata->config.mode for the current
 * session. Even though we have TRCVICTLR bits to filter the
 * trace in the ELs, it doesn't prevent the ETM from generating
 * a packet (e.g, TraceInfo) that might contain the addresses from
 * the excluded levels. Thus we use the additional controls provided
 * via the Trace Filtering controls (FEAT_TRF) to make sure no trace
 * is generated for the excluded ELs.
 */
static void etm4x_allow_trace(struct etmv4_drvdata *drvdata)
{
	u64 trfcr = drvdata->trfcr;

	/* If the CPU doesn't support FEAT_TRF, nothing to do */
	if (!trfcr)
		return;

	if (drvdata->config.mode & ETM_MODE_EXCL_KERN)
		trfcr &= ~TRFCR_ELx_ExTRE;
	if (drvdata->config.mode & ETM_MODE_EXCL_USER)
		trfcr &= ~TRFCR_ELx_E0TRE;

	write_trfcr(trfcr);
}

262 263 264
#ifdef CONFIG_ETM4X_IMPDEF_FEATURE

#define HISI_HIP08_AMBA_ID		0x000b6d01
265
#define HISI_HIP09_AMBA_ID		0x000b6d02
266 267 268 269 270 271 272
#define ETM4_AMBA_MASK			0xfffff
#define HISI_HIP08_CORE_COMMIT_MASK	0x3000
#define HISI_HIP08_CORE_COMMIT_SHIFT	12
#define HISI_HIP08_CORE_COMMIT_FULL	0b00
#define HISI_HIP08_CORE_COMMIT_LVL_1	0b01
#define HISI_HIP08_CORE_COMMIT_REG	sys_reg(3, 1, 15, 2, 5)

273 274
#define HISI_HIP08_AUXCTRL_CHICKEN_BIT		BIT(13)

275
struct etm4_arch_features {
276
	void (*arch_callback)(void *info);
277 278 279 280 281 282 283
};

static bool etm4_hisi_match_pid(unsigned int id)
{
	return (id & ETM4_AMBA_MASK) == HISI_HIP08_AMBA_ID;
}

284 285 286 287 288
static bool etm4_hisi_hip09_match_pid(unsigned int id)
{
	return (id & ETM4_AMBA_MASK) == HISI_HIP09_AMBA_ID;
}

289
static void etm4_hisi_config_core_commit(void *info)
290
{
291
	bool enable = *(bool *)info;
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
	u8 commit = enable ? HISI_HIP08_CORE_COMMIT_LVL_1 :
		    HISI_HIP08_CORE_COMMIT_FULL;
	u64 val;

	/*
	 * bit 12 and 13 of HISI_HIP08_CORE_COMMIT_REG are used together
	 * to set core-commit, 2'b00 means cpu is at full speed, 2'b01,
	 * 2'b10, 2'b11 mean reduce pipeline speed, and 2'b01 means level-1
	 * speed(minimun value). So bit 12 and 13 should be cleared together.
	 */
	val = read_sysreg_s(HISI_HIP08_CORE_COMMIT_REG);
	val &= ~HISI_HIP08_CORE_COMMIT_MASK;
	val |= commit << HISI_HIP08_CORE_COMMIT_SHIFT;
	write_sysreg_s(val, HISI_HIP08_CORE_COMMIT_REG);
}

308
static void etm4_hisi_config_set_auxctrlr(void *info)
309
{
310
	struct csdev_access *csa = info;
311
	u32 trcauxctlr;
312 313

	/* Switch the ETM to idle state */
314 315 316
	trcauxctlr = etm4x_read32(csa, TRCAUXCTLR);
	trcauxctlr |= HISI_HIP08_AUXCTRL_CHICKEN_BIT;
	etm4x_relaxed_write32(csa, trcauxctlr, TRCAUXCTLR);
317 318
}

319 320 321 322
static struct etm4_arch_features etm4_features[] = {
	[ETM4_IMPDEF_HISI_CORE_COMMIT] = {
		.arch_callback = etm4_hisi_config_core_commit,
	},
323
	[ETM4_IMPDEF_HISI_SET_AUXCTRLR] = {
324
		.arch_callback = etm4_hisi_config_set_auxctrlr,
325
	},
326 327 328 329 330 331
	{},
};

static void etm4_enable_arch_specific(struct etmv4_drvdata *drvdata)
{
	struct etm4_arch_features *ftr;
332
	bool enable = true;
333 334 335 336 337
	int bit;

	for_each_set_bit(bit, drvdata->arch_features, ETM4_IMPDEF_FEATURE_MAX) {
		ftr = &etm4_features[bit];

338 339 340 341
		if (bit == ETM4_IMPDEF_HISI_CORE_COMMIT && ftr->arch_callback)
			ftr->arch_callback(&enable);

		if (bit == ETM4_IMPDEF_HISI_SET_AUXCTRLR && ftr->arch_callback)
342
			ftr->arch_callback(&drvdata->csdev->access);
343 344 345 346 347 348
	}
}

static void etm4_disable_arch_specific(struct etmv4_drvdata *drvdata)
{
	struct etm4_arch_features *ftr;
349
	bool enable = false;
350 351 352 353 354
	int bit;

	for_each_set_bit(bit, drvdata->arch_features, ETM4_IMPDEF_FEATURE_MAX) {
		ftr = &etm4_features[bit];

355 356
		if (bit == ETM4_IMPDEF_HISI_CORE_COMMIT && ftr->arch_callback)
			ftr->arch_callback(&enable);
357 358 359 360 361 362
	}
}

static void etm4_check_arch_features(struct etmv4_drvdata *drvdata,
				      unsigned int id)
{
363
	if (etm4_hisi_match_pid(id)) {
364
		set_bit(ETM4_IMPDEF_HISI_CORE_COMMIT, drvdata->arch_features);
365 366
		set_bit(ETM4_IMPDEF_HISI_SET_AUXCTRLR, drvdata->arch_features);
	}
367 368 369

	if (etm4_hisi_hip09_match_pid(id))
		set_bit(ETM4_IMPDEF_HISI_SET_AUXCTRLR, drvdata->arch_features);
370 371 372 373
}
#else
static void etm4_enable_arch_specific(struct etmv4_drvdata *drvdata)
{
374 375 376
	struct csdev_access *csa = &drvdata->csdev->access;

	etm4x_relaxed_write32(csa, 0x0, TRCAUXCTLR);
377 378 379 380 381 382 383 384 385 386 387 388
}

static void etm4_disable_arch_specific(struct etmv4_drvdata *drvdata)
{
}

static void etm4_check_arch_features(struct etmv4_drvdata *drvdata,
				     unsigned int id)
{
}
#endif /* CONFIG_ETM4X_IMPDEF_FEATURE */

389
static int etm4_enable_hw(struct etmv4_drvdata *drvdata)
390
{
391
	int i, rc;
392
	struct etmv4_config *config = &drvdata->config;
393 394 395
	struct coresight_device *csdev = drvdata->csdev;
	struct device *etm_dev = &csdev->dev;
	struct csdev_access *csa = &csdev->access;
396

397 398

	etm4_cs_unlock(drvdata, csa);
399
	etm4_enable_arch_specific(drvdata);
400 401 402

	etm4_os_unlock(drvdata);

403
	rc = coresight_claim_device_unlocked(csdev);
404 405 406
	if (rc)
		goto done;

407
	/* Disable the trace unit before programming trace registers */
408
	etm4x_relaxed_write32(csa, 0, TRCPRGCTLR);
409

410 411 412 413 414 415 416 417 418
	/*
	 * If we use system instructions, we need to synchronize the
	 * write to the TRCPRGCTLR, before accessing the TRCSTATR.
	 * See ARM IHI0064F, section
	 * "4.3.7 Synchronization of register updates"
	 */
	if (!csa->io_mem)
		isb();

419
	/* wait for TRCSTATR.IDLE to go up */
420
	if (coresight_timeout(csa, TRCSTATR, TRCSTATR_IDLE_BIT, 1))
421
		dev_err(etm_dev,
422
			"timeout while waiting for Idle Trace Status\n");
423
	if (drvdata->nr_pe)
424 425
		etm4x_relaxed_write32(csa, config->pe_sel, TRCPROCSELR);
	etm4x_relaxed_write32(csa, config->cfg, TRCCONFIGR);
426
	/* nothing specific implemented */
427 428
	etm4x_relaxed_write32(csa, config->eventctrl0, TRCEVENTCTL0R);
	etm4x_relaxed_write32(csa, config->eventctrl1, TRCEVENTCTL1R);
429
	if (drvdata->stallctl)
430 431 432 433 434 435 436 437 438
		etm4x_relaxed_write32(csa, config->stall_ctrl, TRCSTALLCTLR);
	etm4x_relaxed_write32(csa, config->ts_ctrl, TRCTSCTLR);
	etm4x_relaxed_write32(csa, config->syncfreq, TRCSYNCPR);
	etm4x_relaxed_write32(csa, config->ccctlr, TRCCCCTLR);
	etm4x_relaxed_write32(csa, config->bb_ctrl, TRCBBCTLR);
	etm4x_relaxed_write32(csa, drvdata->trcid, TRCTRACEIDR);
	etm4x_relaxed_write32(csa, config->vinst_ctrl, TRCVICTLR);
	etm4x_relaxed_write32(csa, config->viiectlr, TRCVIIECTLR);
	etm4x_relaxed_write32(csa, config->vissctlr, TRCVISSCTLR);
439
	if (drvdata->nr_pe_cmp)
440
		etm4x_relaxed_write32(csa, config->vipcssctlr, TRCVIPCSSCTLR);
441
	for (i = 0; i < drvdata->nrseqstate - 1; i++)
442
		etm4x_relaxed_write32(csa, config->seq_ctrl[i], TRCSEQEVRn(i));
443 444 445 446
	if (drvdata->nrseqstate) {
		etm4x_relaxed_write32(csa, config->seq_rst, TRCSEQRSTEVR);
		etm4x_relaxed_write32(csa, config->seq_state, TRCSEQSTR);
	}
447 448
	etm4x_relaxed_write32(csa, config->ext_inp, TRCEXTINSELR);

449
	for (i = 0; i < drvdata->nr_cntr; i++) {
450 451 452
		etm4x_relaxed_write32(csa, config->cntrldvr[i], TRCCNTRLDVRn(i));
		etm4x_relaxed_write32(csa, config->cntr_ctrl[i], TRCCNTCTLRn(i));
		etm4x_relaxed_write32(csa, config->cntr_val[i], TRCCNTVRn(i));
453
	}
454

455 456 457 458 459
	/*
	 * Resource selector pair 0 is always implemented and reserved.  As
	 * such start at 2.
	 */
	for (i = 2; i < drvdata->nr_resource * 2; i++)
460
		etm4x_relaxed_write32(csa, config->res_ctrl[i], TRCRSCTLRn(i));
461 462

	for (i = 0; i < drvdata->nr_ss_cmp; i++) {
463 464 465
		/* always clear status bit on restart if using single-shot */
		if (config->ss_ctrl[i] || config->ss_pe_cmp[i])
			config->ss_status[i] &= ~BIT(31);
466 467 468
		etm4x_relaxed_write32(csa, config->ss_ctrl[i], TRCSSCCRn(i));
		etm4x_relaxed_write32(csa, config->ss_status[i], TRCSSCSRn(i));
		etm4x_relaxed_write32(csa, config->ss_pe_cmp[i], TRCSSPCICRn(i));
469 470
	}
	for (i = 0; i < drvdata->nr_addr_cmp; i++) {
471 472
		etm4x_relaxed_write64(csa, config->addr_val[i], TRCACVRn(i));
		etm4x_relaxed_write64(csa, config->addr_acc[i], TRCACATRn(i));
473 474
	}
	for (i = 0; i < drvdata->numcidc; i++)
475 476
		etm4x_relaxed_write64(csa, config->ctxid_pid[i], TRCCIDCVRn(i));
	etm4x_relaxed_write32(csa, config->ctxid_mask0, TRCCIDCCTLR0);
477
	if (drvdata->numcidc > 4)
478
		etm4x_relaxed_write32(csa, config->ctxid_mask1, TRCCIDCCTLR1);
479 480

	for (i = 0; i < drvdata->numvmidc; i++)
481 482
		etm4x_relaxed_write64(csa, config->vmid_val[i], TRCVMIDCVRn(i));
	etm4x_relaxed_write32(csa, config->vmid_mask0, TRCVMIDCCTLR0);
483
	if (drvdata->numvmidc > 4)
484
		etm4x_relaxed_write32(csa, config->vmid_mask1, TRCVMIDCCTLR1);
485

486
	if (!drvdata->skip_power_up) {
487 488
		u32 trcpdcr = etm4x_relaxed_read32(csa, TRCPDCR);

489 490 491 492
		/*
		 * Request to keep the trace unit powered and also
		 * emulation of powerdown
		 */
493
		etm4x_relaxed_write32(csa, trcpdcr | TRCPDCR_PU, TRCPDCR);
494
	}
495

496 497 498 499 500 501 502
	/*
	 * ETE mandates that the TRCRSR is written to before
	 * enabling it.
	 */
	if (etm4x_is_ete(drvdata))
		etm4x_relaxed_write32(csa, TRCRSR_TA, TRCRSR);

503
	etm4x_allow_trace(drvdata);
504
	/* Enable the trace unit */
505
	etm4x_relaxed_write32(csa, 1, TRCPRGCTLR);
506

507 508 509 510
	/* Synchronize the register updates for sysreg access */
	if (!csa->io_mem)
		isb();

511
	/* wait for TRCSTATR.IDLE to go back down to '0' */
512
	if (coresight_timeout(csa, TRCSTATR, TRCSTATR_IDLE_BIT, 0))
513
		dev_err(etm_dev,
514
			"timeout while waiting for Idle Trace Status\n");
515

516 517 518 519 520 521 522
	/*
	 * As recommended by section 4.3.7 ("Synchronization when using the
	 * memory-mapped interface") of ARM IHI 0064D
	 */
	dsb(sy);
	isb();

523
done:
524
	etm4_cs_lock(drvdata, csa);
525

526
	dev_dbg(etm_dev, "cpu: %d enable smp call done: %d\n",
527 528
		drvdata->cpu, rc);
	return rc;
529 530 531 532 533 534 535 536 537
}

static void etm4_enable_hw_smp_call(void *info)
{
	struct etm4_enable_arg *arg = info;

	if (WARN_ON(!arg))
		return;
	arg->rc = etm4_enable_hw(arg->drvdata);
538 539
}

540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624
/*
 * The goal of function etm4_config_timestamp_event() is to configure a
 * counter that will tell the tracer to emit a timestamp packet when it
 * reaches zero.  This is done in order to get a more fine grained idea
 * of when instructions are executed so that they can be correlated
 * with execution on other CPUs.
 *
 * To do this the counter itself is configured to self reload and
 * TRCRSCTLR1 (always true) used to get the counter to decrement.  From
 * there a resource selector is configured with the counter and the
 * timestamp control register to use the resource selector to trigger the
 * event that will insert a timestamp packet in the stream.
 */
static int etm4_config_timestamp_event(struct etmv4_drvdata *drvdata)
{
	int ctridx, ret = -EINVAL;
	int counter, rselector;
	u32 val = 0;
	struct etmv4_config *config = &drvdata->config;

	/* No point in trying if we don't have at least one counter */
	if (!drvdata->nr_cntr)
		goto out;

	/* Find a counter that hasn't been initialised */
	for (ctridx = 0; ctridx < drvdata->nr_cntr; ctridx++)
		if (config->cntr_val[ctridx] == 0)
			break;

	/* All the counters have been configured already, bail out */
	if (ctridx == drvdata->nr_cntr) {
		pr_debug("%s: no available counter found\n", __func__);
		ret = -ENOSPC;
		goto out;
	}

	/*
	 * Searching for an available resource selector to use, starting at
	 * '2' since every implementation has at least 2 resource selector.
	 * ETMIDR4 gives the number of resource selector _pairs_,
	 * hence multiply by 2.
	 */
	for (rselector = 2; rselector < drvdata->nr_resource * 2; rselector++)
		if (!config->res_ctrl[rselector])
			break;

	if (rselector == drvdata->nr_resource * 2) {
		pr_debug("%s: no available resource selector found\n",
			 __func__);
		ret = -ENOSPC;
		goto out;
	}

	/* Remember what counter we used */
	counter = 1 << ctridx;

	/*
	 * Initialise original and reload counter value to the smallest
	 * possible value in order to get as much precision as we can.
	 */
	config->cntr_val[ctridx] = 1;
	config->cntrldvr[ctridx] = 1;

	/* Set the trace counter control register */
	val =  0x1 << 16	|  /* Bit 16, reload counter automatically */
	       0x0 << 7		|  /* Select single resource selector */
	       0x1;		   /* Resource selector 1, i.e always true */

	config->cntr_ctrl[ctridx] = val;

	val = 0x2 << 16		| /* Group 0b0010 - Counter and sequencers */
	      counter << 0;	  /* Counter to use */

	config->res_ctrl[rselector] = val;

	val = 0x0 << 7		| /* Select single resource selector */
	      rselector;	  /* Resource selector */

	config->ts_ctrl = val;

	ret = 0;
out:
	return ret;
}

625
static int etm4_parse_event_config(struct etmv4_drvdata *drvdata,
626
				   struct perf_event *event)
627
{
628
	int ret = 0;
629
	struct etmv4_config *config = &drvdata->config;
630
	struct perf_event_attr *attr = &event->attr;
631

632 633 634 635
	if (!attr) {
		ret = -EINVAL;
		goto out;
	}
636 637 638 639 640 641 642 643 644 645 646

	/* Clear configuration from previous run */
	memset(config, 0, sizeof(struct etmv4_config));

	if (attr->exclude_kernel)
		config->mode = ETM_MODE_EXCL_KERN;

	if (attr->exclude_user)
		config->mode = ETM_MODE_EXCL_USER;

	/* Always start from the default config */
647 648 649 650 651 652
	etm4_set_default_config(config);

	/* Configure filters specified on the perf cmd line, if any. */
	ret = etm4_set_event_filters(drvdata, event);
	if (ret)
		goto out;
653 654

	/* Go from generic option to ETMv4 specifics */
655 656 657 658 659
	if (attr->config & BIT(ETM_OPT_CYCACC)) {
		config->cfg |= BIT(4);
		/* TRM: Must program this for cycacc to work */
		config->ccctlr = ETM_CYC_THRESHOLD_DEFAULT;
	}
660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
	if (attr->config & BIT(ETM_OPT_TS)) {
		/*
		 * Configure timestamps to be emitted at regular intervals in
		 * order to correlate instructions executed on different CPUs
		 * (CPU-wide trace scenarios).
		 */
		ret = etm4_config_timestamp_event(drvdata);

		/*
		 * No need to go further if timestamp intervals can't
		 * be configured.
		 */
		if (ret)
			goto out;

675 676
		/* bit[11], Global timestamp tracing bit */
		config->cfg |= BIT(11);
677
	}
678 679 680 681 682

	if (attr->config & BIT(ETM_OPT_CTXTID))
		/* bit[6], Context ID tracing bit */
		config->cfg |= BIT(ETM4_CFG_BIT_CTXTID);

683 684 685 686
	/* return stack - enable if selected and supported */
	if ((attr->config & BIT(ETM_OPT_RETSTK)) && drvdata->retstack)
		/* bit[12], Return stack enable bit */
		config->cfg |= BIT(12);
687

688 689
out:
	return ret;
690 691 692
}

static int etm4_enable_perf(struct coresight_device *csdev,
693
			    struct perf_event *event)
694
{
695
	int ret = 0;
696 697
	struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);

698 699 700 701
	if (WARN_ON_ONCE(drvdata->cpu != smp_processor_id())) {
		ret = -EINVAL;
		goto out;
	}
702 703

	/* Configure the tracer based on the session's specifics */
704 705 706
	ret = etm4_parse_event_config(drvdata, event);
	if (ret)
		goto out;
707
	/* And enable it */
708
	ret = etm4_enable_hw(drvdata);
709

710 711
out:
	return ret;
712 713
}

714
static int etm4_enable_sysfs(struct coresight_device *csdev)
715 716
{
	struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
717
	struct etm4_enable_arg arg = { };
718 719 720 721 722 723 724 725
	int ret;

	spin_lock(&drvdata->spinlock);

	/*
	 * Executing etm4_enable_hw on the cpu whose ETM is being enabled
	 * ensures that register writes occur when cpu is powered.
	 */
726
	arg.drvdata = drvdata;
727
	ret = smp_call_function_single(drvdata->cpu,
728 729 730 731 732
				       etm4_enable_hw_smp_call, &arg, 1);
	if (!ret)
		ret = arg.rc;
	if (!ret)
		drvdata->sticky_enable = true;
733 734
	spin_unlock(&drvdata->spinlock);

735
	if (!ret)
736
		dev_dbg(&csdev->dev, "ETM tracing enabled\n");
737 738 739
	return ret;
}

740
static int etm4_enable(struct coresight_device *csdev,
741
		       struct perf_event *event, u32 mode)
742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
{
	int ret;
	u32 val;
	struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);

	val = local_cmpxchg(&drvdata->mode, CS_MODE_DISABLED, mode);

	/* Someone is already using the tracer */
	if (val)
		return -EBUSY;

	switch (mode) {
	case CS_MODE_SYSFS:
		ret = etm4_enable_sysfs(csdev);
		break;
757
	case CS_MODE_PERF:
758
		ret = etm4_enable_perf(csdev, event);
759
		break;
760 761 762 763 764 765 766 767 768 769 770
	default:
		ret = -EINVAL;
	}

	/* The tracer didn't start */
	if (ret)
		local_set(&drvdata->mode, CS_MODE_DISABLED);

	return ret;
}

771 772 773 774
static void etm4_disable_hw(void *info)
{
	u32 control;
	struct etmv4_drvdata *drvdata = info;
775
	struct etmv4_config *config = &drvdata->config;
776 777 778
	struct coresight_device *csdev = drvdata->csdev;
	struct device *etm_dev = &csdev->dev;
	struct csdev_access *csa = &csdev->access;
779
	int i;
780

781
	etm4_cs_unlock(drvdata, csa);
782
	etm4_disable_arch_specific(drvdata);
783

784 785
	if (!drvdata->skip_power_up) {
		/* power can be removed from the trace unit now */
786
		control = etm4x_relaxed_read32(csa, TRCPDCR);
787
		control &= ~TRCPDCR_PU;
788
		etm4x_relaxed_write32(csa, control, TRCPDCR);
789
	}
790

791
	control = etm4x_relaxed_read32(csa, TRCPRGCTLR);
792 793 794 795

	/* EN, bit[0] Trace unit enable bit */
	control &= ~0x1;

796 797 798 799
	/*
	 * If the CPU supports v8.4 Trace filter Control,
	 * set the ETM to trace prohibited region.
	 */
800
	etm4x_prohibit_trace(drvdata);
801 802 803 804 805 806
	/*
	 * Make sure everything completes before disabling, as recommended
	 * by section 7.3.77 ("TRCVICTLR, ViewInst Main Control Register,
	 * SSTATUS") of ARM IHI 0064D
	 */
	dsb(sy);
807
	isb();
808 809
	/* Trace synchronization barrier, is a nop if not supported */
	tsb_csync();
810
	etm4x_relaxed_write32(csa, control, TRCPRGCTLR);
811

812
	/* wait for TRCSTATR.PMSTABLE to go to '1' */
813
	if (coresight_timeout(csa, TRCSTATR, TRCSTATR_PMSTABLE_BIT, 1))
814 815 816 817 818
		dev_err(etm_dev,
			"timeout while waiting for PM stable Trace Status\n");
	/* read the status of the single shot comparators */
	for (i = 0; i < drvdata->nr_ss_cmp; i++) {
		config->ss_status[i] =
819
			etm4x_relaxed_read32(csa, TRCSSCSRn(i));
820 821
	}

822 823 824
	/* read back the current counter values */
	for (i = 0; i < drvdata->nr_cntr; i++) {
		config->cntr_val[i] =
825
			etm4x_relaxed_read32(csa, TRCCNTVRn(i));
826 827
	}

828
	coresight_disclaim_device_unlocked(csdev);
829
	etm4_cs_lock(drvdata, csa);
830

831 832
	dev_dbg(&drvdata->csdev->dev,
		"cpu: %d disable smp call done\n", drvdata->cpu);
833 834
}

835 836
static int etm4_disable_perf(struct coresight_device *csdev,
			     struct perf_event *event)
837
{
838 839
	u32 control;
	struct etm_filters *filters = event->hw.addr_filters;
840 841 842 843 844 845
	struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);

	if (WARN_ON_ONCE(drvdata->cpu != smp_processor_id()))
		return -EINVAL;

	etm4_disable_hw(drvdata);
846 847 848 849 850 851 852

	/*
	 * Check if the start/stop logic was active when the unit was stopped.
	 * That way we can re-enable the start/stop logic when the process is
	 * scheduled again.  Configuration of the start/stop logic happens in
	 * function etm4_set_event_filters().
	 */
853
	control = etm4x_relaxed_read32(&csdev->access, TRCVICTLR);
854 855 856
	/* TRCVICTLR::SSSTATUS, bit[9] */
	filters->ssstatus = (control & BIT(9));

857 858 859
	return 0;
}

860
static void etm4_disable_sysfs(struct coresight_device *csdev)
861 862 863 864 865 866 867 868 869
{
	struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);

	/*
	 * Taking hotplug lock here protects from clocks getting disabled
	 * with tracing being left on (crash scenario) if user disable occurs
	 * after cpu online mask indicates the cpu is offline but before the
	 * DYING hotplug callback is serviced by the ETM driver.
	 */
870
	cpus_read_lock();
871 872 873 874 875 876 877 878 879
	spin_lock(&drvdata->spinlock);

	/*
	 * Executing etm4_disable_hw on the cpu whose ETM is being disabled
	 * ensures that register writes occur when cpu is powered.
	 */
	smp_call_function_single(drvdata->cpu, etm4_disable_hw, drvdata, 1);

	spin_unlock(&drvdata->spinlock);
880
	cpus_read_unlock();
881

882
	dev_dbg(&csdev->dev, "ETM tracing disabled\n");
883 884
}

885 886
static void etm4_disable(struct coresight_device *csdev,
			 struct perf_event *event)
887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
{
	u32 mode;
	struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);

	/*
	 * For as long as the tracer isn't disabled another entity can't
	 * change its status.  As such we can read the status here without
	 * fearing it will change under us.
	 */
	mode = local_read(&drvdata->mode);

	switch (mode) {
	case CS_MODE_DISABLED:
		break;
	case CS_MODE_SYSFS:
		etm4_disable_sysfs(csdev);
		break;
904
	case CS_MODE_PERF:
905
		etm4_disable_perf(csdev, event);
906
		break;
907 908 909 910 911 912
	}

	if (mode)
		local_set(&drvdata->mode, CS_MODE_DISABLED);
}

913
static const struct coresight_ops_source etm4_source_ops = {
914
	.cpu_id		= etm4_cpu_id,
915 916 917 918 919 920 921 922 923
	.trace_id	= etm4_trace_id,
	.enable		= etm4_enable,
	.disable	= etm4_disable,
};

static const struct coresight_ops etm4_cs_ops = {
	.source_ops	= &etm4_source_ops,
};

924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942
static inline bool cpu_supports_sysreg_trace(void)
{
	u64 dfr0 = read_sysreg_s(SYS_ID_AA64DFR0_EL1);

	return ((dfr0 >> ID_AA64DFR0_TRACEVER_SHIFT) & 0xfUL) > 0;
}

static bool etm4_init_sysreg_access(struct etmv4_drvdata *drvdata,
				    struct csdev_access *csa)
{
	u32 devarch;

	if (!cpu_supports_sysreg_trace())
		return false;

	/*
	 * ETMs implementing sysreg access must implement TRCDEVARCH.
	 */
	devarch = read_etm4x_sysreg_const_offset(TRCDEVARCH);
943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958
	switch (devarch & ETM_DEVARCH_ID_MASK) {
	case ETM_DEVARCH_ETMv4x_ARCH:
		*csa = (struct csdev_access) {
			.io_mem	= false,
			.read	= etm4x_sysreg_read,
			.write	= etm4x_sysreg_write,
		};
		break;
	case ETM_DEVARCH_ETE_ARCH:
		*csa = (struct csdev_access) {
			.io_mem	= false,
			.read	= ete_sysreg_read,
			.write	= ete_sysreg_write,
		};
		break;
	default:
959
		return false;
960
	}
961 962 963 964 965

	drvdata->arch = etm_devarch_to_arch(devarch);
	return true;
}

966 967 968
static bool etm4_init_iomem_access(struct etmv4_drvdata *drvdata,
				   struct csdev_access *csa)
{
969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988
	u32 devarch = readl_relaxed(drvdata->base + TRCDEVARCH);
	u32 idr1 = readl_relaxed(drvdata->base + TRCIDR1);

	/*
	 * All ETMs must implement TRCDEVARCH to indicate that
	 * the component is an ETMv4. To support any broken
	 * implementations we fall back to TRCIDR1 check, which
	 * is not really reliable.
	 */
	if ((devarch & ETM_DEVARCH_ID_MASK) == ETM_DEVARCH_ETMv4x_ARCH) {
		drvdata->arch = etm_devarch_to_arch(devarch);
	} else {
		pr_warn("CPU%d: ETM4x incompatible TRCDEVARCH: %x, falling back to TRCIDR1\n",
			smp_processor_id(), devarch);

		if (ETM_TRCIDR1_ARCH_MAJOR(idr1) != ETM_TRCIDR1_ARCH_ETMv4)
			return false;
		drvdata->arch = etm_trcidr_to_arch(idr1);
	}

989 990 991 992 993 994 995
	*csa = CSDEV_ACCESS_IOMEM(drvdata->base);
	return true;
}

static bool etm4_init_csdev_access(struct etmv4_drvdata *drvdata,
				   struct csdev_access *csa)
{
996 997 998 999 1000
	/*
	 * Always choose the memory mapped io, if there is
	 * a memory map to prevent sysreg access on broken
	 * systems.
	 */
1001 1002 1003
	if (drvdata->base)
		return etm4_init_iomem_access(drvdata, csa);

1004 1005 1006
	if (etm4_init_sysreg_access(drvdata, csa))
		return true;

1007 1008 1009
	return false;
}

1010
static void cpu_detect_trace_filtering(struct etmv4_drvdata *drvdata)
1011 1012 1013 1014
{
	u64 dfr0 = read_sysreg(id_aa64dfr0_el1);
	u64 trfcr;

1015
	drvdata->trfcr = 0;
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
	if (!cpuid_feature_extract_unsigned_field(dfr0, ID_AA64DFR0_TRACE_FILT_SHIFT))
		return;

	/*
	 * If the CPU supports v8.4 SelfHosted Tracing, enable
	 * tracing at the kernel EL and EL0, forcing to use the
	 * virtual time as the timestamp.
	 */
	trfcr = (TRFCR_ELx_TS_VIRTUAL |
		 TRFCR_ELx_ExTRE |
		 TRFCR_ELx_E0TRE);

	/* If we are running at EL2, allow tracing the CONTEXTIDR_EL2. */
	if (is_kernel_in_hyp_mode())
		trfcr |= TRFCR_EL2_CX;

1032
	drvdata->trfcr = trfcr;
1033 1034
}

1035 1036 1037 1038 1039 1040 1041
static void etm4_init_arch_data(void *info)
{
	u32 etmidr0;
	u32 etmidr2;
	u32 etmidr3;
	u32 etmidr4;
	u32 etmidr5;
1042 1043 1044
	struct etm4_init_arg *init_arg = info;
	struct etmv4_drvdata *drvdata;
	struct csdev_access *csa;
1045
	int i;
1046

1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
	drvdata = init_arg->drvdata;
	csa = init_arg->csa;

	/*
	 * If we are unable to detect the access mechanism,
	 * or unable to detect the trace unit type, fail
	 * early.
	 */
	if (!etm4_init_csdev_access(drvdata, csa))
		return;

1058 1059
	/* Detect the support for OS Lock before we actually use it */
	etm_detect_os_lock(drvdata, csa);
1060

1061
	/* Make sure all registers are accessible */
1062
	etm4_os_unlock_csa(drvdata, csa);
1063
	etm4_cs_unlock(drvdata, csa);
1064 1065

	/* find all capabilities of the tracing unit */
1066
	etmidr0 = etm4x_relaxed_read32(csa, TRCIDR0);
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105

	/* INSTP0, bits[2:1] P0 tracing support field */
	if (BMVAL(etmidr0, 1, 1) && BMVAL(etmidr0, 2, 2))
		drvdata->instrp0 = true;
	else
		drvdata->instrp0 = false;

	/* TRCBB, bit[5] Branch broadcast tracing support bit */
	if (BMVAL(etmidr0, 5, 5))
		drvdata->trcbb = true;
	else
		drvdata->trcbb = false;

	/* TRCCOND, bit[6] Conditional instruction tracing support bit */
	if (BMVAL(etmidr0, 6, 6))
		drvdata->trccond = true;
	else
		drvdata->trccond = false;

	/* TRCCCI, bit[7] Cycle counting instruction bit */
	if (BMVAL(etmidr0, 7, 7))
		drvdata->trccci = true;
	else
		drvdata->trccci = false;

	/* RETSTACK, bit[9] Return stack bit */
	if (BMVAL(etmidr0, 9, 9))
		drvdata->retstack = true;
	else
		drvdata->retstack = false;

	/* NUMEVENT, bits[11:10] Number of events field */
	drvdata->nr_event = BMVAL(etmidr0, 10, 11);
	/* QSUPP, bits[16:15] Q element support field */
	drvdata->q_support = BMVAL(etmidr0, 15, 16);
	/* TSSIZE, bits[28:24] Global timestamp size field */
	drvdata->ts_size = BMVAL(etmidr0, 24, 28);

	/* maximum size of resources */
1106
	etmidr2 = etm4x_relaxed_read32(csa, TRCIDR2);
1107 1108 1109 1110 1111 1112 1113
	/* CIDSIZE, bits[9:5] Indicates the Context ID size */
	drvdata->ctxid_size = BMVAL(etmidr2, 5, 9);
	/* VMIDSIZE, bits[14:10] Indicates the VMID size */
	drvdata->vmid_size = BMVAL(etmidr2, 10, 14);
	/* CCSIZE, bits[28:25] size of the cycle counter in bits minus 12 */
	drvdata->ccsize = BMVAL(etmidr2, 25, 28);

1114
	etmidr3 = etm4x_relaxed_read32(csa, TRCIDR3);
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
	/* CCITMIN, bits[11:0] minimum threshold value that can be programmed */
	drvdata->ccitmin = BMVAL(etmidr3, 0, 11);
	/* EXLEVEL_S, bits[19:16] Secure state instruction tracing */
	drvdata->s_ex_level = BMVAL(etmidr3, 16, 19);
	/* EXLEVEL_NS, bits[23:20] Non-secure state instruction tracing */
	drvdata->ns_ex_level = BMVAL(etmidr3, 20, 23);

	/*
	 * TRCERR, bit[24] whether a trace unit can trace a
	 * system error exception.
	 */
	if (BMVAL(etmidr3, 24, 24))
		drvdata->trc_error = true;
	else
		drvdata->trc_error = false;

	/* SYNCPR, bit[25] implementation has a fixed synchronization period? */
	if (BMVAL(etmidr3, 25, 25))
		drvdata->syncpr = true;
	else
		drvdata->syncpr = false;

	/* STALLCTL, bit[26] is stall control implemented? */
	if (BMVAL(etmidr3, 26, 26))
		drvdata->stallctl = true;
	else
		drvdata->stallctl = false;

	/* SYSSTALL, bit[27] implementation can support stall control? */
	if (BMVAL(etmidr3, 27, 27))
		drvdata->sysstall = true;
	else
		drvdata->sysstall = false;

	/* NUMPROC, bits[30:28] the number of PEs available for tracing */
	drvdata->nr_pe = BMVAL(etmidr3, 28, 30);

	/* NOOVERFLOW, bit[31] is trace overflow prevention supported */
	if (BMVAL(etmidr3, 31, 31))
		drvdata->nooverflow = true;
	else
		drvdata->nooverflow = false;

	/* number of resources trace unit supports */
1159
	etmidr4 = etm4x_relaxed_read32(csa, TRCIDR4);
1160 1161 1162 1163
	/* NUMACPAIRS, bits[0:3] number of addr comparator pairs for tracing */
	drvdata->nr_addr_cmp = BMVAL(etmidr4, 0, 3);
	/* NUMPC, bits[15:12] number of PE comparator inputs for tracing */
	drvdata->nr_pe_cmp = BMVAL(etmidr4, 12, 15);
1164 1165 1166 1167 1168
	/*
	 * NUMRSPAIR, bits[19:16]
	 * The number of resource pairs conveyed by the HW starts at 0, i.e a
	 * value of 0x0 indicate 1 resource pair, 0x1 indicate two and so on.
	 * As such add 1 to the value of NUMRSPAIR for a better representation.
1169 1170 1171 1172
	 *
	 * For ETM v4.3 and later, 0x0 means 0, and no pairs are available -
	 * the default TRUE and FALSE resource selectors are omitted.
	 * Otherwise for values 0x1 and above the number is N + 1 as per v4.2.
1173
	 */
1174
	drvdata->nr_resource = BMVAL(etmidr4, 16, 19);
1175
	if ((drvdata->arch < ETM_ARCH_V4_3) || (drvdata->nr_resource > 0))
1176
		drvdata->nr_resource += 1;
1177 1178
	/*
	 * NUMSSCC, bits[23:20] the number of single-shot
1179 1180
	 * comparator control for tracing. Read any status regs as these
	 * also contain RO capability data.
1181 1182
	 */
	drvdata->nr_ss_cmp = BMVAL(etmidr4, 20, 23);
1183 1184
	for (i = 0; i < drvdata->nr_ss_cmp; i++) {
		drvdata->config.ss_status[i] =
1185
			etm4x_relaxed_read32(csa, TRCSSCSRn(i));
1186
	}
1187 1188 1189 1190 1191
	/* NUMCIDC, bits[27:24] number of Context ID comparators for tracing */
	drvdata->numcidc = BMVAL(etmidr4, 24, 27);
	/* NUMVMIDC, bits[31:28] number of VMID comparators for tracing */
	drvdata->numvmidc = BMVAL(etmidr4, 28, 31);

1192
	etmidr5 = etm4x_relaxed_read32(csa, TRCIDR5);
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
	/* NUMEXTIN, bits[8:0] number of external inputs implemented */
	drvdata->nr_ext_inp = BMVAL(etmidr5, 0, 8);
	/* TRACEIDSIZE, bits[21:16] indicates the trace ID width */
	drvdata->trcid_size = BMVAL(etmidr5, 16, 21);
	/* ATBTRIG, bit[22] implementation can support ATB triggers? */
	if (BMVAL(etmidr5, 22, 22))
		drvdata->atbtrig = true;
	else
		drvdata->atbtrig = false;
	/*
	 * LPOVERRIDE, bit[23] implementation supports
	 * low-power state override
	 */
1206
	if (BMVAL(etmidr5, 23, 23) && (!drvdata->skip_power_up))
1207 1208 1209 1210 1211 1212 1213
		drvdata->lpoverride = true;
	else
		drvdata->lpoverride = false;
	/* NUMSEQSTATE, bits[27:25] number of sequencer states implemented */
	drvdata->nrseqstate = BMVAL(etmidr5, 25, 27);
	/* NUMCNTR, bits[30:28] number of counters available for tracing */
	drvdata->nr_cntr = BMVAL(etmidr5, 28, 30);
1214
	etm4_cs_lock(drvdata, csa);
1215
	cpu_detect_trace_filtering(drvdata);
1216 1217
}

1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
/* Set ELx trace filter access in the TRCVICTLR register */
static void etm4_set_victlr_access(struct etmv4_config *config)
{
	u64 access_type;

	config->vinst_ctrl &= ~(ETM_EXLEVEL_S_VICTLR_MASK | ETM_EXLEVEL_NS_VICTLR_MASK);

	/*
	 * TRCVICTLR::EXLEVEL_NS:EXLEVELS: Set kernel / user filtering
	 * bits in vinst_ctrl, same bit pattern as TRCACATRn values returned by
	 * etm4_get_access_type() but with a relative shift in this register.
	 */
	access_type = etm4_get_access_type(config) << ETM_EXLEVEL_LSHIFT_TRCVICTLR;
	config->vinst_ctrl |= (u32)access_type;
}

1234
static void etm4_set_default_config(struct etmv4_config *config)
1235 1236
{
	/* disable all events tracing */
1237 1238
	config->eventctrl0 = 0x0;
	config->eventctrl1 = 0x0;
1239 1240

	/* disable stalling */
1241
	config->stall_ctrl = 0x0;
1242

1243 1244 1245
	/* enable trace synchronization every 4096 bytes, if available */
	config->syncfreq = 0xC;

1246
	/* disable timestamp event */
1247
	config->ts_ctrl = 0x0;
1248

1249
	/* TRCVICTLR::EVENT = 0x01, select the always on logic */
1250
	config->vinst_ctrl = BIT(0);
1251 1252 1253

	/* TRCVICTLR::EXLEVEL_NS:EXLEVELS: Set kernel / user filtering */
	etm4_set_victlr_access(config);
1254
}
1255

1256
static u64 etm4_get_ns_access_type(struct etmv4_config *config)
1257
{
1258
	u64 access_type = 0;
1259

1260 1261 1262 1263 1264 1265 1266 1267
	/*
	 * EXLEVEL_NS, bits[15:12]
	 * The Exception levels are:
	 *   Bit[12] Exception level 0 - Application
	 *   Bit[13] Exception level 1 - OS
	 *   Bit[14] Exception level 2 - Hypervisor
	 *   Bit[15] Never implemented
	 */
1268 1269 1270 1271 1272 1273 1274 1275
	if (!is_kernel_in_hyp_mode()) {
		/* Stay away from hypervisor mode for non-VHE */
		access_type =  ETM_EXLEVEL_NS_HYP;
		if (config->mode & ETM_MODE_EXCL_KERN)
			access_type |= ETM_EXLEVEL_NS_OS;
	} else if (config->mode & ETM_MODE_EXCL_KERN) {
		access_type = ETM_EXLEVEL_NS_HYP;
	}
1276 1277 1278 1279

	if (config->mode & ETM_MODE_EXCL_USER)
		access_type |= ETM_EXLEVEL_NS_APP;

1280 1281 1282 1283 1284 1285
	return access_type;
}

static u64 etm4_get_access_type(struct etmv4_config *config)
{
	u64 access_type = etm4_get_ns_access_type(config);
1286
	u64 s_hyp = (config->arch & 0x0f) >= 0x4 ? ETM_EXLEVEL_S_HYP : 0;
1287

1288
	/*
1289 1290 1291 1292 1293
	 * EXLEVEL_S, bits[11:8], don't trace anything happening
	 * in secure state.
	 */
	access_type |= (ETM_EXLEVEL_S_APP	|
			ETM_EXLEVEL_S_OS	|
1294 1295
			s_hyp			|
			ETM_EXLEVEL_S_MON);
1296

1297 1298 1299 1300 1301 1302 1303 1304
	return access_type;
}

static void etm4_set_comparator_filter(struct etmv4_config *config,
				       u64 start, u64 stop, int comparator)
{
	u64 access_type = etm4_get_access_type(config);

1305
	/* First half of default address comparator */
1306 1307 1308
	config->addr_val[comparator] = start;
	config->addr_acc[comparator] = access_type;
	config->addr_type[comparator] = ETM_ADDR_TYPE_RANGE;
1309 1310

	/* Second half of default address comparator */
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
	config->addr_val[comparator + 1] = stop;
	config->addr_acc[comparator + 1] = access_type;
	config->addr_type[comparator + 1] = ETM_ADDR_TYPE_RANGE;

	/*
	 * Configure the ViewInst function to include this address range
	 * comparator.
	 *
	 * @comparator is divided by two since it is the index in the
	 * etmv4_config::addr_val array but register TRCVIIECTLR deals with
	 * address range comparator _pairs_.
	 *
	 * Therefore:
	 *	index 0 -> compatator pair 0
	 *	index 2 -> comparator pair 1
	 *	index 4 -> comparator pair 2
	 *	...
	 *	index 14 -> comparator pair 7
	 */
	config->viiectlr |= BIT(comparator / 2);
}

1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
static void etm4_set_start_stop_filter(struct etmv4_config *config,
				       u64 address, int comparator,
				       enum etm_addr_type type)
{
	int shift;
	u64 access_type = etm4_get_access_type(config);

	/* Configure the comparator */
	config->addr_val[comparator] = address;
	config->addr_acc[comparator] = access_type;
	config->addr_type[comparator] = type;

	/*
	 * Configure ViewInst Start-Stop control register.
	 * Addresses configured to start tracing go from bit 0 to n-1,
	 * while those configured to stop tracing from 16 to 16 + n-1.
	 */
	shift = (type == ETM_ADDR_TYPE_START ? 0 : 16);
	config->vissctlr |= BIT(shift + comparator);
}

1354 1355
static void etm4_set_default_filter(struct etmv4_config *config)
{
1356 1357
	/* Trace everything 'default' filter achieved by no filtering */
	config->viiectlr = 0x0;
1358

1359 1360 1361 1362 1363
	/*
	 * TRCVICTLR::SSSTATUS == 1, the start-stop logic is
	 * in the started state
	 */
	config->vinst_ctrl |= BIT(9);
1364
	config->mode |= ETM_MODE_VIEWINST_STARTSTOP;
1365 1366

	/* No start-stop filtering for ViewInst */
1367
	config->vissctlr = 0x0;
1368 1369
}

1370 1371 1372 1373 1374 1375 1376 1377
static void etm4_set_default(struct etmv4_config *config)
{
	if (WARN_ON_ONCE(!config))
		return;

	/*
	 * Make default initialisation trace everything
	 *
1378 1379 1380
	 * This is done by a minimum default config sufficient to enable
	 * full instruction trace - with a default filter for trace all
	 * achieved by having no filtering.
1381 1382 1383 1384 1385
	 */
	etm4_set_default_config(config);
	etm4_set_default_filter(config);
}

1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
static int etm4_get_next_comparator(struct etmv4_drvdata *drvdata, u32 type)
{
	int nr_comparator, index = 0;
	struct etmv4_config *config = &drvdata->config;

	/*
	 * nr_addr_cmp holds the number of comparator _pair_, so time 2
	 * for the total number of comparators.
	 */
	nr_comparator = drvdata->nr_addr_cmp * 2;

	/* Go through the tally of comparators looking for a free one. */
	while (index < nr_comparator) {
		switch (type) {
		case ETM_ADDR_TYPE_RANGE:
			if (config->addr_type[index] == ETM_ADDR_TYPE_NONE &&
			    config->addr_type[index + 1] == ETM_ADDR_TYPE_NONE)
				return index;

			/* Address range comparators go in pairs */
			index += 2;
			break;
1408 1409 1410 1411 1412 1413 1414 1415
		case ETM_ADDR_TYPE_START:
		case ETM_ADDR_TYPE_STOP:
			if (config->addr_type[index] == ETM_ADDR_TYPE_NONE)
				return index;

			/* Start/stop address can have odd indexes */
			index += 1;
			break;
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
		default:
			return -EINVAL;
		}
	}

	/* If we are here all the comparators have been used. */
	return -ENOSPC;
}

static int etm4_set_event_filters(struct etmv4_drvdata *drvdata,
				  struct perf_event *event)
{
	int i, comparator, ret = 0;
1429
	u64 address;
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
	struct etmv4_config *config = &drvdata->config;
	struct etm_filters *filters = event->hw.addr_filters;

	if (!filters)
		goto default_filter;

	/* Sync events with what Perf got */
	perf_event_addr_filters_sync(event);

	/*
	 * If there are no filters to deal with simply go ahead with
	 * the default filter, i.e the entire address range.
	 */
	if (!filters->nr_filters)
		goto default_filter;

	for (i = 0; i < filters->nr_filters; i++) {
		struct etm_filter *filter = &filters->etm_filter[i];
		enum etm_addr_type type = filter->type;

		/* See if a comparator is free. */
		comparator = etm4_get_next_comparator(drvdata, type);
		if (comparator < 0) {
			ret = comparator;
			goto out;
		}

		switch (type) {
		case ETM_ADDR_TYPE_RANGE:
			etm4_set_comparator_filter(config,
						   filter->start_addr,
						   filter->stop_addr,
						   comparator);
			/*
			 * TRCVICTLR::SSSTATUS == 1, the start-stop logic is
			 * in the started state
			 */
			config->vinst_ctrl |= BIT(9);

			/* No start-stop filtering for ViewInst */
			config->vissctlr = 0x0;
			break;
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
		case ETM_ADDR_TYPE_START:
		case ETM_ADDR_TYPE_STOP:
			/* Get the right start or stop address */
			address = (type == ETM_ADDR_TYPE_START ?
				   filter->start_addr :
				   filter->stop_addr);

			/* Configure comparator */
			etm4_set_start_stop_filter(config, address,
						   comparator, type);

			/*
			 * If filters::ssstatus == 1, trace acquisition was
			 * started but the process was yanked away before the
			 * the stop address was hit.  As such the start/stop
			 * logic needs to be re-started so that tracing can
			 * resume where it left.
			 *
			 * The start/stop logic status when a process is
			 * scheduled out is checked in function
			 * etm4_disable_perf().
			 */
			if (filters->ssstatus)
				config->vinst_ctrl |= BIT(9);

			/* No include/exclude filtering for ViewInst */
			config->viiectlr = 0x0;
			break;
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
		default:
			ret = -EINVAL;
			goto out;
		}
	}

	goto out;


default_filter:
	etm4_set_default_filter(config);

out:
	return ret;
}

1516 1517
void etm4_config_trace_mode(struct etmv4_config *config)
{
1518
	u32 mode;
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529

	mode = config->mode;
	mode &= (ETM_MODE_EXCL_KERN | ETM_MODE_EXCL_USER);

	/* excluding kernel AND user space doesn't make sense */
	WARN_ON_ONCE(mode == (ETM_MODE_EXCL_KERN | ETM_MODE_EXCL_USER));

	/* nothing to do if neither flags are set */
	if (!(mode & ETM_MODE_EXCL_KERN) && !(mode & ETM_MODE_EXCL_USER))
		return;

1530
	etm4_set_victlr_access(config);
1531 1532
}

1533
static int etm4_online_cpu(unsigned int cpu)
1534 1535
{
	if (!etmdrvdata[cpu])
1536
		return 0;
1537

1538 1539 1540 1541
	if (etmdrvdata[cpu]->boot_enable && !etmdrvdata[cpu]->sticky_enable)
		coresight_enable(etmdrvdata[cpu]->csdev);
	return 0;
}
1542

1543 1544 1545 1546 1547 1548
static int etm4_starting_cpu(unsigned int cpu)
{
	if (!etmdrvdata[cpu])
		return 0;

	spin_lock(&etmdrvdata[cpu]->spinlock);
1549
	if (!etmdrvdata[cpu]->os_unlock)
1550 1551 1552 1553 1554 1555
		etm4_os_unlock(etmdrvdata[cpu]);

	if (local_read(&etmdrvdata[cpu]->mode))
		etm4_enable_hw(etmdrvdata[cpu]);
	spin_unlock(&etmdrvdata[cpu]->spinlock);
	return 0;
1556 1557
}

1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
static int etm4_dying_cpu(unsigned int cpu)
{
	if (!etmdrvdata[cpu])
		return 0;

	spin_lock(&etmdrvdata[cpu]->spinlock);
	if (local_read(&etmdrvdata[cpu]->mode))
		etm4_disable_hw(etmdrvdata[cpu]);
	spin_unlock(&etmdrvdata[cpu]->spinlock);
	return 0;
}
1569

1570 1571 1572 1573 1574
static void etm4_init_trace_id(struct etmv4_drvdata *drvdata)
{
	drvdata->trcid = coresight_get_trace_id(drvdata->cpu);
}

1575
static int __etm4_cpu_save(struct etmv4_drvdata *drvdata)
1576 1577 1578
{
	int i, ret = 0;
	struct etmv4_save_state *state;
1579 1580 1581 1582 1583 1584 1585 1586 1587
	struct coresight_device *csdev = drvdata->csdev;
	struct csdev_access *csa;
	struct device *etm_dev;

	if (WARN_ON(!csdev))
		return -ENODEV;

	etm_dev = &csdev->dev;
	csa = &csdev->access;
1588 1589 1590 1591 1592 1593 1594 1595

	/*
	 * As recommended by 3.4.1 ("The procedure when powering down the PE")
	 * of ARM IHI 0064D
	 */
	dsb(sy);
	isb();

1596
	etm4_cs_unlock(drvdata, csa);
1597 1598 1599 1600
	/* Lock the OS lock to disable trace and external debugger access */
	etm4_os_lock(drvdata);

	/* wait for TRCSTATR.PMSTABLE to go up */
1601
	if (coresight_timeout(csa, TRCSTATR, TRCSTATR_PMSTABLE_BIT, 1)) {
1602 1603 1604 1605 1606 1607 1608 1609 1610
		dev_err(etm_dev,
			"timeout while waiting for PM Stable Status\n");
		etm4_os_unlock(drvdata);
		ret = -EBUSY;
		goto out;
	}

	state = drvdata->save_state;

1611
	state->trcprgctlr = etm4x_read32(csa, TRCPRGCTLR);
1612
	if (drvdata->nr_pe)
1613 1614 1615 1616 1617
		state->trcprocselr = etm4x_read32(csa, TRCPROCSELR);
	state->trcconfigr = etm4x_read32(csa, TRCCONFIGR);
	state->trcauxctlr = etm4x_read32(csa, TRCAUXCTLR);
	state->trceventctl0r = etm4x_read32(csa, TRCEVENTCTL0R);
	state->trceventctl1r = etm4x_read32(csa, TRCEVENTCTL1R);
1618
	if (drvdata->stallctl)
1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
		state->trcstallctlr = etm4x_read32(csa, TRCSTALLCTLR);
	state->trctsctlr = etm4x_read32(csa, TRCTSCTLR);
	state->trcsyncpr = etm4x_read32(csa, TRCSYNCPR);
	state->trcccctlr = etm4x_read32(csa, TRCCCCTLR);
	state->trcbbctlr = etm4x_read32(csa, TRCBBCTLR);
	state->trctraceidr = etm4x_read32(csa, TRCTRACEIDR);
	state->trcqctlr = etm4x_read32(csa, TRCQCTLR);

	state->trcvictlr = etm4x_read32(csa, TRCVICTLR);
	state->trcviiectlr = etm4x_read32(csa, TRCVIIECTLR);
	state->trcvissctlr = etm4x_read32(csa, TRCVISSCTLR);
1630
	if (drvdata->nr_pe_cmp)
1631 1632 1633 1634
		state->trcvipcssctlr = etm4x_read32(csa, TRCVIPCSSCTLR);
	state->trcvdctlr = etm4x_read32(csa, TRCVDCTLR);
	state->trcvdsacctlr = etm4x_read32(csa, TRCVDSACCTLR);
	state->trcvdarcctlr = etm4x_read32(csa, TRCVDARCCTLR);
1635

1636
	for (i = 0; i < drvdata->nrseqstate - 1; i++)
1637 1638
		state->trcseqevr[i] = etm4x_read32(csa, TRCSEQEVRn(i));

1639 1640 1641 1642
	if (drvdata->nrseqstate) {
		state->trcseqrstevr = etm4x_read32(csa, TRCSEQRSTEVR);
		state->trcseqstr = etm4x_read32(csa, TRCSEQSTR);
	}
1643
	state->trcextinselr = etm4x_read32(csa, TRCEXTINSELR);
1644 1645

	for (i = 0; i < drvdata->nr_cntr; i++) {
1646 1647 1648
		state->trccntrldvr[i] = etm4x_read32(csa, TRCCNTRLDVRn(i));
		state->trccntctlr[i] = etm4x_read32(csa, TRCCNTCTLRn(i));
		state->trccntvr[i] = etm4x_read32(csa, TRCCNTVRn(i));
1649 1650 1651
	}

	for (i = 0; i < drvdata->nr_resource * 2; i++)
1652
		state->trcrsctlr[i] = etm4x_read32(csa, TRCRSCTLRn(i));
1653 1654

	for (i = 0; i < drvdata->nr_ss_cmp; i++) {
1655 1656 1657
		state->trcssccr[i] = etm4x_read32(csa, TRCSSCCRn(i));
		state->trcsscsr[i] = etm4x_read32(csa, TRCSSCSRn(i));
		state->trcsspcicr[i] = etm4x_read32(csa, TRCSSPCICRn(i));
1658 1659 1660
	}

	for (i = 0; i < drvdata->nr_addr_cmp * 2; i++) {
1661 1662
		state->trcacvr[i] = etm4x_read64(csa, TRCACVRn(i));
		state->trcacatr[i] = etm4x_read64(csa, TRCACATRn(i));
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
	}

	/*
	 * Data trace stream is architecturally prohibited for A profile cores
	 * so we don't save (or later restore) trcdvcvr and trcdvcmr - As per
	 * section 1.3.4 ("Possible functional configurations of an ETMv4 trace
	 * unit") of ARM IHI 0064D.
	 */

	for (i = 0; i < drvdata->numcidc; i++)
1673
		state->trccidcvr[i] = etm4x_read64(csa, TRCCIDCVRn(i));
1674 1675

	for (i = 0; i < drvdata->numvmidc; i++)
1676
		state->trcvmidcvr[i] = etm4x_read64(csa, TRCVMIDCVRn(i));
1677

1678
	state->trccidcctlr0 = etm4x_read32(csa, TRCCIDCCTLR0);
1679
	if (drvdata->numcidc > 4)
1680
		state->trccidcctlr1 = etm4x_read32(csa, TRCCIDCCTLR1);
1681

1682
	state->trcvmidcctlr0 = etm4x_read32(csa, TRCVMIDCCTLR0);
1683
	if (drvdata->numvmidc > 4)
1684
		state->trcvmidcctlr0 = etm4x_read32(csa, TRCVMIDCCTLR1);
1685

1686
	state->trcclaimset = etm4x_read32(csa, TRCCLAIMCLR);
1687

1688
	if (!drvdata->skip_power_up)
1689
		state->trcpdcr = etm4x_read32(csa, TRCPDCR);
1690 1691

	/* wait for TRCSTATR.IDLE to go up */
1692
	if (coresight_timeout(csa, TRCSTATR, TRCSTATR_IDLE_BIT, 1)) {
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
		dev_err(etm_dev,
			"timeout while waiting for Idle Trace Status\n");
		etm4_os_unlock(drvdata);
		ret = -EBUSY;
		goto out;
	}

	drvdata->state_needs_restore = true;

	/*
	 * Power can be removed from the trace unit now. We do this to
	 * potentially save power on systems that respect the TRCPDCR_PU
	 * despite requesting software to save/restore state.
	 */
1707
	if (!drvdata->skip_power_up)
1708 1709
		etm4x_relaxed_write32(csa, (state->trcpdcr & ~TRCPDCR_PU),
				      TRCPDCR);
1710
out:
1711
	etm4_cs_lock(drvdata, csa);
1712 1713 1714
	return ret;
}

1715 1716 1717 1718 1719
static int etm4_cpu_save(struct etmv4_drvdata *drvdata)
{
	int ret = 0;

	/* Save the TRFCR irrespective of whether the ETM is ON */
1720
	if (drvdata->trfcr)
1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
		drvdata->save_trfcr = read_trfcr();
	/*
	 * Save and restore the ETM Trace registers only if
	 * the ETM is active.
	 */
	if (local_read(&drvdata->mode) && drvdata->save_state)
		ret = __etm4_cpu_save(drvdata);
	return ret;
}

static void __etm4_cpu_restore(struct etmv4_drvdata *drvdata)
1732 1733 1734
{
	int i;
	struct etmv4_save_state *state = drvdata->save_state;
1735 1736
	struct csdev_access tmp_csa = CSDEV_ACCESS_IOMEM(drvdata->base);
	struct csdev_access *csa = &tmp_csa;
1737

1738
	etm4_cs_unlock(drvdata, csa);
1739
	etm4x_relaxed_write32(csa, state->trcclaimset, TRCCLAIMSET);
1740

1741
	etm4x_relaxed_write32(csa, state->trcprgctlr, TRCPRGCTLR);
1742
	if (drvdata->nr_pe)
1743 1744 1745 1746 1747
		etm4x_relaxed_write32(csa, state->trcprocselr, TRCPROCSELR);
	etm4x_relaxed_write32(csa, state->trcconfigr, TRCCONFIGR);
	etm4x_relaxed_write32(csa, state->trcauxctlr, TRCAUXCTLR);
	etm4x_relaxed_write32(csa, state->trceventctl0r, TRCEVENTCTL0R);
	etm4x_relaxed_write32(csa, state->trceventctl1r, TRCEVENTCTL1R);
1748
	if (drvdata->stallctl)
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
		etm4x_relaxed_write32(csa, state->trcstallctlr, TRCSTALLCTLR);
	etm4x_relaxed_write32(csa, state->trctsctlr, TRCTSCTLR);
	etm4x_relaxed_write32(csa, state->trcsyncpr, TRCSYNCPR);
	etm4x_relaxed_write32(csa, state->trcccctlr, TRCCCCTLR);
	etm4x_relaxed_write32(csa, state->trcbbctlr, TRCBBCTLR);
	etm4x_relaxed_write32(csa, state->trctraceidr, TRCTRACEIDR);
	etm4x_relaxed_write32(csa, state->trcqctlr, TRCQCTLR);

	etm4x_relaxed_write32(csa, state->trcvictlr, TRCVICTLR);
	etm4x_relaxed_write32(csa, state->trcviiectlr, TRCVIIECTLR);
	etm4x_relaxed_write32(csa, state->trcvissctlr, TRCVISSCTLR);
1760
	if (drvdata->nr_pe_cmp)
1761 1762 1763 1764
		etm4x_relaxed_write32(csa, state->trcvipcssctlr, TRCVIPCSSCTLR);
	etm4x_relaxed_write32(csa, state->trcvdctlr, TRCVDCTLR);
	etm4x_relaxed_write32(csa, state->trcvdsacctlr, TRCVDSACCTLR);
	etm4x_relaxed_write32(csa, state->trcvdarcctlr, TRCVDARCCTLR);
1765

1766
	for (i = 0; i < drvdata->nrseqstate - 1; i++)
1767
		etm4x_relaxed_write32(csa, state->trcseqevr[i], TRCSEQEVRn(i));
1768

1769 1770 1771 1772
	if (drvdata->nrseqstate) {
		etm4x_relaxed_write32(csa, state->trcseqrstevr, TRCSEQRSTEVR);
		etm4x_relaxed_write32(csa, state->trcseqstr, TRCSEQSTR);
	}
1773
	etm4x_relaxed_write32(csa, state->trcextinselr, TRCEXTINSELR);
1774 1775

	for (i = 0; i < drvdata->nr_cntr; i++) {
1776 1777 1778
		etm4x_relaxed_write32(csa, state->trccntrldvr[i], TRCCNTRLDVRn(i));
		etm4x_relaxed_write32(csa, state->trccntctlr[i], TRCCNTCTLRn(i));
		etm4x_relaxed_write32(csa, state->trccntvr[i], TRCCNTVRn(i));
1779 1780 1781
	}

	for (i = 0; i < drvdata->nr_resource * 2; i++)
1782
		etm4x_relaxed_write32(csa, state->trcrsctlr[i], TRCRSCTLRn(i));
1783 1784

	for (i = 0; i < drvdata->nr_ss_cmp; i++) {
1785 1786 1787
		etm4x_relaxed_write32(csa, state->trcssccr[i], TRCSSCCRn(i));
		etm4x_relaxed_write32(csa, state->trcsscsr[i], TRCSSCSRn(i));
		etm4x_relaxed_write32(csa, state->trcsspcicr[i], TRCSSPCICRn(i));
1788 1789 1790
	}

	for (i = 0; i < drvdata->nr_addr_cmp * 2; i++) {
1791 1792
		etm4x_relaxed_write64(csa, state->trcacvr[i], TRCACVRn(i));
		etm4x_relaxed_write64(csa, state->trcacatr[i], TRCACATRn(i));
1793 1794 1795
	}

	for (i = 0; i < drvdata->numcidc; i++)
1796
		etm4x_relaxed_write64(csa, state->trccidcvr[i], TRCCIDCVRn(i));
1797 1798

	for (i = 0; i < drvdata->numvmidc; i++)
1799
		etm4x_relaxed_write64(csa, state->trcvmidcvr[i], TRCVMIDCVRn(i));
1800

1801
	etm4x_relaxed_write32(csa, state->trccidcctlr0, TRCCIDCCTLR0);
1802
	if (drvdata->numcidc > 4)
1803
		etm4x_relaxed_write32(csa, state->trccidcctlr1, TRCCIDCCTLR1);
1804

1805
	etm4x_relaxed_write32(csa, state->trcvmidcctlr0, TRCVMIDCCTLR0);
1806
	if (drvdata->numvmidc > 4)
1807
		etm4x_relaxed_write32(csa, state->trcvmidcctlr0, TRCVMIDCCTLR1);
1808

1809
	etm4x_relaxed_write32(csa, state->trcclaimset, TRCCLAIMSET);
1810

1811
	if (!drvdata->skip_power_up)
1812
		etm4x_relaxed_write32(csa, state->trcpdcr, TRCPDCR);
1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824

	drvdata->state_needs_restore = false;

	/*
	 * As recommended by section 4.3.7 ("Synchronization when using the
	 * memory-mapped interface") of ARM IHI 0064D
	 */
	dsb(sy);
	isb();

	/* Unlock the OS lock to re-enable trace and external debug access */
	etm4_os_unlock(drvdata);
1825
	etm4_cs_lock(drvdata, csa);
1826 1827
}

1828 1829
static void etm4_cpu_restore(struct etmv4_drvdata *drvdata)
{
1830
	if (drvdata->trfcr)
1831 1832 1833 1834 1835
		write_trfcr(drvdata->save_trfcr);
	if (drvdata->state_needs_restore)
		__etm4_cpu_restore(drvdata);
}

1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851
static int etm4_cpu_pm_notify(struct notifier_block *nb, unsigned long cmd,
			      void *v)
{
	struct etmv4_drvdata *drvdata;
	unsigned int cpu = smp_processor_id();

	if (!etmdrvdata[cpu])
		return NOTIFY_OK;

	drvdata = etmdrvdata[cpu];

	if (WARN_ON_ONCE(drvdata->cpu != cpu))
		return NOTIFY_BAD;

	switch (cmd) {
	case CPU_PM_ENTER:
1852 1853
		if (etm4_cpu_save(drvdata))
			return NOTIFY_BAD;
1854 1855 1856
		break;
	case CPU_PM_EXIT:
	case CPU_PM_ENTER_FAILED:
1857
		etm4_cpu_restore(drvdata);
1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
		break;
	default:
		return NOTIFY_DONE;
	}

	return NOTIFY_OK;
}

static struct notifier_block etm4_cpu_pm_nb = {
	.notifier_call = etm4_cpu_pm_notify,
};

1870 1871
/* Setup PM. Deals with error conditions and counts */
static int __init etm4_pm_setup(void)
1872
{
1873
	int ret;
1874

1875 1876
	ret = cpu_pm_register_notifier(&etm4_cpu_pm_nb);
	if (ret)
1877
		return ret;
1878

1879 1880 1881
	ret = cpuhp_setup_state_nocalls(CPUHP_AP_ARM_CORESIGHT_STARTING,
					"arm/coresight4:starting",
					etm4_starting_cpu, etm4_dying_cpu);
1882 1883 1884 1885

	if (ret)
		goto unregister_notifier;

1886 1887 1888
	ret = cpuhp_setup_state_nocalls(CPUHP_AP_ONLINE_DYN,
					"arm/coresight4:online",
					etm4_online_cpu, NULL);
1889 1890 1891 1892 1893 1894 1895 1896

	/* HP dyn state ID returned in ret on success */
	if (ret > 0) {
		hp_online = ret;
		return 0;
	}

	/* failed dyn state - remove others */
1897
	cpuhp_remove_state_nocalls(CPUHP_AP_ARM_CORESIGHT_STARTING);
1898 1899 1900 1901

unregister_notifier:
	cpu_pm_unregister_notifier(&etm4_cpu_pm_nb);
	return ret;
1902 1903
}

1904
static void etm4_pm_clear(void)
1905
{
1906 1907 1908 1909 1910 1911
	cpu_pm_unregister_notifier(&etm4_cpu_pm_nb);
	cpuhp_remove_state_nocalls(CPUHP_AP_ARM_CORESIGHT_STARTING);
	if (hp_online) {
		cpuhp_remove_state_nocalls(hp_online);
		hp_online = 0;
	}
1912 1913
}

1914
static int etm4_probe(struct device *dev, void __iomem *base, u32 etm_pid)
1915 1916 1917 1918
{
	int ret;
	struct coresight_platform_data *pdata = NULL;
	struct etmv4_drvdata *drvdata;
1919
	struct coresight_desc desc = { 0 };
1920
	struct etm4_init_arg init_arg = { 0 };
1921 1922
	u8 major, minor;
	char *type_name;
1923 1924 1925 1926 1927 1928 1929

	drvdata = devm_kzalloc(dev, sizeof(*drvdata), GFP_KERNEL);
	if (!drvdata)
		return -ENOMEM;

	dev_set_drvdata(dev, drvdata);

1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940
	if (pm_save_enable == PARAM_PM_SAVE_FIRMWARE)
		pm_save_enable = coresight_loses_context_with_cpu(dev) ?
			       PARAM_PM_SAVE_SELF_HOSTED : PARAM_PM_SAVE_NEVER;

	if (pm_save_enable != PARAM_PM_SAVE_NEVER) {
		drvdata->save_state = devm_kmalloc(dev,
				sizeof(struct etmv4_save_state), GFP_KERNEL);
		if (!drvdata->save_state)
			return -ENOMEM;
	}

1941 1942 1943 1944
	drvdata->base = base;

	spin_lock_init(&drvdata->spinlock);

1945
	drvdata->cpu = coresight_get_cpu(dev);
1946 1947 1948
	if (drvdata->cpu < 0)
		return drvdata->cpu;

1949 1950 1951
	init_arg.drvdata = drvdata;
	init_arg.csa = &desc.access;

1952
	if (smp_call_function_single(drvdata->cpu,
1953
				etm4_init_arch_data,  &init_arg, 1))
1954 1955
		dev_err(dev, "ETM arch init failed\n");

1956
	if (!drvdata->arch)
1957
		return -EINVAL;
1958

1959 1960 1961 1962 1963
	/* TRCPDCR is not accessible with system instructions. */
	if (!desc.access.io_mem ||
	    fwnode_property_present(dev_fwnode(dev), "qcom,skip-power-up"))
		drvdata->skip_power_up = true;

1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
	major = ETM_ARCH_MAJOR_VERSION(drvdata->arch);
	minor = ETM_ARCH_MINOR_VERSION(drvdata->arch);

	if (etm4x_is_ete(drvdata)) {
		type_name = "ete";
		/* ETE v1 has major version == 0b101. Adjust this for logging.*/
		major -= 4;
	} else {
		type_name = "etm";
	}

	desc.name = devm_kasprintf(dev, GFP_KERNEL,
				   "%s%d", type_name, drvdata->cpu);
	if (!desc.name)
		return -ENOMEM;

1980 1981
	etm4_init_trace_id(drvdata);
	etm4_set_default(&drvdata->config);
1982

1983
	pdata = coresight_get_platform_data(dev);
1984 1985 1986
	if (IS_ERR(pdata))
		return PTR_ERR(pdata);

1987
	dev->platform_data = pdata;
1988

1989 1990 1991 1992 1993 1994 1995
	desc.type = CORESIGHT_DEV_TYPE_SOURCE;
	desc.subtype.source_subtype = CORESIGHT_DEV_SUBTYPE_SOURCE_PROC;
	desc.ops = &etm4_cs_ops;
	desc.pdata = pdata;
	desc.dev = dev;
	desc.groups = coresight_etmv4_groups;
	drvdata->csdev = coresight_register(&desc);
1996 1997
	if (IS_ERR(drvdata->csdev))
		return PTR_ERR(drvdata->csdev);
1998

1999 2000 2001
	ret = etm_perf_symlink(drvdata->csdev, true);
	if (ret) {
		coresight_unregister(drvdata->csdev);
2002
		return ret;
2003 2004
	}

2005 2006
	etmdrvdata[drvdata->cpu] = drvdata;

2007 2008
	dev_info(&drvdata->csdev->dev, "CPU%d: %s v%d.%d initialized\n",
		 drvdata->cpu, type_name, major, minor);
2009 2010 2011 2012 2013 2014

	if (boot_enable) {
		coresight_enable(drvdata->csdev);
		drvdata->boot_enable = true;
	}

2015
	etm4_check_arch_features(drvdata, etm_pid);
2016

2017 2018 2019
	return 0;
}

2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038
static int etm4_probe_amba(struct amba_device *adev, const struct amba_id *id)
{
	void __iomem *base;
	struct device *dev = &adev->dev;
	struct resource *res = &adev->res;
	int ret;

	/* Validity for the resource is already checked by the AMBA core */
	base = devm_ioremap_resource(dev, res);
	if (IS_ERR(base))
		return PTR_ERR(base);

	ret = etm4_probe(dev, base, id->id);
	if (!ret)
		pm_runtime_put(&adev->dev);

	return ret;
}

2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057
static int etm4_probe_platform_dev(struct platform_device *pdev)
{
	int ret;

	pm_runtime_get_noresume(&pdev->dev);
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_enable(&pdev->dev);

	/*
	 * System register based devices could match the
	 * HW by reading appropriate registers on the HW
	 * and thus we could skip the PID.
	 */
	ret = etm4_probe(&pdev->dev, NULL, 0);

	pm_runtime_put(&pdev->dev);
	return ret;
}

2058 2059 2060
static struct amba_cs_uci_id uci_id_etm4[] = {
	{
		/*  ETMv4 UCI data */
2061 2062
		.devarch	= ETM_DEVARCH_ETMv4x_ARCH,
		.devarch_mask	= ETM_DEVARCH_ID_MASK,
2063
		.devtype	= 0x00000013,
2064
	}
2065
};
2066

2067
static void clear_etmdrvdata(void *info)
2068 2069 2070 2071 2072 2073
{
	int cpu = *(int *)info;

	etmdrvdata[cpu] = NULL;
}

2074
static int __exit etm4_remove_dev(struct etmv4_drvdata *drvdata)
2075 2076 2077
{
	etm_perf_symlink(drvdata->csdev, false);
	/*
2078 2079
	 * Taking hotplug lock here to avoid racing between etm4_remove_dev()
	 * and CPU hotplug call backs.
2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093
	 */
	cpus_read_lock();
	/*
	 * The readers for etmdrvdata[] are CPU hotplug call backs
	 * and PM notification call backs. Change etmdrvdata[i] on
	 * CPU i ensures these call backs has consistent view
	 * inside one call back function.
	 */
	if (smp_call_function_single(drvdata->cpu, clear_etmdrvdata, &drvdata->cpu, 1))
		etmdrvdata[drvdata->cpu] = NULL;

	cpus_read_unlock();

	coresight_unregister(drvdata->csdev);
2094 2095 2096 2097 2098 2099 2100 2101 2102 2103

	return 0;
}

static void __exit etm4_remove_amba(struct amba_device *adev)
{
	struct etmv4_drvdata *drvdata = dev_get_drvdata(&adev->dev);

	if (drvdata)
		etm4_remove_dev(drvdata);
2104 2105
}

2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116
static int __exit etm4_remove_platform_dev(struct platform_device *pdev)
{
	int ret = 0;
	struct etmv4_drvdata *drvdata = dev_get_drvdata(&pdev->dev);

	if (drvdata)
		ret = etm4_remove_dev(drvdata);
	pm_runtime_disable(&pdev->dev);
	return ret;
}

2117
static const struct amba_id etm4_ids[] = {
2118 2119 2120 2121 2122
	CS_AMBA_ID(0x000bb95d),			/* Cortex-A53 */
	CS_AMBA_ID(0x000bb95e),			/* Cortex-A57 */
	CS_AMBA_ID(0x000bb95a),			/* Cortex-A72 */
	CS_AMBA_ID(0x000bb959),			/* Cortex-A73 */
	CS_AMBA_UCI_ID(0x000bb9da, uci_id_etm4),/* Cortex-A35 */
2123
	CS_AMBA_UCI_ID(0x000bbd0c, uci_id_etm4),/* Neoverse N1 */
2124 2125
	CS_AMBA_UCI_ID(0x000f0205, uci_id_etm4),/* Qualcomm Kryo */
	CS_AMBA_UCI_ID(0x000f0211, uci_id_etm4),/* Qualcomm Kryo */
2126 2127
	CS_AMBA_UCI_ID(0x000bb802, uci_id_etm4),/* Qualcomm Kryo 385 Cortex-A55 */
	CS_AMBA_UCI_ID(0x000bb803, uci_id_etm4),/* Qualcomm Kryo 385 Cortex-A75 */
2128 2129
	CS_AMBA_UCI_ID(0x000bb805, uci_id_etm4),/* Qualcomm Kryo 4XX Cortex-A55 */
	CS_AMBA_UCI_ID(0x000bb804, uci_id_etm4),/* Qualcomm Kryo 4XX Cortex-A76 */
2130
	CS_AMBA_UCI_ID(0x000cc0af, uci_id_etm4),/* Marvell ThunderX2 */
2131 2132
	CS_AMBA_UCI_ID(0x000b6d01, uci_id_etm4),/* HiSilicon-Hip08 */
	CS_AMBA_UCI_ID(0x000b6d02, uci_id_etm4),/* HiSilicon-Hip09 */
2133
	CS_AMBA_UCI_ID(0x000b6d45, uci_id_etm4),/* HiSilicon-T6 */
2134
	{},
2135 2136
};

2137 2138
MODULE_DEVICE_TABLE(amba, etm4_ids);

2139
static struct amba_driver etm4x_amba_driver = {
2140 2141
	.drv = {
		.name   = "coresight-etm4x",
2142
		.owner  = THIS_MODULE,
2143
		.suppress_bind_attrs = true,
2144
	},
2145 2146
	.probe		= etm4_probe_amba,
	.remove         = etm4_remove_amba,
2147 2148
	.id_table	= etm4_ids,
};
2149

2150 2151
static const struct of_device_id etm4_sysreg_match[] = {
	{ .compatible	= "arm,coresight-etm4x-sysreg" },
2152
	{ .compatible	= "arm,embedded-trace-extension" },
2153 2154 2155
	{}
};

2156 2157 2158 2159 2160 2161
static const struct acpi_device_id static_ete_ids[] = {
	{"HISI0461", 0},
	{}
};
MODULE_DEVICE_TABLE(acpi, static_ete_ids);

2162 2163 2164 2165 2166 2167
static struct platform_driver etm4_platform_driver = {
	.probe		= etm4_probe_platform_dev,
	.remove		= etm4_remove_platform_dev,
	.driver			= {
		.name			= "coresight-etm4x",
		.of_match_table		= etm4_sysreg_match,
2168
		.acpi_match_table       = static_ete_ids,
2169 2170 2171 2172
		.suppress_bind_attrs	= true,
	},
};

2173 2174 2175 2176 2177 2178 2179 2180 2181 2182
static int __init etm4x_init(void)
{
	int ret;

	ret = etm4_pm_setup();

	/* etm4_pm_setup() does its own cleanup - exit on error */
	if (ret)
		return ret;

2183
	ret = amba_driver_register(&etm4x_amba_driver);
2184
	if (ret) {
2185 2186
		pr_err("Error registering etm4x AMBA driver\n");
		goto clear_pm;
2187 2188
	}

2189 2190 2191 2192 2193 2194 2195 2196 2197
	ret = platform_driver_register(&etm4_platform_driver);
	if (!ret)
		return 0;

	pr_err("Error registering etm4x platform driver\n");
	amba_driver_unregister(&etm4x_amba_driver);

clear_pm:
	etm4_pm_clear();
2198 2199
	return ret;
}
2200 2201 2202

static void __exit etm4x_exit(void)
{
2203
	amba_driver_unregister(&etm4x_amba_driver);
2204
	platform_driver_unregister(&etm4_platform_driver);
2205 2206 2207 2208 2209 2210 2211 2212 2213 2214
	etm4_pm_clear();
}

module_init(etm4x_init);
module_exit(etm4x_exit);

MODULE_AUTHOR("Pratik Patel <pratikp@codeaurora.org>");
MODULE_AUTHOR("Mathieu Poirier <mathieu.poirier@linaro.org>");
MODULE_DESCRIPTION("Arm CoreSight Program Flow Trace v4.x driver");
MODULE_LICENSE("GPL v2");