cpu.c 5.7 KB
Newer Older
1
/* linux/arch/arm/mach-exynos4/cpu.c
2
 *
3 4
 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
*/

#include <linux/sched.h>
#include <linux/sysdev.h>

#include <asm/mach/map.h>
#include <asm/mach/irq.h>

#include <asm/proc-fns.h>
18
#include <asm/hardware/cache-l2x0.h>
19 20 21

#include <plat/cpu.h>
#include <plat/clock.h>
22
#include <plat/exynos4.h>
H
Hyuk Lee 已提交
23
#include <plat/sdhci.h>
24 25
#include <plat/devs.h>
#include <plat/fimc-core.h>
26
#include <plat/iic-core.h>
27 28 29 30 31 32 33 34

#include <mach/regs-irq.h>

extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
			 unsigned int irq_start);
extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);

/* Initial IO mappings */
35
static struct map_desc exynos4_iodesc[] __initdata = {
36
	{
37 38 39 40 41
		.virtual	= (unsigned long)S5P_VA_SYSTIMER,
		.pfn		= __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
		.length		= SZ_4K,
		.type	 	= MT_DEVICE,
	}, {
42
		.virtual	= (unsigned long)S5P_VA_SYSRAM,
43
		.pfn		= __phys_to_pfn(EXYNOS4_PA_SYSRAM),
44 45 46 47
		.length		= SZ_4K,
		.type		= MT_DEVICE,
	}, {
		.virtual	= (unsigned long)S5P_VA_CMU,
48
		.pfn		= __phys_to_pfn(EXYNOS4_PA_CMU),
49
		.length		= SZ_128K,
50
		.type		= MT_DEVICE,
51 52
	}, {
		.virtual	= (unsigned long)S5P_VA_PMU,
53
		.pfn		= __phys_to_pfn(EXYNOS4_PA_PMU),
54 55
		.length		= SZ_64K,
		.type		= MT_DEVICE,
56 57
	}, {
		.virtual	= (unsigned long)S5P_VA_COMBINER_BASE,
58
		.pfn		= __phys_to_pfn(EXYNOS4_PA_COMBINER),
59 60
		.length		= SZ_4K,
		.type		= MT_DEVICE,
61 62
	}, {
		.virtual	= (unsigned long)S5P_VA_COREPERI_BASE,
63
		.pfn		= __phys_to_pfn(EXYNOS4_PA_COREPERI),
64 65
		.length		= SZ_8K,
		.type		= MT_DEVICE,
66 67
	}, {
		.virtual	= (unsigned long)S5P_VA_L2CC,
68
		.pfn		= __phys_to_pfn(EXYNOS4_PA_L2CC),
69 70
		.length		= SZ_4K,
		.type		= MT_DEVICE,
71
	}, {
72
		.virtual	= (unsigned long)S5P_VA_GPIO1,
73
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GPIO1),
74 75
		.length		= SZ_4K,
		.type		= MT_DEVICE,
76 77
	}, {
		.virtual	= (unsigned long)S5P_VA_GPIO2,
78
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GPIO2),
79 80 81 82
		.length		= SZ_4K,
		.type		= MT_DEVICE,
	}, {
		.virtual	= (unsigned long)S5P_VA_GPIO3,
83
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GPIO3),
84 85
		.length		= SZ_256,
		.type		= MT_DEVICE,
86 87
	}, {
		.virtual	= (unsigned long)S5P_VA_DMC0,
88
		.pfn		= __phys_to_pfn(EXYNOS4_PA_DMC0),
89 90
		.length		= SZ_4K,
		.type		= MT_DEVICE,
91
	}, {
92 93 94
		.virtual	= (unsigned long)S3C_VA_UART,
		.pfn		= __phys_to_pfn(S3C_PA_UART),
		.length		= SZ_512K,
95
		.type		= MT_DEVICE,
D
Daein Moon 已提交
96 97
	}, {
		.virtual	= (unsigned long)S5P_VA_SROMC,
98
		.pfn		= __phys_to_pfn(EXYNOS4_PA_SROMC),
D
Daein Moon 已提交
99 100
		.length		= SZ_4K,
		.type		= MT_DEVICE,
101
	}, {
102
		.virtual	= (unsigned long)S3C_VA_USB_HSPHY,
103 104 105
		.pfn		= __phys_to_pfn(EXYNOS4_PA_HSPHY),
		.length		= SZ_4K,
		.type		= MT_DEVICE,
106 107 108 109 110 111 112 113 114 115 116
	}, {
		.virtual	= (unsigned long)S5P_VA_GIC_CPU,
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
		.length		= SZ_64K,
		.type		= MT_DEVICE,
	}, {
		.virtual	= (unsigned long)S5P_VA_GIC_DIST,
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
		.length		= SZ_64K,
		.type		= MT_DEVICE,
	},
117 118
};

119
static void exynos4_idle(void)
120 121 122 123 124 125 126
{
	if (!need_resched())
		cpu_do_idle();

	local_irq_enable();
}

127 128
/*
 * exynos4_map_io
129 130
 *
 * register the standard cpu IO areas
131 132
 */
void __init exynos4_map_io(void)
133
{
134
	iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
H
Hyuk Lee 已提交
135 136

	/* initialize device information early */
137 138 139 140
	exynos4_default_sdhci0();
	exynos4_default_sdhci1();
	exynos4_default_sdhci2();
	exynos4_default_sdhci3();
141 142 143 144 145

	s3c_fimc_setname(0, "exynos4-fimc");
	s3c_fimc_setname(1, "exynos4-fimc");
	s3c_fimc_setname(2, "exynos4-fimc");
	s3c_fimc_setname(3, "exynos4-fimc");
146 147 148 149 150

	/* The I2C bus controllers are directly compatible with s3c2440 */
	s3c_i2c0_setname("s3c2440-i2c");
	s3c_i2c1_setname("s3c2440-i2c");
	s3c_i2c2_setname("s3c2440-i2c");
151 152
}

153
void __init exynos4_init_clocks(int xtal)
154 155 156 157 158
{
	printk(KERN_DEBUG "%s: initializing clocks\n", __func__);

	s3c24xx_register_baseclocks(xtal);
	s5p_register_clocks(xtal);
159 160
	exynos4_register_clocks();
	exynos4_setup_clocks();
161 162
}

163
void __init exynos4_init_irq(void)
164 165 166
{
	int irq;

167
	gic_init(0, IRQ_LOCALTIMER, S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
168 169

	for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
170 171 172 173 174 175 176 177 178

		/*
		 * From SPI(0) to SPI(39) and SPI(51), SPI(53) are
		 * connected to the interrupt combiner. These irqs
		 * should be initialized to support cascade interrupt.
		 */
		if ((irq >= 40) && !(irq == 51) && !(irq == 53))
			continue;

179 180 181 182 183 184
		combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
				COMBINER_IRQ(irq, 0));
		combiner_cascade_irq(irq, IRQ_SPI(irq));
	}

	/* The parameters of s5p_init_irq() are for VIC init.
185
	 * Theses parameters should be NULL and 0 because EXYNOS4
186 187 188 189 190
	 * uses GIC instead of VIC.
	 */
	s5p_init_irq(NULL, 0);
}

191 192
struct sysdev_class exynos4_sysclass = {
	.name	= "exynos4-core",
193 194
};

195 196
static struct sys_device exynos4_sysdev = {
	.cls	= &exynos4_sysclass,
197 198
};

199
static int __init exynos4_core_init(void)
200
{
201
	return sysdev_class_register(&exynos4_sysclass);
202 203
}

204
core_initcall(exynos4_core_init);
205

206
#ifdef CONFIG_CACHE_L2X0
207
static int __init exynos4_l2x0_cache_init(void)
208 209 210 211 212 213 214 215 216 217 218 219
{
	/* TAG, Data Latency Control: 2cycle */
	__raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
	__raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);

	/* L2X0 Prefetch Control */
	__raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);

	/* L2X0 Power Control */
	__raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
		     S5P_VA_L2CC + L2X0_POWER_CTRL);

220
	l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
221 222 223 224

	return 0;
}

225
early_initcall(exynos4_l2x0_cache_init);
226 227
#endif

228
int __init exynos4_init(void)
229
{
230
	printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
231 232

	/* set idle function */
233
	pm_idle = exynos4_idle;
234

235
	return sysdev_register(&exynos4_sysdev);
236
}