intel_workarounds.c 62.2 KB
Newer Older
1 2 3 4 5 6 7
/*
 * SPDX-License-Identifier: MIT
 *
 * Copyright © 2014-2018 Intel Corporation
 */

#include "i915_drv.h"
8
#include "intel_context.h"
9
#include "intel_engine_pm.h"
10
#include "intel_gt.h"
11
#include "intel_ring.h"
12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43
#include "intel_workarounds.h"

/**
 * DOC: Hardware workarounds
 *
 * This file is intended as a central place to implement most [1]_ of the
 * required workarounds for hardware to work as originally intended. They fall
 * in five basic categories depending on how/when they are applied:
 *
 * - Workarounds that touch registers that are saved/restored to/from the HW
 *   context image. The list is emitted (via Load Register Immediate commands)
 *   everytime a new context is created.
 * - GT workarounds. The list of these WAs is applied whenever these registers
 *   revert to default values (on GPU reset, suspend/resume [2]_, etc..).
 * - Display workarounds. The list is applied during display clock-gating
 *   initialization.
 * - Workarounds that whitelist a privileged register, so that UMDs can manage
 *   them directly. This is just a special case of a MMMIO workaround (as we
 *   write the list of these to/be-whitelisted registers to some special HW
 *   registers).
 * - Workaround batchbuffers, that get executed automatically by the hardware
 *   on every HW context restore.
 *
 * .. [1] Please notice that there are other WAs that, due to their nature,
 *    cannot be applied from a central place. Those are peppered around the rest
 *    of the code, as needed.
 *
 * .. [2] Technically, some registers are powercontext saved & restored, so they
 *    survive a suspend/resume. In practice, writing them again is not too
 *    costly and simplifies things. We can revisit this in the future.
 *
 * Layout
44
 * ~~~~~~
45 46 47 48 49 50 51 52 53 54
 *
 * Keep things in this file ordered by WA type, as per the above (context, GT,
 * display, register whitelist, batchbuffer). Then, inside each type, keep the
 * following order:
 *
 * - Infrastructure functions and macros
 * - WAs per platform in standard gen/chrono order
 * - Public functions to init or apply the given workaround type.
 */

55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
/*
 * KBL revision ID ordering is bizarre; higher revision ID's map to lower
 * steppings in some cases.  So rather than test against the revision ID
 * directly, let's map that into our own range of increasing ID's that we
 * can test against in a regular manner.
 */

const struct i915_rev_steppings kbl_revids[] = {
	[0] = { .gt_stepping = KBL_REVID_A0, .disp_stepping = KBL_REVID_A0 },
	[1] = { .gt_stepping = KBL_REVID_B0, .disp_stepping = KBL_REVID_B0 },
	[2] = { .gt_stepping = KBL_REVID_C0, .disp_stepping = KBL_REVID_B0 },
	[3] = { .gt_stepping = KBL_REVID_D0, .disp_stepping = KBL_REVID_B0 },
	[4] = { .gt_stepping = KBL_REVID_F0, .disp_stepping = KBL_REVID_C0 },
	[5] = { .gt_stepping = KBL_REVID_C0, .disp_stepping = KBL_REVID_B1 },
	[6] = { .gt_stepping = KBL_REVID_D1, .disp_stepping = KBL_REVID_B1 },
	[7] = { .gt_stepping = KBL_REVID_G0, .disp_stepping = KBL_REVID_C0 },
};

73 74 75 76 77 78 79 80 81 82 83 84 85
const struct i915_rev_steppings tgl_uy_revids[] = {
	[0] = { .gt_stepping = TGL_REVID_A0, .disp_stepping = TGL_REVID_A0 },
	[1] = { .gt_stepping = TGL_REVID_B0, .disp_stepping = TGL_REVID_C0 },
	[2] = { .gt_stepping = TGL_REVID_B1, .disp_stepping = TGL_REVID_C0 },
	[3] = { .gt_stepping = TGL_REVID_C0, .disp_stepping = TGL_REVID_D0 },
};

/* Same GT stepping between tgl_uy_revids and tgl_revids don't mean the same HW */
const struct i915_rev_steppings tgl_revids[] = {
	[0] = { .gt_stepping = TGL_REVID_A0, .disp_stepping = TGL_REVID_B0 },
	[1] = { .gt_stepping = TGL_REVID_B0, .disp_stepping = TGL_REVID_D0 },
};

86
static void wa_init_start(struct i915_wa_list *wal, const char *name, const char *engine_name)
87 88
{
	wal->name = name;
89
	wal->engine_name = engine_name;
90 91
}

92 93
#define WA_LIST_CHUNK (1 << 4)

94 95
static void wa_init_finish(struct i915_wa_list *wal)
{
96 97 98 99 100 101 102 103 104 105 106 107
	/* Trim unused entries. */
	if (!IS_ALIGNED(wal->count, WA_LIST_CHUNK)) {
		struct i915_wa *list = kmemdup(wal->list,
					       wal->count * sizeof(*list),
					       GFP_KERNEL);

		if (list) {
			kfree(wal->list);
			wal->list = list;
		}
	}

108 109 110
	if (!wal->count)
		return;

111 112
	DRM_DEBUG_DRIVER("Initialized %u %s workarounds on %s\n",
			 wal->wa_count, wal->name, wal->engine_name);
113 114
}

115
static void _wa_add(struct i915_wa_list *wal, const struct i915_wa *wa)
116
{
117 118
	unsigned int addr = i915_mmio_reg_offset(wa->reg);
	unsigned int start = 0, end = wal->count;
119
	const unsigned int grow = WA_LIST_CHUNK;
120 121 122 123 124 125 126 127 128 129 130 131 132 133
	struct i915_wa *wa_;

	GEM_BUG_ON(!is_power_of_2(grow));

	if (IS_ALIGNED(wal->count, grow)) { /* Either uninitialized or full. */
		struct i915_wa *list;

		list = kmalloc_array(ALIGN(wal->count + 1, grow), sizeof(*wa),
				     GFP_KERNEL);
		if (!list) {
			DRM_ERROR("No space for workaround init!\n");
			return;
		}

134
		if (wal->list) {
135
			memcpy(list, wal->list, sizeof(*wa) * wal->count);
136 137
			kfree(wal->list);
		}
138 139 140

		wal->list = list;
	}
141 142 143 144

	while (start < end) {
		unsigned int mid = start + (end - start) / 2;

145
		if (i915_mmio_reg_offset(wal->list[mid].reg) < addr) {
146
			start = mid + 1;
147
		} else if (i915_mmio_reg_offset(wal->list[mid].reg) > addr) {
148 149
			end = mid;
		} else {
150
			wa_ = &wal->list[mid];
151

152 153
			if ((wa->clr | wa_->clr) && !(wa->clr & ~wa_->clr)) {
				DRM_ERROR("Discarding overwritten w/a for reg %04x (clear: %08x, set: %08x)\n",
154
					  i915_mmio_reg_offset(wa_->reg),
155
					  wa_->clr, wa_->set);
156

157
				wa_->set &= ~wa->clr;
158 159
			}

160
			wal->wa_count++;
161 162
			wa_->set |= wa->set;
			wa_->clr |= wa->clr;
163
			wa_->read |= wa->read;
164 165 166
			return;
		}
	}
167

168 169 170
	wal->wa_count++;
	wa_ = &wal->list[wal->count++];
	*wa_ = *wa;
171

172 173 174 175 176
	while (wa_-- > wal->list) {
		GEM_BUG_ON(i915_mmio_reg_offset(wa_[0].reg) ==
			   i915_mmio_reg_offset(wa_[1].reg));
		if (i915_mmio_reg_offset(wa_[1].reg) >
		    i915_mmio_reg_offset(wa_[0].reg))
177
			break;
178

179
		swap(wa_[1], wa_[0]);
180
	}
181 182
}

183 184
static void wa_add(struct i915_wa_list *wal, i915_reg_t reg,
		   u32 clear, u32 set, u32 read_mask)
185 186
{
	struct i915_wa wa = {
187
		.reg  = reg,
188 189
		.clr  = clear,
		.set  = set,
190
		.read = read_mask,
191 192 193 194 195
	};

	_wa_add(wal, &wa);
}

196
static void
197
wa_write_masked_or(struct i915_wa_list *wal, i915_reg_t reg, u32 clear, u32 set)
198
{
199
	wa_add(wal, reg, clear, set, clear);
200 201
}

202
static void
203 204 205 206 207 208 209
wa_write(struct i915_wa_list *wal, i915_reg_t reg, u32 set)
{
	wa_write_masked_or(wal, reg, ~0, set);
}

static void
wa_write_or(struct i915_wa_list *wal, i915_reg_t reg, u32 set)
210
{
211
	wa_write_masked_or(wal, reg, set, set);
212 213
}

214 215 216 217 218 219
static void
wa_write_clr(struct i915_wa_list *wal, i915_reg_t reg, u32 clr)
{
	wa_write_masked_or(wal, reg, clr, 0);
}

220
static void
221
wa_masked_en(struct i915_wa_list *wal, i915_reg_t reg, u32 val)
222
{
223
	wa_add(wal, reg, 0, _MASKED_BIT_ENABLE(val), val);
224 225 226
}

static void
227
wa_masked_dis(struct i915_wa_list *wal, i915_reg_t reg, u32 val)
228
{
229
	wa_add(wal, reg, 0, _MASKED_BIT_DISABLE(val), val);
230 231
}

232 233 234 235 236 237
static void
wa_masked_field_set(struct i915_wa_list *wal, i915_reg_t reg,
		    u32 mask, u32 val)
{
	wa_write_masked_or(wal, reg, 0, _MASKED_FIELD(mask, val));
}
238

239 240 241
static void gen6_ctx_workarounds_init(struct intel_engine_cs *engine,
				      struct i915_wa_list *wal)
{
242
	wa_masked_en(wal, INSTPM, INSTPM_FORCE_ORDERING);
243 244 245 246 247
}

static void gen7_ctx_workarounds_init(struct intel_engine_cs *engine,
				      struct i915_wa_list *wal)
{
248
	wa_masked_en(wal, INSTPM, INSTPM_FORCE_ORDERING);
249 250
}

251 252
static void gen8_ctx_workarounds_init(struct intel_engine_cs *engine,
				      struct i915_wa_list *wal)
253
{
254
	wa_masked_en(wal, INSTPM, INSTPM_FORCE_ORDERING);
255 256

	/* WaDisableAsyncFlipPerfMode:bdw,chv */
257
	wa_masked_en(wal, MI_MODE, ASYNC_FLIP_PERF_DISABLE);
258 259

	/* WaDisablePartialInstShootdown:bdw,chv */
260 261
	wa_masked_en(wal, GEN8_ROW_CHICKEN,
		     PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
262 263 264 265 266 267 268

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:bdw,chv */
	/* WaHdcDisableFetchWhenMasked:bdw,chv */
269 270 271
	wa_masked_en(wal, HDC_CHICKEN0,
		     HDC_DONOT_FETCH_MEM_WHEN_MASKED |
		     HDC_FORCE_NON_COHERENT);
272 273 274 275 276 277 278 279 280

	/* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
	 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
	 *  polygons in the same 8x4 pixel/sample area to be processed without
	 *  stalling waiting for the earlier ones to write to Hierarchical Z
	 *  buffer."
	 *
	 * This optimization is off by default for BDW and CHV; turn it on.
	 */
281
	wa_masked_dis(wal, CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
282 283

	/* Wa4x4STCOptimizationDisable:bdw,chv */
284
	wa_masked_en(wal, CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
285 286 287 288 289 290 291 292 293

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
294
	wa_masked_field_set(wal, GEN7_GT_MODE,
295 296 297 298
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);
}

299 300
static void bdw_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
301
{
302
	struct drm_i915_private *i915 = engine->i915;
303

304
	gen8_ctx_workarounds_init(engine, wal);
305 306

	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
307
	wa_masked_en(wal, GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
308 309 310

	/* WaDisableDopClockGating:bdw
	 *
311
	 * Also see the related UCGTCL1 write in bdw_init_clock_gating()
312 313
	 * to disable EUTC clock gating.
	 */
314 315
	wa_masked_en(wal, GEN7_ROW_CHICKEN2,
		     DOP_CLOCK_GATING_DISABLE);
316

317 318
	wa_masked_en(wal, HALF_SLICE_CHICKEN3,
		     GEN8_SAMPLER_POWER_BYPASS_DIS);
319

320 321 322 323 324
	wa_masked_en(wal, HDC_CHICKEN0,
		     /* WaForceContextSaveRestoreNonCoherent:bdw */
		     HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
		     /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
		     (IS_BDW_GT3(i915) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
325 326
}

327 328
static void chv_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
329
{
330
	gen8_ctx_workarounds_init(engine, wal);
331 332

	/* WaDisableThreadStallDopClockGating:chv */
333
	wa_masked_en(wal, GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
334 335

	/* Improve HiZ throughput on CHV. */
336
	wa_masked_en(wal, HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
337 338
}

339 340
static void gen9_ctx_workarounds_init(struct intel_engine_cs *engine,
				      struct i915_wa_list *wal)
341
{
342 343 344
	struct drm_i915_private *i915 = engine->i915;

	if (HAS_LLC(i915)) {
345 346 347 348 349
		/* WaCompressedResourceSamplerPbeMediaNewHashMode:skl,kbl
		 *
		 * Must match Display Engine. See
		 * WaCompressedResourceDisplayNewHashMode.
		 */
350 351 352 353
		wa_masked_en(wal, COMMON_SLICE_CHICKEN2,
			     GEN9_PBE_COMPRESSED_HASH_SELECTION);
		wa_masked_en(wal, GEN9_HALF_SLICE_CHICKEN7,
			     GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR);
354 355 356 357
	}

	/* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl,glk,cfl */
	/* WaDisablePartialInstShootdown:skl,bxt,kbl,glk,cfl */
358 359 360
	wa_masked_en(wal, GEN8_ROW_CHICKEN,
		     FLOW_CONTROL_ENABLE |
		     PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
361 362 363

	/* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl,glk,cfl */
	/* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl,cfl */
364 365 366
	wa_masked_en(wal, GEN9_HALF_SLICE_CHICKEN7,
		     GEN9_ENABLE_YV12_BUGFIX |
		     GEN9_ENABLE_GPGPU_PREEMPTION);
367 368 369

	/* Wa4x4STCOptimizationDisable:skl,bxt,kbl,glk,cfl */
	/* WaDisablePartialResolveInVc:skl,bxt,kbl,cfl */
370 371 372
	wa_masked_en(wal, CACHE_MODE_1,
		     GEN8_4x4_STC_OPTIMIZATION_DISABLE |
		     GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
373 374

	/* WaCcsTlbPrefetchDisable:skl,bxt,kbl,glk,cfl */
375 376
	wa_masked_dis(wal, GEN9_HALF_SLICE_CHICKEN5,
		      GEN9_CCS_TLB_PREFETCH_ENABLE);
377 378

	/* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl,cfl */
379 380 381
	wa_masked_en(wal, HDC_CHICKEN0,
		     HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
		     HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
382 383 384 385 386 387 388 389 390 391 392 393 394 395 396

	/* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
	 * both tied to WaForceContextSaveRestoreNonCoherent
	 * in some hsds for skl. We keep the tie for all gen9. The
	 * documentation is a bit hazy and so we want to get common behaviour,
	 * even though there is no clear evidence we would need both on kbl/bxt.
	 * This area has been source of system hangs so we play it safe
	 * and mimic the skl regardless of what bspec says.
	 *
	 * Use Force Non-Coherent whenever executing a 3D context. This
	 * is a workaround for a possible hang in the unlikely event
	 * a TLB invalidation occurs during a PSD flush.
	 */

	/* WaForceEnableNonCoherent:skl,bxt,kbl,cfl */
397 398
	wa_masked_en(wal, HDC_CHICKEN0,
		     HDC_FORCE_NON_COHERENT);
399 400

	/* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl,cfl */
401 402 403 404
	if (IS_SKYLAKE(i915) ||
	    IS_KABYLAKE(i915) ||
	    IS_COFFEELAKE(i915) ||
	    IS_COMETLAKE(i915))
405 406
		wa_masked_en(wal, HALF_SLICE_CHICKEN3,
			     GEN8_SAMPLER_POWER_BYPASS_DIS);
407 408

	/* WaDisableSTUnitPowerOptimization:skl,bxt,kbl,glk,cfl */
409
	wa_masked_en(wal, HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
410 411 412 413 414 415 416 417 418 419 420 421 422

	/*
	 * Supporting preemption with fine-granularity requires changes in the
	 * batch buffer programming. Since we can't break old userspace, we
	 * need to set our default preemption level to safe value. Userspace is
	 * still able to use more fine-grained preemption levels, since in
	 * WaEnablePreemptionGranularityControlByUMD we're whitelisting the
	 * per-ctx register. As such, WaDisable{3D,GPGPU}MidCmdPreemption are
	 * not real HW workarounds, but merely a way to start using preemption
	 * while maintaining old contract with userspace.
	 */

	/* WaDisable3DMidCmdPreemption:skl,bxt,glk,cfl,[cnl] */
423
	wa_masked_dis(wal, GEN8_CS_CHICKEN1, GEN9_PREEMPT_3D_OBJECT_LEVEL);
424 425

	/* WaDisableGPGPUMidCmdPreemption:skl,bxt,blk,cfl,[cnl] */
426
	wa_masked_field_set(wal, GEN8_CS_CHICKEN1,
427 428 429
			    GEN9_PREEMPT_GPGPU_LEVEL_MASK,
			    GEN9_PREEMPT_GPGPU_COMMAND_LEVEL);

430
	/* WaClearHIZ_WM_CHICKEN3:bxt,glk */
431
	if (IS_GEN9_LP(i915))
432
		wa_masked_en(wal, GEN9_WM_CHICKEN3, GEN9_FACTOR_IN_CLR_VAL_HIZ);
433 434
}

435 436
static void skl_tune_iz_hashing(struct intel_engine_cs *engine,
				struct i915_wa_list *wal)
437
{
438
	struct intel_gt *gt = engine->gt;
439 440 441 442 443 444 445 446 447 448
	u8 vals[3] = { 0, 0, 0 };
	unsigned int i;

	for (i = 0; i < 3; i++) {
		u8 ss;

		/*
		 * Only consider slices where one, and only one, subslice has 7
		 * EUs
		 */
449
		if (!is_power_of_2(gt->info.sseu.subslice_7eu[i]))
450 451 452 453 454 455 456 457
			continue;

		/*
		 * subslice_7eu[i] != 0 (because of the check above) and
		 * ss_max == 4 (maximum number of subslices possible per slice)
		 *
		 * ->    0 <= ss <= 3;
		 */
458
		ss = ffs(gt->info.sseu.subslice_7eu[i]) - 1;
459 460 461 462
		vals[i] = 3 - ss;
	}

	if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
463
		return;
464 465

	/* Tune IZ hashing. See intel_device_info_runtime_init() */
466
	wa_masked_field_set(wal, GEN7_GT_MODE,
467 468 469 470 471 472 473 474
			    GEN9_IZ_HASHING_MASK(2) |
			    GEN9_IZ_HASHING_MASK(1) |
			    GEN9_IZ_HASHING_MASK(0),
			    GEN9_IZ_HASHING(2, vals[2]) |
			    GEN9_IZ_HASHING(1, vals[1]) |
			    GEN9_IZ_HASHING(0, vals[0]));
}

475 476
static void skl_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
477
{
478 479
	gen9_ctx_workarounds_init(engine, wal);
	skl_tune_iz_hashing(engine, wal);
480
}
481

482 483
static void bxt_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
484
{
485
	gen9_ctx_workarounds_init(engine, wal);
486

487
	/* WaDisableThreadStallDopClockGating:bxt */
488 489
	wa_masked_en(wal, GEN8_ROW_CHICKEN,
		     STALL_DOP_GATING_DISABLE);
490 491

	/* WaToEnableHwFixForPushConstHWBug:bxt */
492 493
	wa_masked_en(wal, COMMON_SLICE_CHICKEN2,
		     GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
494 495
}

496 497
static void kbl_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
498
{
499
	struct drm_i915_private *i915 = engine->i915;
500

501
	gen9_ctx_workarounds_init(engine, wal);
502

503
	/* WaToEnableHwFixForPushConstHWBug:kbl */
504
	if (IS_KBL_GT_REVID(i915, KBL_REVID_C0, REVID_FOREVER))
505 506
		wa_masked_en(wal, COMMON_SLICE_CHICKEN2,
			     GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
507

508
	/* WaDisableSbeCacheDispatchPortSharing:kbl */
509 510
	wa_masked_en(wal, GEN7_HALF_SLICE_CHICKEN1,
		     GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
511 512
}

513 514
static void glk_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
515
{
516
	gen9_ctx_workarounds_init(engine, wal);
517 518

	/* WaToEnableHwFixForPushConstHWBug:glk */
519 520
	wa_masked_en(wal, COMMON_SLICE_CHICKEN2,
		     GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
521 522
}

523 524
static void cfl_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
525
{
526
	gen9_ctx_workarounds_init(engine, wal);
527 528

	/* WaToEnableHwFixForPushConstHWBug:cfl */
529 530
	wa_masked_en(wal, COMMON_SLICE_CHICKEN2,
		     GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
531

532
	/* WaDisableSbeCacheDispatchPortSharing:cfl */
533 534
	wa_masked_en(wal, GEN7_HALF_SLICE_CHICKEN1,
		     GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
535 536
}

537 538
static void cnl_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
539
{
540
	/* WaForceContextSaveRestoreNonCoherent:cnl */
541 542
	wa_masked_en(wal, CNL_HDC_CHICKEN0,
		     HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT);
543 544

	/* WaDisableReplayBufferBankArbitrationOptimization:cnl */
545 546
	wa_masked_en(wal, COMMON_SLICE_CHICKEN2,
		     GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
547 548

	/* WaPushConstantDereferenceHoldDisable:cnl */
549
	wa_masked_en(wal, GEN7_ROW_CHICKEN2, PUSH_CONSTANT_DEREF_DISABLE);
550

551
	/* FtrEnableFastAnisoL1BankingFix:cnl */
552
	wa_masked_en(wal, HALF_SLICE_CHICKEN3, CNL_FAST_ANISO_L1_BANKING_FIX);
553 554

	/* WaDisable3DMidCmdPreemption:cnl */
555
	wa_masked_dis(wal, GEN8_CS_CHICKEN1, GEN9_PREEMPT_3D_OBJECT_LEVEL);
556 557

	/* WaDisableGPGPUMidCmdPreemption:cnl */
558
	wa_masked_field_set(wal, GEN8_CS_CHICKEN1,
559 560 561 562
			    GEN9_PREEMPT_GPGPU_LEVEL_MASK,
			    GEN9_PREEMPT_GPGPU_COMMAND_LEVEL);

	/* WaDisableEarlyEOT:cnl */
563
	wa_masked_en(wal, GEN8_ROW_CHICKEN, DISABLE_EARLY_EOT);
564 565
}

566 567
static void icl_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
568
{
569 570
	struct drm_i915_private *i915 = engine->i915;

571 572 573 574 575 576
	/* WaDisableBankHangMode:icl */
	wa_write(wal,
		 GEN8_L3CNTLREG,
		 intel_uncore_read(engine->uncore, GEN8_L3CNTLREG) |
		 GEN8_ERRDETBCTRL);

577 578 579
	/* Wa_1604370585:icl (pre-prod)
	 * Formerly known as WaPushConstantDereferenceHoldDisable
	 */
580
	if (IS_ICL_REVID(i915, ICL_REVID_A0, ICL_REVID_B0))
581 582
		wa_masked_en(wal, GEN7_ROW_CHICKEN2,
			     PUSH_CONSTANT_DEREF_DISABLE);
583 584 585 586 587 588 589 590

	/* WaForceEnableNonCoherent:icl
	 * This is not the same workaround as in early Gen9 platforms, where
	 * lacking this could cause system hangs, but coherency performance
	 * overhead is high and only a few compute workloads really need it
	 * (the register is whitelisted in hardware now, so UMDs can opt in
	 * for coherency if they have a good reason).
	 */
591
	wa_masked_en(wal, ICL_HDC_MODE, HDC_FORCE_NON_COHERENT);
592

593 594 595
	/* Wa_2006611047:icl (pre-prod)
	 * Formerly known as WaDisableImprovedTdlClkGating
	 */
596
	if (IS_ICL_REVID(i915, ICL_REVID_A0, ICL_REVID_A0))
597 598
		wa_masked_en(wal, GEN7_ROW_CHICKEN2,
			     GEN11_TDL_CLOCK_GATING_FIX_DISABLE);
599

O
Oscar Mateo 已提交
600
	/* Wa_2006665173:icl (pre-prod) */
601
	if (IS_ICL_REVID(i915, ICL_REVID_A0, ICL_REVID_A0))
602 603
		wa_masked_en(wal, GEN11_COMMON_SLICE_CHICKEN3,
			     GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC);
604 605 606 607 608 609

	/* WaEnableFloatBlendOptimization:icl */
	wa_write_masked_or(wal,
			   GEN10_CACHE_MODE_SS,
			   0, /* write-only, so skip validation */
			   _MASKED_BIT_ENABLE(FLOAT_BLEND_OPTIMIZATION_ENABLE));
610 611

	/* WaDisableGPGPUMidThreadPreemption:icl */
612
	wa_masked_field_set(wal, GEN8_CS_CHICKEN1,
613 614
			    GEN9_PREEMPT_GPGPU_LEVEL_MASK,
			    GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL);
615 616

	/* allow headerless messages for preemptible GPGPU context */
617 618
	wa_masked_en(wal, GEN10_SAMPLER_MODE,
		     GEN11_SAMPLER_ENABLE_HEADLESS_MSG);
M
Matt Roper 已提交
619 620 621 622 623 624

	/* Wa_1604278689:icl,ehl */
	wa_write(wal, IVB_FBC_RT_BASE, 0xFFFFFFFF & ~ILK_FBC_RT_VALID);
	wa_write_masked_or(wal, IVB_FBC_RT_BASE_UPPER,
			   0, /* write-only register; skip validation */
			   0xFFFFFFFF);
M
Matt Roper 已提交
625 626 627

	/* Wa_1406306137:icl,ehl */
	wa_masked_en(wal, GEN9_ROW_CHICKEN4, GEN11_DIS_PICK_2ND_EU);
628 629
}

630 631
static void gen12_ctx_workarounds_init(struct intel_engine_cs *engine,
				       struct i915_wa_list *wal)
632
{
633 634 635 636 637 638 639 640
	/*
	 * Wa_1409142259:tgl
	 * Wa_1409347922:tgl
	 * Wa_1409252684:tgl
	 * Wa_1409217633:tgl
	 * Wa_1409207793:tgl
	 * Wa_1409178076:tgl
	 * Wa_1408979724:tgl
641 642
	 * Wa_14010443199:rkl
	 * Wa_14010698770:rkl
643
	 */
644 645
	wa_masked_en(wal, GEN11_COMMON_SLICE_CHICKEN3,
		     GEN12_DISABLE_CPS_AWARE_COLOR_PIPE);
646

647
	/* WaDisableGPGPUMidThreadPreemption:gen12 */
648
	wa_masked_field_set(wal, GEN8_CS_CHICKEN1,
649 650 651 652 653 654 655 656 657
			    GEN9_PREEMPT_GPGPU_LEVEL_MASK,
			    GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL);
}

static void tgl_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
{
	gen12_ctx_workarounds_init(engine, wal);

658
	/*
659 660 661 662
	 * Wa_1604555607:tgl,rkl
	 *
	 * Note that the implementation of this workaround is further modified
	 * according to the FF_MODE2 guidance given by Wa_1608008084:gen12.
663 664
	 * FF_MODE2 register will return the wrong value when read. The default
	 * value for this register is zero for all fields and there are no bit
665 666
	 * masks. So instead of doing a RMW we should just write the GS Timer
	 * and TDS timer values for Wa_1604555607 and Wa_16011163337.
667
	 */
668 669 670 671 672
	wa_add(wal,
	       FF_MODE2,
	       FF_MODE2_GS_TIMER_MASK | FF_MODE2_TDS_TIMER_MASK,
	       FF_MODE2_GS_TIMER_224  | FF_MODE2_TDS_TIMER_128,
	       0);
673 674
}

675 676 677 678 679 680
static void dg1_ctx_workarounds_init(struct intel_engine_cs *engine,
				     struct i915_wa_list *wal)
{
	gen12_ctx_workarounds_init(engine, wal);

	/* Wa_1409044764 */
681 682
	wa_masked_dis(wal, GEN11_COMMON_SLICE_CHICKEN3,
		      DG1_FLOAT_POINT_BLEND_OPT_STRICT_MODE_EN);
683 684

	/* Wa_22010493298 */
685 686
	wa_masked_en(wal, HIZ_CHICKEN,
		     DG1_HZ_READ_SUPPRESSION_OPTIMIZATION_DISABLE);
687 688 689 690 691 692 693 694 695 696

	/*
	 * Wa_16011163337
	 *
	 * Like in tgl_ctx_workarounds_init(), read verification is ignored due
	 * to Wa_1608008084.
	 */
	wa_add(wal,
	       FF_MODE2,
	       FF_MODE2_GS_TIMER_MASK, FF_MODE2_GS_TIMER_224, 0);
697 698
}

699 700 701 702
static void
__intel_engine_init_ctx_wa(struct intel_engine_cs *engine,
			   struct i915_wa_list *wal,
			   const char *name)
703
{
704 705
	struct drm_i915_private *i915 = engine->i915;

706 707 708
	if (engine->class != RENDER_CLASS)
		return;

709
	wa_init_start(wal, name, engine->name);
710

711 712 713
	if (IS_DG1(i915))
		dg1_ctx_workarounds_init(engine, wal);
	else if (IS_ROCKETLAKE(i915) || IS_TIGERLAKE(i915))
714
		tgl_ctx_workarounds_init(engine, wal);
715 716
	else if (IS_GEN(i915, 12))
		gen12_ctx_workarounds_init(engine, wal);
717
	else if (IS_GEN(i915, 11))
718
		icl_ctx_workarounds_init(engine, wal);
719
	else if (IS_CANNONLAKE(i915))
720
		cnl_ctx_workarounds_init(engine, wal);
721
	else if (IS_COFFEELAKE(i915) || IS_COMETLAKE(i915))
722
		cfl_ctx_workarounds_init(engine, wal);
723
	else if (IS_GEMINILAKE(i915))
724
		glk_ctx_workarounds_init(engine, wal);
725
	else if (IS_KABYLAKE(i915))
726
		kbl_ctx_workarounds_init(engine, wal);
727
	else if (IS_BROXTON(i915))
728
		bxt_ctx_workarounds_init(engine, wal);
729
	else if (IS_SKYLAKE(i915))
730
		skl_ctx_workarounds_init(engine, wal);
731
	else if (IS_CHERRYVIEW(i915))
732
		chv_ctx_workarounds_init(engine, wal);
733
	else if (IS_BROADWELL(i915))
734
		bdw_ctx_workarounds_init(engine, wal);
735 736 737 738
	else if (IS_GEN(i915, 7))
		gen7_ctx_workarounds_init(engine, wal);
	else if (IS_GEN(i915, 6))
		gen6_ctx_workarounds_init(engine, wal);
739 740
	else if (INTEL_GEN(i915) < 8)
		return;
741
	else
742
		MISSING_CASE(INTEL_GEN(i915));
743

744
	wa_init_finish(wal);
745 746
}

747 748 749 750 751
void intel_engine_init_ctx_wa(struct intel_engine_cs *engine)
{
	__intel_engine_init_ctx_wa(engine, &engine->ctx_wa_list, "context");
}

752
int intel_engine_emit_ctx_wa(struct i915_request *rq)
753
{
754 755 756
	struct i915_wa_list *wal = &rq->engine->ctx_wa_list;
	struct i915_wa *wa;
	unsigned int i;
757
	u32 *cs;
758
	int ret;
759

760
	if (wal->count == 0)
761 762 763
		return 0;

	ret = rq->engine->emit_flush(rq, EMIT_BARRIER);
764 765 766
	if (ret)
		return ret;

767
	cs = intel_ring_begin(rq, (wal->count * 2 + 2));
768 769 770
	if (IS_ERR(cs))
		return PTR_ERR(cs);

771 772 773
	*cs++ = MI_LOAD_REGISTER_IMM(wal->count);
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++) {
		*cs++ = i915_mmio_reg_offset(wa->reg);
774
		*cs++ = wa->set;
775 776 777 778 779 780 781 782 783 784 785 786
	}
	*cs++ = MI_NOOP;

	intel_ring_advance(rq, cs);

	ret = rq->engine->emit_flush(rq, EMIT_BARRIER);
	if (ret)
		return ret;

	return 0;
}

787
static void
788 789
gen4_gt_workarounds_init(struct drm_i915_private *i915,
			 struct i915_wa_list *wal)
790
{
791 792 793 794 795 796 797 798
	/* WaDisable_RenderCache_OperationalFlush:gen4,ilk */
	wa_masked_dis(wal, CACHE_MODE_0, RC_OP_FLUSH_ENABLE);
}

static void
g4x_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
{
	gen4_gt_workarounds_init(i915, wal);
799

800
	/* WaDisableRenderCachePipelinedFlush:g4x,ilk */
801
	wa_masked_en(wal, CACHE_MODE_0, CM0_PIPELINED_RENDER_FLUSH_DISABLE);
802
}
803

804 805 806 807 808 809
static void
ilk_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
{
	g4x_gt_workarounds_init(i915, wal);

	wa_masked_en(wal, _3D_CHICKEN2, _3D_CHICKEN2_WM_READ_PIPELINED);
810 811
}

812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
static void
snb_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
{
	/* WaDisableHiZPlanesWhenMSAAEnabled:snb */
	wa_masked_en(wal,
		     _3D_CHICKEN,
		     _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB);

	/* WaDisable_RenderCache_OperationalFlush:snb */
	wa_masked_dis(wal, CACHE_MODE_0, RC_OP_FLUSH_ENABLE);

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	wa_add(wal,
	       GEN6_GT_MODE, 0,
	       _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4),
	       GEN6_WIZ_HASHING_16x4);

	wa_masked_dis(wal, CACHE_MODE_0, CM0_STC_EVICT_DISABLE_LRA_SNB);

	wa_masked_en(wal,
		     _3D_CHICKEN3,
		     /* WaStripsFansDisableFastClipPerformanceFix:snb */
		     _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL |
		     /*
		      * Bspec says:
		      * "This bit must be set if 3DSTATE_CLIP clip mode is set
		      * to normal and 3DSTATE_SF number of SF output attributes
		      * is more than 16."
		      */
		   _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH);
}

851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910
static void
ivb_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
{
	/* WaDisableEarlyCull:ivb */
	wa_masked_en(wal, _3D_CHICKEN3, _3D_CHICKEN_SF_DISABLE_OBJEND_CULL);

	/* WaDisablePSDDualDispatchEnable:ivb */
	if (IS_IVB_GT1(i915))
		wa_masked_en(wal,
			     GEN7_HALF_SLICE_CHICKEN1,
			     GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE);

	/* WaDisable_RenderCache_OperationalFlush:ivb */
	wa_masked_dis(wal, CACHE_MODE_0_GEN7, RC_OP_FLUSH_ENABLE);

	/* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
	wa_masked_dis(wal,
		      GEN7_COMMON_SLICE_CHICKEN1,
		      GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);

	/* WaApplyL3ControlAndL3ChickenMode:ivb */
	wa_write(wal, GEN7_L3CNTLREG1, GEN7_WA_FOR_GEN7_L3_CONTROL);
	wa_write(wal, GEN7_L3_CHICKEN_MODE_REGISTER, GEN7_WA_L3_CHICKEN_MODE);

	/* WaForceL3Serialization:ivb */
	wa_write_clr(wal, GEN7_L3SQCREG4, L3SQ_URB_READ_CAM_MATCH_DISABLE);

	/*
	 * WaVSThreadDispatchOverride:ivb,vlv
	 *
	 * This actually overrides the dispatch
	 * mode for all thread types.
	 */
	wa_write_masked_or(wal, GEN7_FF_THREAD_MODE,
			   GEN7_FF_SCHED_MASK,
			   GEN7_FF_TS_SCHED_HW |
			   GEN7_FF_VS_SCHED_HW |
			   GEN7_FF_DS_SCHED_HW);

	if (0) { /* causes HiZ corruption on ivb:gt1 */
		/* enable HiZ Raw Stall Optimization */
		wa_masked_dis(wal, CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
	}

	/* WaDisable4x2SubspanOptimization:ivb */
	wa_masked_en(wal, CACHE_MODE_1, PIXEL_SUBSPAN_COLLECT_OPT_DISABLE);

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	wa_add(wal, GEN7_GT_MODE, 0,
	       _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4),
	       GEN6_WIZ_HASHING_16x4);
}

911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
static void
vlv_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
{
	/* WaDisableEarlyCull:vlv */
	wa_masked_en(wal, _3D_CHICKEN3, _3D_CHICKEN_SF_DISABLE_OBJEND_CULL);

	/* WaPsdDispatchEnable:vlv */
	/* WaDisablePSDDualDispatchEnable:vlv */
	wa_masked_en(wal,
		     GEN7_HALF_SLICE_CHICKEN1,
		     GEN7_MAX_PS_THREAD_DEP |
		     GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE);

	/* WaDisable_RenderCache_OperationalFlush:vlv */
	wa_masked_dis(wal, CACHE_MODE_0_GEN7, RC_OP_FLUSH_ENABLE);

	/* WaForceL3Serialization:vlv */
	wa_write_clr(wal, GEN7_L3SQCREG4, L3SQ_URB_READ_CAM_MATCH_DISABLE);

	/*
	 * WaVSThreadDispatchOverride:ivb,vlv
	 *
	 * This actually overrides the dispatch
	 * mode for all thread types.
	 */
	wa_write_masked_or(wal,
			   GEN7_FF_THREAD_MODE,
			   GEN7_FF_SCHED_MASK,
			   GEN7_FF_TS_SCHED_HW |
			   GEN7_FF_VS_SCHED_HW |
			   GEN7_FF_DS_SCHED_HW);

	/*
	 * BSpec says this must be set, even though
	 * WaDisable4x2SubspanOptimization isn't listed for VLV.
	 */
	wa_masked_en(wal, CACHE_MODE_1, PIXEL_SUBSPAN_COLLECT_OPT_DISABLE);

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	wa_add(wal, GEN7_GT_MODE, 0,
	       _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4),
	       GEN6_WIZ_HASHING_16x4);

	/*
	 * WaIncreaseL3CreditsForVLVB0:vlv
	 * This is the hardware default actually.
	 */
	wa_write(wal, GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
}

968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
static void
hsw_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
{
	/* L3 caching of data atomics doesn't work -- disable it. */
	wa_write(wal, HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);

	wa_add(wal,
	       HSW_ROW_CHICKEN3, 0,
	       _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE),
		0 /* XXX does this reg exist? */);

	/* WaVSRefCountFullforceMissDisable:hsw */
	wa_write_clr(wal, GEN7_FF_THREAD_MODE, GEN7_FF_VS_REF_CNT_FFME);

	wa_masked_dis(wal,
		      CACHE_MODE_0_GEN7,
		      /* WaDisable_RenderCache_OperationalFlush:hsw */
		      RC_OP_FLUSH_ENABLE |
		      /* enable HiZ Raw Stall Optimization */
		      HIZ_RAW_STALL_OPT_DISABLE);

	/* WaDisable4x2SubspanOptimization:hsw */
	wa_masked_en(wal, CACHE_MODE_1, PIXEL_SUBSPAN_COLLECT_OPT_DISABLE);

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	wa_add(wal, GEN7_GT_MODE, 0,
	       _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4),
	       GEN6_WIZ_HASHING_16x4);

	/* WaSampleCChickenBitEnable:hsw */
	wa_masked_en(wal, HALF_SLICE_CHICKEN3, HSW_SAMPLE_C_PERFORMANCE);
}

1008 1009
static void
gen9_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
1010
{
1011
	/* WaDisableKillLogic:bxt,skl,kbl */
1012
	if (!IS_COFFEELAKE(i915) && !IS_COMETLAKE(i915))
1013 1014 1015
		wa_write_or(wal,
			    GAM_ECOCHK,
			    ECOCHK_DIS_TLB);
1016

1017
	if (HAS_LLC(i915)) {
1018 1019 1020 1021 1022
		/* WaCompressedResourceSamplerPbeMediaNewHashMode:skl,kbl
		 *
		 * Must match Display Engine. See
		 * WaCompressedResourceDisplayNewHashMode.
		 */
1023 1024 1025
		wa_write_or(wal,
			    MMCD_MISC_CTRL,
			    MMCD_PCLA | MMCD_HOTSPOT_EN);
1026 1027 1028
	}

	/* WaDisableHDCInvalidation:skl,bxt,kbl,cfl */
1029 1030 1031
	wa_write_or(wal,
		    GAM_ECOCHK,
		    BDW_DISABLE_HDC_INVALIDATION);
1032 1033
}

1034 1035
static void
skl_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
1036
{
1037
	gen9_gt_workarounds_init(i915, wal);
1038 1039

	/* WaDisableGafsUnitClkGating:skl */
1040 1041 1042
	wa_write_or(wal,
		    GEN7_UCGCTL4,
		    GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1043 1044

	/* WaInPlaceDecompressionHang:skl */
1045 1046 1047 1048
	if (IS_SKL_REVID(i915, SKL_REVID_H0, REVID_FOREVER))
		wa_write_or(wal,
			    GEN9_GAMT_ECO_REG_RW_IA,
			    GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1049 1050
}

1051 1052
static void
bxt_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
1053
{
1054
	gen9_gt_workarounds_init(i915, wal);
1055 1056

	/* WaInPlaceDecompressionHang:bxt */
1057 1058 1059
	wa_write_or(wal,
		    GEN9_GAMT_ECO_REG_RW_IA,
		    GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1060 1061
}

1062 1063
static void
kbl_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
1064
{
1065
	gen9_gt_workarounds_init(i915, wal);
1066

1067
	/* WaDisableDynamicCreditSharing:kbl */
1068
	if (IS_KBL_GT_REVID(i915, 0, KBL_REVID_B0))
1069 1070 1071
		wa_write_or(wal,
			    GAMT_CHKN_BIT_REG,
			    GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
1072

1073
	/* WaDisableGafsUnitClkGating:kbl */
1074 1075 1076
	wa_write_or(wal,
		    GEN7_UCGCTL4,
		    GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1077

1078
	/* WaInPlaceDecompressionHang:kbl */
1079 1080 1081
	wa_write_or(wal,
		    GEN9_GAMT_ECO_REG_RW_IA,
		    GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1082
}
1083

1084 1085
static void
glk_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
1086
{
1087
	gen9_gt_workarounds_init(i915, wal);
1088 1089
}

1090 1091
static void
cfl_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
1092
{
1093
	gen9_gt_workarounds_init(i915, wal);
1094 1095

	/* WaDisableGafsUnitClkGating:cfl */
1096 1097 1098
	wa_write_or(wal,
		    GEN7_UCGCTL4,
		    GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1099

1100
	/* WaInPlaceDecompressionHang:cfl */
1101 1102 1103
	wa_write_or(wal,
		    GEN9_GAMT_ECO_REG_RW_IA,
		    GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1104
}
1105

1106
static void
1107
wa_init_mcr(struct drm_i915_private *i915, struct i915_wa_list *wal)
1108
{
1109
	const struct sseu_dev_info *sseu = &i915->gt.info.sseu;
1110 1111 1112 1113
	unsigned int slice, subslice;
	u32 l3_en, mcr, mcr_mask;

	GEM_BUG_ON(INTEL_GEN(i915) < 10);
1114

1115 1116 1117 1118 1119 1120
	/*
	 * WaProgramMgsrForL3BankSpecificMmioReads: cnl,icl
	 * L3Banks could be fused off in single slice scenario. If that is
	 * the case, we might need to program MCR select to a valid L3Bank
	 * by default, to make sure we correctly read certain registers
	 * later on (in the range 0xB100 - 0xB3FF).
1121
	 *
1122
	 * WaProgramMgsrForCorrectSliceSpecificMmioReads:cnl,icl
1123 1124 1125 1126 1127 1128 1129 1130
	 * Before any MMIO read into slice/subslice specific registers, MCR
	 * packet control register needs to be programmed to point to any
	 * enabled s/ss pair. Otherwise, incorrect values will be returned.
	 * This means each subsequent MMIO read will be forwarded to an
	 * specific s/ss combination, but this is OK since these registers
	 * are consistent across s/ss in almost all cases. In the rare
	 * occasions, such as INSTDONE, where this value is dependent
	 * on s/ss combo, the read should be done with read_subslice_reg.
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
	 *
	 * Since GEN8_MCR_SELECTOR contains dual-purpose bits which select both
	 * to which subslice, or to which L3 bank, the respective mmio reads
	 * will go, we have to find a common index which works for both
	 * accesses.
	 *
	 * Case where we cannot find a common index fortunately should not
	 * happen in production hardware, so we only emit a warning instead of
	 * implementing something more complex that requires checking the range
	 * of every MMIO read.
1141
	 */
1142 1143 1144 1145 1146 1147

	if (INTEL_GEN(i915) >= 10 && is_power_of_2(sseu->slice_mask)) {
		u32 l3_fuse =
			intel_uncore_read(&i915->uncore, GEN10_MIRROR_FUSE3) &
			GEN10_L3BANK_MASK;

1148
		drm_dbg(&i915->drm, "L3 fuse = %x\n", l3_fuse);
1149 1150 1151 1152 1153 1154
		l3_en = ~(l3_fuse << GEN10_L3BANK_PAIR_COUNT | l3_fuse);
	} else {
		l3_en = ~0;
	}

	slice = fls(sseu->slice_mask) - 1;
S
Stuart Summers 已提交
1155
	subslice = fls(l3_en & intel_sseu_get_subslices(sseu, slice));
1156
	if (!subslice) {
1157 1158
		drm_warn(&i915->drm,
			 "No common index found between subslice mask %x and L3 bank mask %x!\n",
S
Stuart Summers 已提交
1159
			 intel_sseu_get_subslices(sseu, slice), l3_en);
1160
		subslice = fls(l3_en);
1161
		drm_WARN_ON(&i915->drm, !subslice);
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
	}
	subslice--;

	if (INTEL_GEN(i915) >= 11) {
		mcr = GEN11_MCR_SLICE(slice) | GEN11_MCR_SUBSLICE(subslice);
		mcr_mask = GEN11_MCR_SLICE_MASK | GEN11_MCR_SUBSLICE_MASK;
	} else {
		mcr = GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
		mcr_mask = GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK;
	}

1173
	drm_dbg(&i915->drm, "MCR slice/subslice = %x\n", mcr);
1174 1175

	wa_write_masked_or(wal, GEN8_MCR_SELECTOR, mcr_mask, mcr);
1176 1177
}

1178 1179
static void
cnl_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
1180
{
1181
	wa_init_mcr(i915, wal);
1182

1183
	/* WaInPlaceDecompressionHang:cnl */
1184 1185 1186
	wa_write_or(wal,
		    GEN9_GAMT_ECO_REG_RW_IA,
		    GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1187 1188
}

1189 1190
static void
icl_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
1191
{
1192
	wa_init_mcr(i915, wal);
1193

1194
	/* WaInPlaceDecompressionHang:icl */
1195 1196 1197
	wa_write_or(wal,
		    GEN9_GAMT_ECO_REG_RW_IA,
		    GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1198

1199
	/* WaModifyGamTlbPartitioning:icl */
1200 1201 1202 1203
	wa_write_masked_or(wal,
			   GEN11_GACB_PERF_CTRL,
			   GEN11_HASH_CTRL_MASK,
			   GEN11_HASH_CTRL_BIT0 | GEN11_HASH_CTRL_BIT4);
O
Oscar Mateo 已提交
1204

O
Oscar Mateo 已提交
1205 1206 1207
	/* Wa_1405766107:icl
	 * Formerly known as WaCL2SFHalfMaxAlloc
	 */
1208 1209 1210 1211
	wa_write_or(wal,
		    GEN11_LSN_UNSLCVC,
		    GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC |
		    GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC);
O
Oscar Mateo 已提交
1212 1213 1214 1215

	/* Wa_220166154:icl
	 * Formerly known as WaDisCtxReload
	 */
1216 1217 1218
	wa_write_or(wal,
		    GEN8_GAMW_ECO_DEV_RW_IA,
		    GAMW_ECO_DEV_CTX_RELOAD_DISABLE);
O
Oscar Mateo 已提交
1219 1220

	/* Wa_1405779004:icl (pre-prod) */
1221 1222 1223 1224
	if (IS_ICL_REVID(i915, ICL_REVID_A0, ICL_REVID_A0))
		wa_write_or(wal,
			    SLICE_UNIT_LEVEL_CLKGATE,
			    MSCUNIT_CLKGATE_DIS);
O
Oscar Mateo 已提交
1225

O
Oscar Mateo 已提交
1226
	/* Wa_1406838659:icl (pre-prod) */
1227 1228 1229 1230
	if (IS_ICL_REVID(i915, ICL_REVID_A0, ICL_REVID_B0))
		wa_write_or(wal,
			    INF_UNIT_LEVEL_CLKGATE,
			    CGPSF_CLKGATE_DIS);
1231

O
Oscar Mateo 已提交
1232 1233 1234
	/* Wa_1406463099:icl
	 * Formerly known as WaGamTlbPendError
	 */
1235 1236 1237
	wa_write_or(wal,
		    GAMT_CHKN_BIT_REG,
		    GAMT_CHKN_DISABLE_L3_COH_PIPE);
M
Mika Kuoppala 已提交
1238

1239 1240
	/* Wa_1607087056:icl,ehl,jsl */
	if (IS_ICELAKE(i915) ||
1241
		IS_JSL_EHL_REVID(i915, EHL_REVID_A0, EHL_REVID_A0)) {
1242 1243 1244 1245
		wa_write_or(wal,
			    SLICE_UNIT_LEVEL_CLKGATE,
			    L3_CLKGATE_DIS | L3_CR2X_CLKGATE_DIS);
	}
1246 1247
}

1248
static void
1249 1250
gen12_gt_workarounds_init(struct drm_i915_private *i915,
			  struct i915_wa_list *wal)
1251
{
1252
	wa_init_mcr(i915, wal);
1253 1254 1255 1256 1257 1258
}

static void
tgl_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
{
	gen12_gt_workarounds_init(i915, wal);
1259

M
Mika Kuoppala 已提交
1260
	/* Wa_1409420604:tgl */
1261
	if (IS_TGL_UY_GT_REVID(i915, TGL_REVID_A0, TGL_REVID_A0))
M
Mika Kuoppala 已提交
1262 1263 1264
		wa_write_or(wal,
			    SUBSLICE_UNIT_LEVEL_CLKGATE2,
			    CPSSUNIT_CLKGATE_DIS);
M
Mika Kuoppala 已提交
1265

1266
	/* Wa_1607087056:tgl also know as BUG:1409180338 */
1267
	if (IS_TGL_UY_GT_REVID(i915, TGL_REVID_A0, TGL_REVID_A0))
M
Mika Kuoppala 已提交
1268 1269 1270
		wa_write_or(wal,
			    SLICE_UNIT_LEVEL_CLKGATE,
			    L3_CLKGATE_DIS | L3_CR2X_CLKGATE_DIS);
1271 1272
}

1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
static void
dg1_gt_workarounds_init(struct drm_i915_private *i915, struct i915_wa_list *wal)
{
	gen12_gt_workarounds_init(i915, wal);

	/* Wa_1607087056:dg1 */
	if (IS_DG1_REVID(i915, DG1_REVID_A0, DG1_REVID_A0))
		wa_write_or(wal,
			    SLICE_UNIT_LEVEL_CLKGATE,
			    L3_CLKGATE_DIS | L3_CR2X_CLKGATE_DIS);

	/* Wa_1409420604:dg1 */
	if (IS_DG1(i915))
		wa_write_or(wal,
			    SUBSLICE_UNIT_LEVEL_CLKGATE2,
			    CPSSUNIT_CLKGATE_DIS);

	/* Wa_1408615072:dg1 */
	/* Empirical testing shows this register is unaffected by engine reset. */
	if (IS_DG1(i915))
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE2,
			    VSUNIT_CLKGATE_DIS_TGL);
}

1297 1298
static void
gt_init_workarounds(struct drm_i915_private *i915, struct i915_wa_list *wal)
1299
{
1300 1301 1302
	if (IS_DG1(i915))
		dg1_gt_workarounds_init(i915, wal);
	else if (IS_TIGERLAKE(i915))
1303
		tgl_gt_workarounds_init(i915, wal);
1304 1305
	else if (IS_GEN(i915, 12))
		gen12_gt_workarounds_init(i915, wal);
1306
	else if (IS_GEN(i915, 11))
1307
		icl_gt_workarounds_init(i915, wal);
1308
	else if (IS_CANNONLAKE(i915))
1309
		cnl_gt_workarounds_init(i915, wal);
1310
	else if (IS_COFFEELAKE(i915) || IS_COMETLAKE(i915))
1311 1312 1313 1314 1315 1316 1317 1318 1319
		cfl_gt_workarounds_init(i915, wal);
	else if (IS_GEMINILAKE(i915))
		glk_gt_workarounds_init(i915, wal);
	else if (IS_KABYLAKE(i915))
		kbl_gt_workarounds_init(i915, wal);
	else if (IS_BROXTON(i915))
		bxt_gt_workarounds_init(i915, wal);
	else if (IS_SKYLAKE(i915))
		skl_gt_workarounds_init(i915, wal);
1320 1321
	else if (IS_HASWELL(i915))
		hsw_gt_workarounds_init(i915, wal);
1322 1323
	else if (IS_VALLEYVIEW(i915))
		vlv_gt_workarounds_init(i915, wal);
1324 1325
	else if (IS_IVYBRIDGE(i915))
		ivb_gt_workarounds_init(i915, wal);
1326 1327
	else if (IS_GEN(i915, 6))
		snb_gt_workarounds_init(i915, wal);
1328 1329
	else if (IS_GEN(i915, 5))
		ilk_gt_workarounds_init(i915, wal);
1330 1331 1332 1333
	else if (IS_G4X(i915))
		g4x_gt_workarounds_init(i915, wal);
	else if (IS_GEN(i915, 4))
		gen4_gt_workarounds_init(i915, wal);
1334 1335
	else if (INTEL_GEN(i915) <= 8)
		return;
1336
	else
1337
		MISSING_CASE(INTEL_GEN(i915));
1338 1339 1340 1341 1342
}

void intel_gt_init_workarounds(struct drm_i915_private *i915)
{
	struct i915_wa_list *wal = &i915->gt_wa_list;
1343

1344
	wa_init_start(wal, "GT", "global");
1345
	gt_init_workarounds(i915, wal);
1346 1347 1348 1349
	wa_init_finish(wal);
}

static enum forcewake_domains
1350
wal_get_fw_for_rmw(struct intel_uncore *uncore, const struct i915_wa_list *wal)
1351 1352 1353 1354 1355 1356
{
	enum forcewake_domains fw = 0;
	struct i915_wa *wa;
	unsigned int i;

	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
1357
		fw |= intel_uncore_forcewake_for_reg(uncore,
1358 1359 1360 1361 1362 1363 1364
						     wa->reg,
						     FW_REG_READ |
						     FW_REG_WRITE);

	return fw;
}

1365 1366 1367
static bool
wa_verify(const struct i915_wa *wa, u32 cur, const char *name, const char *from)
{
1368 1369
	if ((cur ^ wa->set) & wa->read) {
		DRM_ERROR("%s workaround lost on %s! (%x=%x/%x, expected %x)\n",
1370
			  name, from, i915_mmio_reg_offset(wa->reg),
1371
			  cur, cur & wa->read, wa->set);
1372 1373 1374 1375 1376 1377 1378

		return false;
	}

	return true;
}

1379
static void
1380
wa_list_apply(struct intel_uncore *uncore, const struct i915_wa_list *wal)
1381 1382 1383 1384 1385 1386 1387 1388 1389
{
	enum forcewake_domains fw;
	unsigned long flags;
	struct i915_wa *wa;
	unsigned int i;

	if (!wal->count)
		return;

1390
	fw = wal_get_fw_for_rmw(uncore, wal);
1391

1392 1393
	spin_lock_irqsave(&uncore->lock, flags);
	intel_uncore_forcewake_get__locked(uncore, fw);
1394 1395

	for (i = 0, wa = wal->list; i < wal->count; i++, wa++) {
1396 1397 1398 1399
		if (wa->clr)
			intel_uncore_rmw_fw(uncore, wa->reg, wa->clr, wa->set);
		else
			intel_uncore_write_fw(uncore, wa->reg, wa->set);
1400 1401 1402 1403
		if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
			wa_verify(wa,
				  intel_uncore_read_fw(uncore, wa->reg),
				  wal->name, "application");
1404 1405
	}

1406 1407
	intel_uncore_forcewake_put__locked(uncore, fw);
	spin_unlock_irqrestore(&uncore->lock, flags);
1408 1409
}

1410
void intel_gt_apply_workarounds(struct intel_gt *gt)
1411
{
1412
	wa_list_apply(gt->uncore, &gt->i915->gt_wa_list);
1413 1414
}

1415
static bool wa_list_verify(struct intel_uncore *uncore,
1416 1417 1418 1419 1420 1421 1422 1423
			   const struct i915_wa_list *wal,
			   const char *from)
{
	struct i915_wa *wa;
	unsigned int i;
	bool ok = true;

	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
1424 1425 1426
		ok &= wa_verify(wa,
				intel_uncore_read(uncore, wa->reg),
				wal->name, from);
1427 1428 1429 1430

	return ok;
}

1431
bool intel_gt_verify_workarounds(struct intel_gt *gt, const char *from)
1432
{
1433
	return wa_list_verify(gt->uncore, &gt->i915->gt_wa_list, from);
1434 1435
}

1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
static inline bool is_nonpriv_flags_valid(u32 flags)
{
	/* Check only valid flag bits are set */
	if (flags & ~RING_FORCE_TO_NONPRIV_MASK_VALID)
		return false;

	/* NB: Only 3 out of 4 enum values are valid for access field */
	if ((flags & RING_FORCE_TO_NONPRIV_ACCESS_MASK) ==
	    RING_FORCE_TO_NONPRIV_ACCESS_INVALID)
		return false;

	return true;
}

1450
static void
1451
whitelist_reg_ext(struct i915_wa_list *wal, i915_reg_t reg, u32 flags)
1452
{
1453 1454 1455
	struct i915_wa wa = {
		.reg = reg
	};
1456

1457 1458
	if (GEM_DEBUG_WARN_ON(wal->count >= RING_MAX_NONPRIV_SLOTS))
		return;
1459

1460 1461 1462
	if (GEM_DEBUG_WARN_ON(!is_nonpriv_flags_valid(flags)))
		return;

1463
	wa.reg.reg |= flags;
1464
	_wa_add(wal, &wa);
1465 1466
}

1467 1468 1469
static void
whitelist_reg(struct i915_wa_list *wal, i915_reg_t reg)
{
1470
	whitelist_reg_ext(wal, reg, RING_FORCE_TO_NONPRIV_ACCESS_RW);
1471 1472
}

1473
static void gen9_whitelist_build(struct i915_wa_list *w)
1474 1475
{
	/* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt,glk,cfl */
1476
	whitelist_reg(w, GEN9_CTX_PREEMPT_REG);
1477 1478

	/* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl,cfl,[cnl] */
1479
	whitelist_reg(w, GEN8_CS_CHICKEN1);
1480 1481

	/* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl,glk,cfl */
1482
	whitelist_reg(w, GEN8_HDC_CHICKEN1);
1483 1484 1485

	/* WaSendPushConstantsFromMMIO:skl,bxt */
	whitelist_reg(w, COMMON_SLICE_CHICKEN2);
1486 1487
}

1488
static void skl_whitelist_build(struct intel_engine_cs *engine)
1489
{
1490 1491 1492 1493 1494
	struct i915_wa_list *w = &engine->whitelist;

	if (engine->class != RENDER_CLASS)
		return;

1495
	gen9_whitelist_build(w);
1496 1497

	/* WaDisableLSQCROPERFforOCL:skl */
1498
	whitelist_reg(w, GEN8_L3SQCREG4);
1499 1500
}

1501
static void bxt_whitelist_build(struct intel_engine_cs *engine)
1502
{
1503 1504 1505 1506
	if (engine->class != RENDER_CLASS)
		return;

	gen9_whitelist_build(&engine->whitelist);
1507 1508
}

1509
static void kbl_whitelist_build(struct intel_engine_cs *engine)
1510
{
1511 1512 1513 1514 1515
	struct i915_wa_list *w = &engine->whitelist;

	if (engine->class != RENDER_CLASS)
		return;

1516
	gen9_whitelist_build(w);
1517

1518
	/* WaDisableLSQCROPERFforOCL:kbl */
1519
	whitelist_reg(w, GEN8_L3SQCREG4);
1520 1521
}

1522
static void glk_whitelist_build(struct intel_engine_cs *engine)
1523
{
1524 1525 1526 1527 1528
	struct i915_wa_list *w = &engine->whitelist;

	if (engine->class != RENDER_CLASS)
		return;

1529
	gen9_whitelist_build(w);
1530

1531
	/* WA #0862: Userspace has to set "Barrier Mode" to avoid hangs. */
1532
	whitelist_reg(w, GEN9_SLICE_COMMON_ECO_CHICKEN1);
1533
}
1534

1535
static void cfl_whitelist_build(struct intel_engine_cs *engine)
1536
{
1537 1538
	struct i915_wa_list *w = &engine->whitelist;

1539 1540 1541
	if (engine->class != RENDER_CLASS)
		return;

1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
	gen9_whitelist_build(w);

	/*
	 * WaAllowPMDepthAndInvocationCountAccessFromUMD:cfl,whl,cml,aml
	 *
	 * This covers 4 register which are next to one another :
	 *   - PS_INVOCATION_COUNT
	 *   - PS_INVOCATION_COUNT_UDW
	 *   - PS_DEPTH_COUNT
	 *   - PS_DEPTH_COUNT_UDW
	 */
	whitelist_reg_ext(w, PS_INVOCATION_COUNT,
1554
			  RING_FORCE_TO_NONPRIV_ACCESS_RD |
1555
			  RING_FORCE_TO_NONPRIV_RANGE_4);
1556 1557
}

1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
static void cml_whitelist_build(struct intel_engine_cs *engine)
{
	struct i915_wa_list *w = &engine->whitelist;

	if (engine->class != RENDER_CLASS)
		whitelist_reg_ext(w,
				  RING_CTX_TIMESTAMP(engine->mmio_base),
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);

	cfl_whitelist_build(engine);
}

1570
static void cnl_whitelist_build(struct intel_engine_cs *engine)
1571
{
1572 1573 1574 1575 1576
	struct i915_wa_list *w = &engine->whitelist;

	if (engine->class != RENDER_CLASS)
		return;

1577
	/* WaEnablePreemptionGranularityControlByUMD:cnl */
1578 1579 1580
	whitelist_reg(w, GEN8_CS_CHICKEN1);
}

1581
static void icl_whitelist_build(struct intel_engine_cs *engine)
1582
{
1583 1584
	struct i915_wa_list *w = &engine->whitelist;

1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
	switch (engine->class) {
	case RENDER_CLASS:
		/* WaAllowUMDToModifyHalfSliceChicken7:icl */
		whitelist_reg(w, GEN9_HALF_SLICE_CHICKEN7);

		/* WaAllowUMDToModifySamplerMode:icl */
		whitelist_reg(w, GEN10_SAMPLER_MODE);

		/* WaEnableStateCacheRedirectToCS:icl */
		whitelist_reg(w, GEN9_SLICE_COMMON_ECO_CHICKEN1);
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605

		/*
		 * WaAllowPMDepthAndInvocationCountAccessFromUMD:icl
		 *
		 * This covers 4 register which are next to one another :
		 *   - PS_INVOCATION_COUNT
		 *   - PS_INVOCATION_COUNT_UDW
		 *   - PS_DEPTH_COUNT
		 *   - PS_DEPTH_COUNT_UDW
		 */
		whitelist_reg_ext(w, PS_INVOCATION_COUNT,
1606
				  RING_FORCE_TO_NONPRIV_ACCESS_RD |
1607
				  RING_FORCE_TO_NONPRIV_RANGE_4);
1608 1609 1610 1611 1612
		break;

	case VIDEO_DECODE_CLASS:
		/* hucStatusRegOffset */
		whitelist_reg_ext(w, _MMIO(0x2000 + engine->mmio_base),
1613
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);
1614 1615
		/* hucUKernelHdrInfoRegOffset */
		whitelist_reg_ext(w, _MMIO(0x2014 + engine->mmio_base),
1616
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);
1617 1618
		/* hucStatus2RegOffset */
		whitelist_reg_ext(w, _MMIO(0x23B0 + engine->mmio_base),
1619
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);
1620 1621 1622
		whitelist_reg_ext(w,
				  RING_CTX_TIMESTAMP(engine->mmio_base),
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);
1623 1624 1625
		break;

	default:
1626 1627 1628
		whitelist_reg_ext(w,
				  RING_CTX_TIMESTAMP(engine->mmio_base),
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);
1629 1630
		break;
	}
1631 1632
}

1633 1634
static void tgl_whitelist_build(struct intel_engine_cs *engine)
{
1635 1636 1637 1638 1639 1640
	struct i915_wa_list *w = &engine->whitelist;

	switch (engine->class) {
	case RENDER_CLASS:
		/*
		 * WaAllowPMDepthAndInvocationCountAccessFromUMD:tgl
1641
		 * Wa_1408556865:tgl
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
		 *
		 * This covers 4 registers which are next to one another :
		 *   - PS_INVOCATION_COUNT
		 *   - PS_INVOCATION_COUNT_UDW
		 *   - PS_DEPTH_COUNT
		 *   - PS_DEPTH_COUNT_UDW
		 */
		whitelist_reg_ext(w, PS_INVOCATION_COUNT,
				  RING_FORCE_TO_NONPRIV_ACCESS_RD |
				  RING_FORCE_TO_NONPRIV_RANGE_4);
1652 1653 1654

		/* Wa_1808121037:tgl */
		whitelist_reg(w, GEN7_COMMON_SLICE_CHICKEN1);
1655 1656 1657

		/* Wa_1806527549:tgl */
		whitelist_reg(w, HIZ_CHICKEN);
1658 1659
		break;
	default:
1660 1661 1662
		whitelist_reg_ext(w,
				  RING_CTX_TIMESTAMP(engine->mmio_base),
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);
1663 1664
		break;
	}
1665 1666
}

1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
static void dg1_whitelist_build(struct intel_engine_cs *engine)
{
	struct i915_wa_list *w = &engine->whitelist;

	tgl_whitelist_build(engine);

	/* GEN:BUG:1409280441:dg1 */
	if (IS_DG1_REVID(engine->i915, DG1_REVID_A0, DG1_REVID_A0) &&
	    (engine->class == RENDER_CLASS ||
	     engine->class == COPY_ENGINE_CLASS))
		whitelist_reg_ext(w, RING_ID(engine->mmio_base),
				  RING_FORCE_TO_NONPRIV_ACCESS_RD);
}

1681
void intel_engine_init_whitelist(struct intel_engine_cs *engine)
1682 1683
{
	struct drm_i915_private *i915 = engine->i915;
1684
	struct i915_wa_list *w = &engine->whitelist;
1685

1686
	wa_init_start(w, "whitelist", engine->name);
1687

1688 1689 1690
	if (IS_DG1(i915))
		dg1_whitelist_build(engine);
	else if (IS_GEN(i915, 12))
1691 1692
		tgl_whitelist_build(engine);
	else if (IS_GEN(i915, 11))
1693
		icl_whitelist_build(engine);
1694
	else if (IS_CANNONLAKE(i915))
1695
		cnl_whitelist_build(engine);
1696 1697 1698
	else if (IS_COMETLAKE(i915))
		cml_whitelist_build(engine);
	else if (IS_COFFEELAKE(i915))
1699
		cfl_whitelist_build(engine);
1700
	else if (IS_GEMINILAKE(i915))
1701
		glk_whitelist_build(engine);
1702
	else if (IS_KABYLAKE(i915))
1703
		kbl_whitelist_build(engine);
1704
	else if (IS_BROXTON(i915))
1705
		bxt_whitelist_build(engine);
1706
	else if (IS_SKYLAKE(i915))
1707
		skl_whitelist_build(engine);
1708 1709
	else if (INTEL_GEN(i915) <= 8)
		return;
1710 1711
	else
		MISSING_CASE(INTEL_GEN(i915));
1712

1713
	wa_init_finish(w);
1714 1715
}

1716
void intel_engine_apply_whitelist(struct intel_engine_cs *engine)
1717
{
1718
	const struct i915_wa_list *wal = &engine->whitelist;
1719
	struct intel_uncore *uncore = engine->uncore;
1720
	const u32 base = engine->mmio_base;
1721
	struct i915_wa *wa;
1722 1723
	unsigned int i;

1724
	if (!wal->count)
1725
		return;
1726

1727
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
1728 1729 1730
		intel_uncore_write(uncore,
				   RING_FORCE_TO_NONPRIV(base, i),
				   i915_mmio_reg_offset(wa->reg));
1731

1732 1733
	/* And clear the rest just in case of garbage */
	for (; i < RING_MAX_NONPRIV_SLOTS; i++)
1734 1735 1736
		intel_uncore_write(uncore,
				   RING_FORCE_TO_NONPRIV(base, i),
				   i915_mmio_reg_offset(RING_NOPID(base)));
1737 1738
}

1739 1740
static void
rcs_engine_wa_init(struct intel_engine_cs *engine, struct i915_wa_list *wal)
1741 1742 1743
{
	struct drm_i915_private *i915 = engine->i915;

1744 1745
	if (IS_DG1_REVID(i915, DG1_REVID_A0, DG1_REVID_A0) ||
	    IS_TGL_UY_GT_REVID(i915, TGL_REVID_A0, TGL_REVID_A0)) {
1746
		/*
1747 1748
		 * Wa_1607138336:tgl[a0],dg1[a0]
		 * Wa_1607063988:tgl[a0],dg1[a0]
1749
		 */
M
Mika Kuoppala 已提交
1750 1751 1752
		wa_write_or(wal,
			    GEN9_CTX_PREEMPT_REG,
			    GEN12_DISABLE_POSH_BUSY_FF_DOP_CG);
1753
	}
1754

1755
	if (IS_TGL_UY_GT_REVID(i915, TGL_REVID_A0, TGL_REVID_A0)) {
R
Radhakrishna Sripada 已提交
1756 1757 1758 1759 1760 1761 1762
		/*
		 * Wa_1606679103:tgl
		 * (see also Wa_1606682166:icl)
		 */
		wa_write_or(wal,
			    GEN7_SARCHKMD,
			    GEN7_DISABLE_SAMPLER_PREFETCH);
1763

1764
		/* Wa_1408615072:tgl */
1765 1766
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE2,
			    VSUNIT_CLKGATE_DIS_TGL);
1767 1768
	}

1769 1770
	if (IS_DG1(i915) || IS_ROCKETLAKE(i915) || IS_TIGERLAKE(i915)) {
		/* Wa_1606931601:tgl,rkl,dg1 */
1771 1772
		wa_masked_en(wal, GEN7_ROW_CHICKEN2, GEN12_DISABLE_EARLY_READ);

1773 1774 1775 1776 1777 1778 1779 1780
		/*
		 * Wa_1407928979:tgl A*
		 * Wa_18011464164:tgl[B0+],dg1[B0+]
		 * Wa_22010931296:tgl[B0+],dg1[B0+]
		 * Wa_14010919138:rkl, dg1
		 */
		wa_write_or(wal, GEN7_FF_THREAD_MODE,
			    GEN12_FF_TESSELATION_DOP_GATE_DISABLE);
1781 1782 1783 1784 1785 1786 1787 1788

		/*
		 * Wa_1606700617:tgl,dg1
		 * Wa_22010271021:tgl,rkl,dg1
		 */
		wa_masked_en(wal,
			     GEN9_CS_DEBUG_MODE1,
			     FF_DOP_CLOCK_GATE_DISABLE);
1789 1790 1791 1792 1793

		/* Wa_1406941453:tgl,rkl,dg1 */
		wa_masked_en(wal,
			     GEN10_SAMPLER_MODE,
			     ENABLE_SMALLPL);
1794 1795 1796 1797 1798
	}

	if (IS_DG1_REVID(i915, DG1_REVID_A0, DG1_REVID_A0) ||
	    IS_ROCKETLAKE(i915) || IS_TIGERLAKE(i915)) {
		/* Wa_1409804808:tgl,rkl,dg1[a0] */
1799 1800
		wa_masked_en(wal, GEN7_ROW_CHICKEN2,
			     GEN12_PUSH_CONST_DEREF_HOLD_DIS);
1801

1802 1803
		/*
		 * Wa_1409085225:tgl
1804
		 * Wa_14010229206:tgl,rkl,dg1[a0]
1805 1806
		 */
		wa_masked_en(wal, GEN9_ROW_CHICKEN4, GEN12_DISABLE_TDL_PUSH);
1807

1808 1809 1810
		/*
		 * Wa_1607030317:tgl
		 * Wa_1607186500:tgl
1811 1812 1813 1814 1815 1816
		 * Wa_1607297627:tgl,rkl,dg1[a0]
		 *
		 * On TGL and RKL there are multiple entries for this WA in the
		 * BSpec; some indicate this is an A0-only WA, others indicate
		 * it applies to all steppings so we trust the "all steppings."
		 * For DG1 this only applies to A0.
1817 1818 1819 1820 1821
		 */
		wa_masked_en(wal,
			     GEN6_RC_SLEEP_PSMI_CONTROL,
			     GEN12_WAIT_FOR_EVENT_POWER_DOWN_DISABLE |
			     GEN8_RC_SEMA_IDLE_MSG_DISABLE);
1822 1823
	}

1824
	if (IS_GEN(i915, 11)) {
1825 1826 1827 1828 1829 1830
		/* This is not an Wa. Enable for better image quality */
		wa_masked_en(wal,
			     _3D_CHICKEN3,
			     _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE);

		/* WaPipelineFlushCoherentLines:icl */
1831 1832 1833
		wa_write_or(wal,
			    GEN8_L3SQCREG4,
			    GEN8_LQSC_FLUSH_COHERENT_LINES);
1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859

		/*
		 * Wa_1405543622:icl
		 * Formerly known as WaGAPZPriorityScheme
		 */
		wa_write_or(wal,
			    GEN8_GARBCNTL,
			    GEN11_ARBITRATION_PRIO_ORDER_MASK);

		/*
		 * Wa_1604223664:icl
		 * Formerly known as WaL3BankAddressHashing
		 */
		wa_write_masked_or(wal,
				   GEN8_GARBCNTL,
				   GEN11_HASH_CTRL_EXCL_MASK,
				   GEN11_HASH_CTRL_EXCL_BIT0);
		wa_write_masked_or(wal,
				   GEN11_GLBLINVL,
				   GEN11_BANK_HASH_ADDR_EXCL_MASK,
				   GEN11_BANK_HASH_ADDR_EXCL_BIT0);

		/*
		 * Wa_1405733216:icl
		 * Formerly known as WaDisableCleanEvicts
		 */
1860 1861 1862
		wa_write_or(wal,
			    GEN8_L3SQCREG4,
			    GEN11_LQSC_CLEAN_EVICT_DISABLE);
1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874

		/* WaForwardProgressSoftReset:icl */
		wa_write_or(wal,
			    GEN10_SCRATCH_LNCF2,
			    PMFLUSHDONE_LNICRSDROP |
			    PMFLUSH_GAPL3UNBLOCK |
			    PMFLUSHDONE_LNEBLK);

		/* Wa_1406609255:icl (pre-prod) */
		if (IS_ICL_REVID(i915, ICL_REVID_A0, ICL_REVID_B0))
			wa_write_or(wal,
				    GEN7_SARCHKMD,
1875 1876 1877 1878 1879 1880
				    GEN7_DISABLE_DEMAND_PREFETCH);

		/* Wa_1606682166:icl */
		wa_write_or(wal,
			    GEN7_SARCHKMD,
			    GEN7_DISABLE_SAMPLER_PREFETCH);
T
Tvrtko Ursulin 已提交
1881 1882 1883 1884 1885 1886

		/* Wa_1409178092:icl */
		wa_write_masked_or(wal,
				   GEN11_SCRATCH2,
				   GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE,
				   0);
1887 1888 1889 1890 1891 1892 1893 1894 1895

		/* WaEnable32PlaneMode:icl */
		wa_masked_en(wal, GEN9_CSFE_CHICKEN1_RCS,
			     GEN11_ENABLE_32_PLANE_MODE);

		/*
		 * Wa_1408615072:icl,ehl  (vsunit)
		 * Wa_1407596294:icl,ehl  (hsunit)
		 */
1896 1897
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE,
			    VSUNIT_CLKGATE_DIS | HSUNIT_CLKGATE_DIS);
1898 1899

		/* Wa_1407352427:icl,ehl */
1900 1901
		wa_write_or(wal, UNSLICE_UNIT_LEVEL_CLKGATE2,
			    PSDUNIT_CLKGATE_DIS);
1902 1903 1904 1905 1906

		/* Wa_1406680159:icl,ehl */
		wa_write_or(wal,
			    SUBSLICE_UNIT_LEVEL_CLKGATE,
			    GWUNIT_CLKGATE_DIS);
1907 1908 1909 1910 1911 1912 1913 1914

		/*
		 * Wa_1408767742:icl[a2..forever],ehl[all]
		 * Wa_1605460711:icl[a0..c0]
		 */
		wa_write_or(wal,
			    GEN7_FF_THREAD_MODE,
			    GEN12_FF_TESSELATION_DOP_GATE_DISABLE);
M
Matt Atwood 已提交
1915 1916

		/* Wa_22010271021:ehl */
1917
		if (IS_JSL_EHL(i915))
M
Matt Atwood 已提交
1918 1919 1920
			wa_masked_en(wal,
				     GEN9_CS_DEBUG_MODE1,
				     FF_DOP_CLOCK_GATE_DISABLE);
1921 1922
	}

1923 1924
	if (IS_GEN_RANGE(i915, 9, 12)) {
		/* FtrPerCtxtPreemptionGranularityControl:skl,bxt,kbl,cfl,cnl,icl,tgl */
1925 1926 1927 1928 1929
		wa_masked_en(wal,
			     GEN7_FF_SLICE_CS_CHICKEN1,
			     GEN9_FFSC_PERCTX_PREEMPT_CTRL);
	}

1930 1931 1932 1933
	if (IS_SKYLAKE(i915) ||
	    IS_KABYLAKE(i915) ||
	    IS_COFFEELAKE(i915) ||
	    IS_COMETLAKE(i915)) {
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946
		/* WaEnableGapsTsvCreditFix:skl,kbl,cfl */
		wa_write_or(wal,
			    GEN8_GARBCNTL,
			    GEN9_GAPS_TSV_CREDIT_DISABLE);
	}

	if (IS_BROXTON(i915)) {
		/* WaDisablePooledEuLoadBalancingFix:bxt */
		wa_masked_en(wal,
			     FF_SLICE_CS_CHICKEN2,
			     GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE);
	}

1947
	if (IS_GEN(i915, 9)) {
1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
		/* WaContextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl,glk,cfl */
		wa_masked_en(wal,
			     GEN9_CSFE_CHICKEN1_RCS,
			     GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE);

		/* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl,glk,cfl */
		wa_write_or(wal,
			    BDW_SCRATCH1,
			    GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);

		/* WaProgramL3SqcReg1DefaultForPerf:bxt,glk */
		if (IS_GEN9_LP(i915))
			wa_write_masked_or(wal,
					   GEN8_L3SQCREG1,
					   L3_PRIO_CREDITS_MASK,
					   L3_GENERAL_PRIO_CREDITS(62) |
					   L3_HIGH_PRIO_CREDITS(2));

		/* WaOCLCoherentLineFlush:skl,bxt,kbl,cfl */
		wa_write_or(wal,
			    GEN8_L3SQCREG4,
			    GEN8_LQSC_FLUSH_COHERENT_LINES);
	}
1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016

	if (IS_GEN(i915, 7))
		/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
		wa_masked_en(wal,
			     GFX_MODE_GEN7,
			     GFX_TLB_INVALIDATE_EXPLICIT | GFX_REPLAY_MODE);

	if (IS_GEN_RANGE(i915, 6, 7))
		/*
		 * We need to disable the AsyncFlip performance optimisations in
		 * order to use MI_WAIT_FOR_EVENT within the CS. It should
		 * already be programmed to '1' on all products.
		 *
		 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
		 */
		wa_masked_en(wal,
			     MI_MODE,
			     ASYNC_FLIP_PERF_DISABLE);

	if (IS_GEN(i915, 6)) {
		/*
		 * Required for the hardware to program scanline values for
		 * waiting
		 * WaEnableFlushTlbInvalidationMode:snb
		 */
		wa_masked_en(wal,
			     GFX_MODE,
			     GFX_TLB_INVALIDATE_EXPLICIT);

		/*
		 * From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset. LRA replacement
		 *  policy is not supported."
		 */
		wa_masked_dis(wal,
			      CACHE_MODE_0,
			      CM0_STC_EVICT_DISABLE_LRA_SNB);
	}

	if (IS_GEN_RANGE(i915, 4, 6))
		/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
		wa_add(wal, MI_MODE,
		       0, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH),
		       /* XXX bit doesn't stick on Broadwater */
		       IS_I965G(i915) ? 0 : VS_TIMER_DISPATCH);
2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031

	if (IS_GEN(i915, 4))
		/*
		 * Disable CONSTANT_BUFFER before it is loaded from the context
		 * image. For as it is loaded, it is executed and the stored
		 * address may no longer be valid, leading to a GPU hang.
		 *
		 * This imposes the requirement that userspace reload their
		 * CONSTANT_BUFFER on every batch, fortunately a requirement
		 * they are already accustomed to from before contexts were
		 * enabled.
		 */
		wa_add(wal, ECOSKPD,
		       0, _MASKED_BIT_ENABLE(ECO_CONSTANT_BUFFER_SR_DISABLE),
		       0 /* XXX bit doesn't stick on Broadwater */);
2032 2033
}

2034 2035
static void
xcs_engine_wa_init(struct intel_engine_cs *engine, struct i915_wa_list *wal)
2036 2037 2038 2039
{
	struct drm_i915_private *i915 = engine->i915;

	/* WaKBLVECSSemaphoreWaitPoll:kbl */
2040
	if (IS_KBL_GT_REVID(i915, KBL_REVID_A0, KBL_REVID_E0)) {
2041 2042 2043 2044 2045 2046
		wa_write(wal,
			 RING_SEMA_WAIT_POLL(engine->mmio_base),
			 1);
	}
}

2047 2048 2049
static void
engine_init_workarounds(struct intel_engine_cs *engine, struct i915_wa_list *wal)
{
2050
	if (I915_SELFTEST_ONLY(INTEL_GEN(engine->i915) < 4))
2051 2052
		return;

2053
	if (engine->class == RENDER_CLASS)
2054 2055 2056 2057 2058
		rcs_engine_wa_init(engine, wal);
	else
		xcs_engine_wa_init(engine, wal);
}

2059 2060 2061 2062
void intel_engine_init_workarounds(struct intel_engine_cs *engine)
{
	struct i915_wa_list *wal = &engine->wa_list;

2063
	if (INTEL_GEN(engine->i915) < 4)
2064 2065
		return;

2066
	wa_init_start(wal, "engine", engine->name);
2067
	engine_init_workarounds(engine, wal);
2068 2069 2070 2071 2072
	wa_init_finish(wal);
}

void intel_engine_apply_workarounds(struct intel_engine_cs *engine)
{
2073
	wa_list_apply(engine->uncore, &engine->wa_list);
2074 2075
}

2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
static struct i915_vma *
create_scratch(struct i915_address_space *vm, int count)
{
	struct drm_i915_gem_object *obj;
	struct i915_vma *vma;
	unsigned int size;
	int err;

	size = round_up(count * sizeof(u32), PAGE_SIZE);
	obj = i915_gem_object_create_internal(vm->i915, size);
	if (IS_ERR(obj))
		return ERR_CAST(obj);

	i915_gem_object_set_cache_coherency(obj, I915_CACHE_LLC);

	vma = i915_vma_instance(obj, vm, NULL);
	if (IS_ERR(vma)) {
		err = PTR_ERR(vma);
		goto err_obj;
	}

	err = i915_vma_pin(vma, 0, 0,
			   i915_vma_is_ggtt(vma) ? PIN_GLOBAL : PIN_USER);
	if (err)
		goto err_obj;

	return vma;

err_obj:
	i915_gem_object_put(obj);
	return ERR_PTR(err);
}

2109
struct mcr_range {
M
Matt Roper 已提交
2110 2111
	u32 start;
	u32 end;
2112 2113 2114
};

static const struct mcr_range mcr_ranges_gen8[] = {
M
Matt Roper 已提交
2115 2116 2117 2118 2119 2120 2121 2122
	{ .start = 0x5500, .end = 0x55ff },
	{ .start = 0x7000, .end = 0x7fff },
	{ .start = 0x9400, .end = 0x97ff },
	{ .start = 0xb000, .end = 0xb3ff },
	{ .start = 0xe000, .end = 0xe7ff },
	{},
};

2123 2124 2125 2126 2127 2128 2129 2130 2131
static const struct mcr_range mcr_ranges_gen12[] = {
	{ .start =  0x8150, .end =  0x815f },
	{ .start =  0x9520, .end =  0x955f },
	{ .start =  0xb100, .end =  0xb3ff },
	{ .start =  0xde80, .end =  0xe8ff },
	{ .start = 0x24a00, .end = 0x24a7f },
	{},
};

2132 2133
static bool mcr_range(struct drm_i915_private *i915, u32 offset)
{
2134
	const struct mcr_range *mcr_ranges;
M
Matt Roper 已提交
2135 2136
	int i;

2137 2138 2139 2140 2141
	if (INTEL_GEN(i915) >= 12)
		mcr_ranges = mcr_ranges_gen12;
	else if (INTEL_GEN(i915) >= 8)
		mcr_ranges = mcr_ranges_gen8;
	else
M
Matt Roper 已提交
2142 2143
		return false;

2144
	/*
M
Matt Roper 已提交
2145
	 * Registers in these ranges are affected by the MCR selector
2146 2147 2148
	 * which only controls CPU initiated MMIO. Routing does not
	 * work for CS access so we cannot verify them on this path.
	 */
2149 2150 2151
	for (i = 0; mcr_ranges[i].start; i++)
		if (offset >= mcr_ranges[i].start &&
		    offset <= mcr_ranges[i].end)
M
Matt Roper 已提交
2152
			return true;
2153 2154 2155 2156

	return false;
}

2157 2158 2159 2160 2161
static int
wa_list_srm(struct i915_request *rq,
	    const struct i915_wa_list *wal,
	    struct i915_vma *vma)
{
2162
	struct drm_i915_private *i915 = rq->engine->i915;
2163
	unsigned int i, count = 0;
2164 2165 2166 2167
	const struct i915_wa *wa;
	u32 srm, *cs;

	srm = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
2168
	if (INTEL_GEN(i915) >= 8)
2169 2170
		srm++;

2171 2172 2173 2174 2175 2176
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++) {
		if (!mcr_range(i915, i915_mmio_reg_offset(wa->reg)))
			count++;
	}

	cs = intel_ring_begin(rq, 4 * count);
2177 2178 2179 2180
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	for (i = 0, wa = wal->list; i < wal->count; i++, wa++) {
2181 2182 2183 2184 2185
		u32 offset = i915_mmio_reg_offset(wa->reg);

		if (mcr_range(i915, offset))
			continue;

2186
		*cs++ = srm;
2187
		*cs++ = offset;
2188 2189 2190 2191 2192 2193 2194 2195
		*cs++ = i915_ggtt_offset(vma) + sizeof(u32) * i;
		*cs++ = 0;
	}
	intel_ring_advance(rq, cs);

	return 0;
}

2196
static int engine_wa_list_verify(struct intel_context *ce,
2197 2198 2199 2200 2201 2202
				 const struct i915_wa_list * const wal,
				 const char *from)
{
	const struct i915_wa *wa;
	struct i915_request *rq;
	struct i915_vma *vma;
2203
	struct i915_gem_ww_ctx ww;
2204 2205 2206 2207 2208 2209 2210
	unsigned int i;
	u32 *results;
	int err;

	if (!wal->count)
		return 0;

2211
	vma = create_scratch(&ce->engine->gt->ggtt->vm, wal->count);
2212 2213 2214
	if (IS_ERR(vma))
		return PTR_ERR(vma);

2215
	intel_engine_pm_get(ce->engine);
2216 2217 2218 2219 2220 2221 2222 2223 2224
	i915_gem_ww_ctx_init(&ww, false);
retry:
	err = i915_gem_object_lock(vma->obj, &ww);
	if (err == 0)
		err = intel_context_pin_ww(ce, &ww);
	if (err)
		goto err_pm;

	rq = i915_request_create(ce);
2225 2226
	if (IS_ERR(rq)) {
		err = PTR_ERR(rq);
2227
		goto err_unpin;
2228 2229
	}

2230 2231 2232
	err = i915_request_await_object(rq, vma->obj, true);
	if (err == 0)
		err = i915_vma_move_to_active(vma, rq, EXEC_OBJECT_WRITE);
2233 2234
	if (err == 0)
		err = wa_list_srm(rq, wal, vma);
2235

2236
	i915_request_get(rq);
2237 2238
	if (err)
		i915_request_set_error_once(rq, err);
2239
	i915_request_add(rq);
2240 2241 2242 2243

	if (err)
		goto err_rq;

2244
	if (i915_request_wait(rq, 0, HZ / 5) < 0) {
2245
		err = -ETIME;
2246
		goto err_rq;
2247 2248 2249 2250 2251
	}

	results = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
	if (IS_ERR(results)) {
		err = PTR_ERR(results);
2252
		goto err_rq;
2253 2254 2255
	}

	err = 0;
2256
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++) {
2257
		if (mcr_range(rq->engine->i915, i915_mmio_reg_offset(wa->reg)))
2258 2259
			continue;

2260 2261
		if (!wa_verify(wa, results[i], wal->name, from))
			err = -ENXIO;
2262
	}
2263 2264 2265

	i915_gem_object_unpin_map(vma->obj);

2266 2267
err_rq:
	i915_request_put(rq);
2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
err_unpin:
	intel_context_unpin(ce);
err_pm:
	if (err == -EDEADLK) {
		err = i915_gem_ww_ctx_backoff(&ww);
		if (!err)
			goto retry;
	}
	i915_gem_ww_ctx_fini(&ww);
	intel_engine_pm_put(ce->engine);
2278 2279 2280 2281 2282 2283 2284 2285
	i915_vma_unpin(vma);
	i915_vma_put(vma);
	return err;
}

int intel_engine_verify_workarounds(struct intel_engine_cs *engine,
				    const char *from)
{
2286 2287 2288
	return engine_wa_list_verify(engine->kernel_context,
				     &engine->wa_list,
				     from);
2289 2290
}

2291
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2292
#include "selftest_workarounds.c"
2293
#endif